blob: 60cded4738a09ac819f20c05348c01e0a6c5632a [file] [log] [blame]
Sumit Semwalb7ee79a2011-01-24 06:21:54 +00001/*
2 * OMAP2plus display device setup / initialization.
3 *
4 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
5 * Senthilvadivu Guruswamy
6 * Sumit Semwal
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
Paul Gortmakerd44b28c2011-07-31 10:52:44 -040018#include <linux/string.h>
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000019#include <linux/kernel.h>
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/io.h>
23#include <linux/clk.h>
24#include <linux/err.h>
Tony Lindgrendeee6d52011-12-06 17:50:42 +010025#include <linux/delay.h>
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000026
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030027#include <video/omapdss.h>
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +000028#include <plat/omap_hwmod.h>
29#include <plat/omap_device.h>
Tomi Valkeinen700dee72011-05-23 15:50:47 +030030#include <plat/omap-pm.h>
Tony Lindgrendeee6d52011-12-06 17:50:42 +010031#include "common.h"
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000032
Tony Lindgrenee0839c2012-02-24 10:34:35 -080033#include "iomap.h"
Mythri P Kee9dfd82012-01-02 14:02:37 +053034#include "mux.h"
Tomi Valkeinendc358352011-06-15 15:22:47 +030035#include "control.h"
Archit Tanejab923d402011-10-06 18:04:08 -060036#include "display.h"
37
38#define DISPC_CONTROL 0x0040
39#define DISPC_CONTROL2 0x0238
40#define DISPC_IRQSTATUS 0x0018
41
42#define DSS_SYSCONFIG 0x10
43#define DSS_SYSSTATUS 0x14
44#define DSS_CONTROL 0x40
45#define DSS_SDI_CONTROL 0x44
46#define DSS_PLL_CONTROL 0x48
47
48#define LCD_EN_MASK (0x1 << 0)
49#define DIGIT_EN_MASK (0x1 << 1)
50
51#define FRAMEDONE_IRQ_SHIFT 0
52#define EVSYNC_EVEN_IRQ_SHIFT 2
53#define EVSYNC_ODD_IRQ_SHIFT 3
54#define FRAMEDONE2_IRQ_SHIFT 22
55#define FRAMEDONETV_IRQ_SHIFT 24
56
57/*
58 * FRAMEDONE_IRQ_TIMEOUT: how long (in milliseconds) to wait during DISPC
59 * reset before deciding that something has gone wrong
60 */
61#define FRAMEDONE_IRQ_TIMEOUT 100
Tomi Valkeinendc358352011-06-15 15:22:47 +030062
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000063static struct platform_device omap_display_device = {
64 .name = "omapdss",
65 .id = -1,
66 .dev = {
67 .platform_data = NULL,
68 },
69};
70
Archit Taneja179e0452011-04-18 09:32:13 +053071struct omap_dss_hwmod_data {
72 const char *oh_name;
73 const char *dev_name;
74 const int id;
75};
76
77static const struct omap_dss_hwmod_data omap2_dss_hwmod_data[] __initdata = {
78 { "dss_core", "omapdss_dss", -1 },
79 { "dss_dispc", "omapdss_dispc", -1 },
80 { "dss_rfbi", "omapdss_rfbi", -1 },
81 { "dss_venc", "omapdss_venc", -1 },
82};
83
84static const struct omap_dss_hwmod_data omap3_dss_hwmod_data[] __initdata = {
85 { "dss_core", "omapdss_dss", -1 },
86 { "dss_dispc", "omapdss_dispc", -1 },
87 { "dss_rfbi", "omapdss_rfbi", -1 },
88 { "dss_venc", "omapdss_venc", -1 },
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +030089 { "dss_dsi1", "omapdss_dsi", 0 },
Archit Taneja179e0452011-04-18 09:32:13 +053090};
91
92static const struct omap_dss_hwmod_data omap4_dss_hwmod_data[] __initdata = {
93 { "dss_core", "omapdss_dss", -1 },
94 { "dss_dispc", "omapdss_dispc", -1 },
95 { "dss_rfbi", "omapdss_rfbi", -1 },
96 { "dss_venc", "omapdss_venc", -1 },
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +030097 { "dss_dsi1", "omapdss_dsi", 0 },
98 { "dss_dsi2", "omapdss_dsi", 1 },
Archit Taneja179e0452011-04-18 09:32:13 +053099 { "dss_hdmi", "omapdss_hdmi", -1 },
100};
101
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700102static void __init omap4_hdmi_mux_pads(enum omap_hdmi_flags flags)
Mythri P Kee9dfd82012-01-02 14:02:37 +0530103{
Mythri P K9a901682012-01-02 14:02:38 +0530104 u32 reg;
105 u16 control_i2c_1;
106
Mythri P Kee9dfd82012-01-02 14:02:37 +0530107 omap_mux_init_signal("hdmi_cec",
108 OMAP_PIN_INPUT_PULLUP);
Mythri P Kee9dfd82012-01-02 14:02:37 +0530109 omap_mux_init_signal("hdmi_ddc_scl",
110 OMAP_PIN_INPUT_PULLUP);
111 omap_mux_init_signal("hdmi_ddc_sda",
112 OMAP_PIN_INPUT_PULLUP);
Mythri P K9a901682012-01-02 14:02:38 +0530113
114 /*
115 * CONTROL_I2C_1: HDMI_DDC_SDA_PULLUPRESX (bit 28) and
116 * HDMI_DDC_SCL_PULLUPRESX (bit 24) are set to disable
117 * internal pull up resistor.
118 */
119 if (flags & OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP) {
120 control_i2c_1 = OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_I2C_1;
121 reg = omap4_ctrl_pad_readl(control_i2c_1);
122 reg |= (OMAP4_HDMI_DDC_SDA_PULLUPRESX_MASK |
123 OMAP4_HDMI_DDC_SCL_PULLUPRESX_MASK);
124 omap4_ctrl_pad_writel(reg, control_i2c_1);
125 }
Mythri P Kee9dfd82012-01-02 14:02:37 +0530126}
127
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700128static int omap4_dsi_mux_pads(int dsi_id, unsigned lanes)
Tomi Valkeinendc358352011-06-15 15:22:47 +0300129{
130 u32 enable_mask, enable_shift;
131 u32 pipd_mask, pipd_shift;
132 u32 reg;
133
134 if (dsi_id == 0) {
135 enable_mask = OMAP4_DSI1_LANEENABLE_MASK;
136 enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;
137 pipd_mask = OMAP4_DSI1_PIPD_MASK;
138 pipd_shift = OMAP4_DSI1_PIPD_SHIFT;
139 } else if (dsi_id == 1) {
140 enable_mask = OMAP4_DSI2_LANEENABLE_MASK;
141 enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;
142 pipd_mask = OMAP4_DSI2_PIPD_MASK;
143 pipd_shift = OMAP4_DSI2_PIPD_SHIFT;
144 } else {
145 return -ENODEV;
146 }
147
148 reg = omap4_ctrl_pad_readl(OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);
149
150 reg &= ~enable_mask;
151 reg &= ~pipd_mask;
152
153 reg |= (lanes << enable_shift) & enable_mask;
154 reg |= (lanes << pipd_shift) & pipd_mask;
155
156 omap4_ctrl_pad_writel(reg, OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);
157
158 return 0;
159}
160
Tony Lindgrend1589f02012-02-20 09:43:30 -0800161int __init omap_hdmi_init(enum omap_hdmi_flags flags)
Mythri P Kee9dfd82012-01-02 14:02:37 +0530162{
163 if (cpu_is_omap44xx())
Mythri P K9a901682012-01-02 14:02:38 +0530164 omap4_hdmi_mux_pads(flags);
Mythri P Kee9dfd82012-01-02 14:02:37 +0530165
166 return 0;
167}
168
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700169static int omap_dsi_enable_pads(int dsi_id, unsigned lane_mask)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300170{
Tomi Valkeinendc358352011-06-15 15:22:47 +0300171 if (cpu_is_omap44xx())
172 return omap4_dsi_mux_pads(dsi_id, lane_mask);
173
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300174 return 0;
175}
176
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700177static void omap_dsi_disable_pads(int dsi_id, unsigned lane_mask)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300178{
Tomi Valkeinendc358352011-06-15 15:22:47 +0300179 if (cpu_is_omap44xx())
180 omap4_dsi_mux_pads(dsi_id, 0);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300181}
182
Tomi Valkeinen62c1dcf2012-03-08 12:37:58 +0200183static int omap_dss_set_min_bus_tput(struct device *dev, unsigned long tput)
184{
185 return omap_pm_set_min_bus_tput(dev, OCP_INITIATOR_AGENT, tput);
186}
187
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000188int __init omap_display_init(struct omap_dss_board_info *board_data)
189{
190 int r = 0;
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000191 struct omap_hwmod *oh;
Kevin Hilman3528c582011-07-21 13:48:45 -0700192 struct platform_device *pdev;
Archit Taneja179e0452011-04-18 09:32:13 +0530193 int i, oh_count;
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000194 struct omap_display_platform_data pdata;
Archit Taneja179e0452011-04-18 09:32:13 +0530195 const struct omap_dss_hwmod_data *curr_dss_hwmod;
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000196
197 memset(&pdata, 0, sizeof(pdata));
198
Archit Taneja179e0452011-04-18 09:32:13 +0530199 if (cpu_is_omap24xx()) {
200 curr_dss_hwmod = omap2_dss_hwmod_data;
201 oh_count = ARRAY_SIZE(omap2_dss_hwmod_data);
202 } else if (cpu_is_omap34xx()) {
203 curr_dss_hwmod = omap3_dss_hwmod_data;
204 oh_count = ARRAY_SIZE(omap3_dss_hwmod_data);
205 } else {
206 curr_dss_hwmod = omap4_dss_hwmod_data;
207 oh_count = ARRAY_SIZE(omap4_dss_hwmod_data);
208 }
Mayuresh Janorkar545376e2011-01-27 11:17:04 +0000209
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300210 if (board_data->dsi_enable_pads == NULL)
211 board_data->dsi_enable_pads = omap_dsi_enable_pads;
212 if (board_data->dsi_disable_pads == NULL)
213 board_data->dsi_disable_pads = omap_dsi_disable_pads;
214
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000215 pdata.board_data = board_data;
Tomi Valkeinen700dee72011-05-23 15:50:47 +0300216 pdata.board_data->get_context_loss_count =
217 omap_pm_get_dev_context_loss_count;
Tomi Valkeinen62c1dcf2012-03-08 12:37:58 +0200218 pdata.board_data->set_min_bus_tput = omap_dss_set_min_bus_tput;
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000219
220 for (i = 0; i < oh_count; i++) {
Archit Taneja179e0452011-04-18 09:32:13 +0530221 oh = omap_hwmod_lookup(curr_dss_hwmod[i].oh_name);
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000222 if (!oh) {
Archit Taneja179e0452011-04-18 09:32:13 +0530223 pr_err("Could not look up %s\n",
224 curr_dss_hwmod[i].oh_name);
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000225 return -ENODEV;
226 }
Semwal, Sumitfd4b34f2011-03-01 02:42:13 -0600227
Kevin Hilman3528c582011-07-21 13:48:45 -0700228 pdev = omap_device_build(curr_dss_hwmod[i].dev_name,
Archit Taneja179e0452011-04-18 09:32:13 +0530229 curr_dss_hwmod[i].id, oh, &pdata,
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000230 sizeof(struct omap_display_platform_data),
Benoit Coussonf718e2c2011-08-10 15:30:09 +0200231 NULL, 0, 0);
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000232
Kevin Hilman3528c582011-07-21 13:48:45 -0700233 if (WARN((IS_ERR(pdev)), "Could not build omap_device for %s\n",
Archit Taneja179e0452011-04-18 09:32:13 +0530234 curr_dss_hwmod[i].oh_name))
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000235 return -ENODEV;
236 }
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000237 omap_display_device.dev.platform_data = board_data;
238
239 r = platform_device_register(&omap_display_device);
240 if (r < 0)
241 printk(KERN_ERR "Unable to register OMAP-Display device\n");
242
243 return r;
244}
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700245
Archit Tanejab923d402011-10-06 18:04:08 -0600246static void dispc_disable_outputs(void)
247{
248 u32 v, irq_mask = 0;
249 bool lcd_en, digit_en, lcd2_en = false;
250 int i;
251 struct omap_dss_dispc_dev_attr *da;
252 struct omap_hwmod *oh;
253
254 oh = omap_hwmod_lookup("dss_dispc");
255 if (!oh) {
256 WARN(1, "display: could not disable outputs during reset - could not find dss_dispc hwmod\n");
257 return;
258 }
259
260 if (!oh->dev_attr) {
261 pr_err("display: could not disable outputs during reset due to missing dev_attr\n");
262 return;
263 }
264
265 da = (struct omap_dss_dispc_dev_attr *)oh->dev_attr;
266
267 /* store value of LCDENABLE and DIGITENABLE bits */
268 v = omap_hwmod_read(oh, DISPC_CONTROL);
269 lcd_en = v & LCD_EN_MASK;
270 digit_en = v & DIGIT_EN_MASK;
271
272 /* store value of LCDENABLE for LCD2 */
273 if (da->manager_count > 2) {
274 v = omap_hwmod_read(oh, DISPC_CONTROL2);
275 lcd2_en = v & LCD_EN_MASK;
276 }
277
278 if (!(lcd_en | digit_en | lcd2_en))
279 return; /* no managers currently enabled */
280
281 /*
282 * If any manager was enabled, we need to disable it before
283 * DSS clocks are disabled or DISPC module is reset
284 */
285 if (lcd_en)
286 irq_mask |= 1 << FRAMEDONE_IRQ_SHIFT;
287
288 if (digit_en) {
289 if (da->has_framedonetv_irq) {
290 irq_mask |= 1 << FRAMEDONETV_IRQ_SHIFT;
291 } else {
292 irq_mask |= 1 << EVSYNC_EVEN_IRQ_SHIFT |
293 1 << EVSYNC_ODD_IRQ_SHIFT;
294 }
295 }
296
297 if (lcd2_en)
298 irq_mask |= 1 << FRAMEDONE2_IRQ_SHIFT;
299
300 /*
301 * clear any previous FRAMEDONE, FRAMEDONETV,
302 * EVSYNC_EVEN/ODD or FRAMEDONE2 interrupts
303 */
304 omap_hwmod_write(irq_mask, oh, DISPC_IRQSTATUS);
305
306 /* disable LCD and TV managers */
307 v = omap_hwmod_read(oh, DISPC_CONTROL);
308 v &= ~(LCD_EN_MASK | DIGIT_EN_MASK);
309 omap_hwmod_write(v, oh, DISPC_CONTROL);
310
311 /* disable LCD2 manager */
312 if (da->manager_count > 2) {
313 v = omap_hwmod_read(oh, DISPC_CONTROL2);
314 v &= ~LCD_EN_MASK;
315 omap_hwmod_write(v, oh, DISPC_CONTROL2);
316 }
317
318 i = 0;
319 while ((omap_hwmod_read(oh, DISPC_IRQSTATUS) & irq_mask) !=
320 irq_mask) {
321 i++;
322 if (i > FRAMEDONE_IRQ_TIMEOUT) {
323 pr_err("didn't get FRAMEDONE1/2 or TV interrupt\n");
324 break;
325 }
326 mdelay(1);
327 }
328}
329
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700330#define MAX_MODULE_SOFTRESET_WAIT 10000
331int omap_dss_reset(struct omap_hwmod *oh)
332{
333 struct omap_hwmod_opt_clk *oc;
334 int c = 0;
335 int i, r;
336
337 if (!(oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)) {
338 pr_err("dss_core: hwmod data doesn't contain reset data\n");
339 return -EINVAL;
340 }
341
342 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
343 if (oc->_clk)
344 clk_enable(oc->_clk);
345
Archit Tanejab923d402011-10-06 18:04:08 -0600346 dispc_disable_outputs();
347
348 /* clear SDI registers */
349 if (cpu_is_omap3430()) {
350 omap_hwmod_write(0x0, oh, DSS_SDI_CONTROL);
351 omap_hwmod_write(0x0, oh, DSS_PLL_CONTROL);
352 }
353
354 /*
355 * clear DSS_CONTROL register to switch DSS clock sources to
356 * PRCM clock, if any
357 */
358 omap_hwmod_write(0x0, oh, DSS_CONTROL);
359
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700360 omap_test_timeout((omap_hwmod_read(oh, oh->class->sysc->syss_offs)
361 & SYSS_RESETDONE_MASK),
362 MAX_MODULE_SOFTRESET_WAIT, c);
363
364 if (c == MAX_MODULE_SOFTRESET_WAIT)
365 pr_warning("dss_core: waiting for reset to finish failed\n");
366 else
367 pr_debug("dss_core: softreset done\n");
368
369 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
370 if (oc->_clk)
371 clk_disable(oc->_clk);
372
373 r = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
374
375 return r;
376}