blob: 6e24339ecc469e1122b03c069b0a305572359253 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <linux/slab.h>
34#include <drm/drmP.h>
35#include <drm/amdgpu_drm.h>
Oded Gabbaya187f172016-01-30 07:59:34 +020036#include <drm/drm_cache.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include "amdgpu.h"
38#include "amdgpu_trace.h"
39
40
Alex Deucherd38ceaf2015-04-20 16:55:21 -040041
42static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
Chunming Zhou7e5a5472015-04-24 17:37:30 +080043 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040044{
Christian König6681c5e2016-08-12 16:50:12 +020045 if (mem->start << PAGE_SHIFT >= adev->mc.visible_vram_size)
46 return 0;
47
48 return ((mem->start << PAGE_SHIFT) + mem->size) >
49 adev->mc.visible_vram_size ?
50 adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
51 mem->size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040052}
53
54static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
55 struct ttm_mem_reg *old_mem,
56 struct ttm_mem_reg *new_mem)
57{
58 u64 vis_size;
59 if (!adev)
60 return;
61
62 if (new_mem) {
63 switch (new_mem->mem_type) {
64 case TTM_PL_TT:
65 atomic64_add(new_mem->size, &adev->gtt_usage);
66 break;
67 case TTM_PL_VRAM:
68 atomic64_add(new_mem->size, &adev->vram_usage);
69 vis_size = amdgpu_get_vis_part_size(adev, new_mem);
70 atomic64_add(vis_size, &adev->vram_vis_usage);
71 break;
72 }
73 }
74
75 if (old_mem) {
76 switch (old_mem->mem_type) {
77 case TTM_PL_TT:
78 atomic64_sub(old_mem->size, &adev->gtt_usage);
79 break;
80 case TTM_PL_VRAM:
81 atomic64_sub(old_mem->size, &adev->vram_usage);
82 vis_size = amdgpu_get_vis_part_size(adev, old_mem);
83 atomic64_sub(vis_size, &adev->vram_vis_usage);
84 break;
85 }
86 }
87}
88
89static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
90{
Christian Königa7d64de2016-09-15 14:58:48 +020091 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092 struct amdgpu_bo *bo;
93
94 bo = container_of(tbo, struct amdgpu_bo, tbo);
95
Christian Königa7d64de2016-09-15 14:58:48 +020096 amdgpu_update_memory_usage(adev, &bo->tbo.mem, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040097
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098 drm_gem_object_release(&bo->gem_base);
Christian König82b9c552015-11-27 16:49:00 +010099 amdgpu_bo_unref(&bo->parent);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800100 if (!list_empty(&bo->shadow_list)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200101 mutex_lock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800102 list_del_init(&bo->shadow_list);
Christian Königa7d64de2016-09-15 14:58:48 +0200103 mutex_unlock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800104 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105 kfree(bo->metadata);
106 kfree(bo);
107}
108
109bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
110{
111 if (bo->destroy == &amdgpu_ttm_bo_destroy)
112 return true;
113 return false;
114}
115
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800116static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
117 struct ttm_placement *placement,
Christian Königfaceaf62016-08-15 14:06:50 +0200118 struct ttm_place *places,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800119 u32 domain, u64 flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400120{
Christian König6369f6f2016-08-15 14:08:54 +0200121 u32 c = 0;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800122
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königfaceaf62016-08-15 14:06:50 +0200124 unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
125
Christian Königfaceaf62016-08-15 14:06:50 +0200126 places[c].fpfn = 0;
Christian König89bb5752017-03-29 13:41:57 +0200127 places[c].lpfn = 0;
Christian Königfaceaf62016-08-15 14:06:50 +0200128 places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800129 TTM_PL_FLAG_VRAM;
Christian König89bb5752017-03-29 13:41:57 +0200130
Christian Königfaceaf62016-08-15 14:06:50 +0200131 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
132 places[c].lpfn = visible_pfn;
133 else
134 places[c].flags |= TTM_PL_FLAG_TOPDOWN;
Christian König89bb5752017-03-29 13:41:57 +0200135
136 if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
137 places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
Christian Königfaceaf62016-08-15 14:06:50 +0200138 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400139 }
140
141 if (domain & AMDGPU_GEM_DOMAIN_GTT) {
Christian Königfaceaf62016-08-15 14:06:50 +0200142 places[c].fpfn = 0;
143 places[c].lpfn = 0;
144 places[c].flags = TTM_PL_FLAG_TT;
145 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
146 places[c].flags |= TTM_PL_FLAG_WC |
147 TTM_PL_FLAG_UNCACHED;
148 else
149 places[c].flags |= TTM_PL_FLAG_CACHED;
150 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400151 }
152
153 if (domain & AMDGPU_GEM_DOMAIN_CPU) {
Christian Königfaceaf62016-08-15 14:06:50 +0200154 places[c].fpfn = 0;
155 places[c].lpfn = 0;
156 places[c].flags = TTM_PL_FLAG_SYSTEM;
157 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
158 places[c].flags |= TTM_PL_FLAG_WC |
159 TTM_PL_FLAG_UNCACHED;
160 else
161 places[c].flags |= TTM_PL_FLAG_CACHED;
162 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400163 }
164
165 if (domain & AMDGPU_GEM_DOMAIN_GDS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200166 places[c].fpfn = 0;
167 places[c].lpfn = 0;
168 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
169 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400170 }
Christian Königfaceaf62016-08-15 14:06:50 +0200171
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400172 if (domain & AMDGPU_GEM_DOMAIN_GWS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200173 places[c].fpfn = 0;
174 places[c].lpfn = 0;
175 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
176 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400177 }
Christian Königfaceaf62016-08-15 14:06:50 +0200178
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400179 if (domain & AMDGPU_GEM_DOMAIN_OA) {
Christian Königfaceaf62016-08-15 14:06:50 +0200180 places[c].fpfn = 0;
181 places[c].lpfn = 0;
182 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
183 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184 }
185
186 if (!c) {
Christian Königfaceaf62016-08-15 14:06:50 +0200187 places[c].fpfn = 0;
188 places[c].lpfn = 0;
189 places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
190 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400191 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400192
Christian Königfaceaf62016-08-15 14:06:50 +0200193 placement->num_placement = c;
194 placement->placement = places;
195
196 placement->num_busy_placement = c;
197 placement->busy_placement = places;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400198}
199
Christian König765e7fb2016-09-15 15:06:50 +0200200void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800201{
Christian Königa7d64de2016-09-15 14:58:48 +0200202 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
203
204 amdgpu_ttm_placement_init(adev, &abo->placement, abo->placements,
205 domain, abo->flags);
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800206}
207
208static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
209 struct ttm_placement *placement)
210{
211 BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
212
213 memcpy(bo->placements, placement->placement,
214 placement->num_placement * sizeof(struct ttm_place));
215 bo->placement.num_placement = placement->num_placement;
216 bo->placement.num_busy_placement = placement->num_busy_placement;
217 bo->placement.placement = bo->placements;
218 bo->placement.busy_placement = bo->placements;
219}
220
Christian König7c204882015-12-14 13:18:01 +0100221/**
222 * amdgpu_bo_create_kernel - create BO for kernel use
223 *
224 * @adev: amdgpu device object
225 * @size: size for the new BO
226 * @align: alignment for the new BO
227 * @domain: where to place it
228 * @bo_ptr: resulting BO
229 * @gpu_addr: GPU addr of the pinned BO
230 * @cpu_addr: optional CPU address mapping
231 *
232 * Allocates and pins a BO for kernel internal use.
233 *
234 * Returns 0 on success, negative error code otherwise.
235 */
236int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
237 unsigned long size, int align,
238 u32 domain, struct amdgpu_bo **bo_ptr,
239 u64 *gpu_addr, void **cpu_addr)
240{
241 int r;
242
243 r = amdgpu_bo_create(adev, size, align, true, domain,
Christian König03f48dd2016-08-15 17:00:22 +0200244 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
245 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König7c204882015-12-14 13:18:01 +0100246 NULL, NULL, bo_ptr);
247 if (r) {
248 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", r);
249 return r;
250 }
251
252 r = amdgpu_bo_reserve(*bo_ptr, false);
253 if (r) {
254 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
255 goto error_free;
256 }
257
258 r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
259 if (r) {
260 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
261 goto error_unreserve;
262 }
263
264 if (cpu_addr) {
265 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
266 if (r) {
267 dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
268 goto error_unreserve;
269 }
270 }
271
272 amdgpu_bo_unreserve(*bo_ptr);
273
274 return 0;
275
276error_unreserve:
277 amdgpu_bo_unreserve(*bo_ptr);
278
279error_free:
280 amdgpu_bo_unref(bo_ptr);
281
282 return r;
283}
284
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800285/**
286 * amdgpu_bo_free_kernel - free BO for kernel use
287 *
288 * @bo: amdgpu BO to free
289 *
290 * unmaps and unpin a BO for kernel internal use.
291 */
292void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
293 void **cpu_addr)
294{
295 if (*bo == NULL)
296 return;
297
Alex Xief3aa7452017-04-24 14:27:00 -0400298 if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800299 if (cpu_addr)
300 amdgpu_bo_kunmap(*bo);
301
302 amdgpu_bo_unpin(*bo);
303 amdgpu_bo_unreserve(*bo);
304 }
305 amdgpu_bo_unref(bo);
306
307 if (gpu_addr)
308 *gpu_addr = 0;
309
310 if (cpu_addr)
311 *cpu_addr = NULL;
312}
313
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800314int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
315 unsigned long size, int byte_align,
316 bool kernel, u32 domain, u64 flags,
317 struct sg_table *sg,
318 struct ttm_placement *placement,
Christian König72d76682015-09-03 17:34:59 +0200319 struct reservation_object *resv,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800320 struct amdgpu_bo **bo_ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400321{
322 struct amdgpu_bo *bo;
323 enum ttm_bo_type type;
324 unsigned long page_align;
John Brooks00f06b22017-06-27 22:33:18 -0400325 u64 initial_bytes_moved, bytes_moved;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400326 size_t acc_size;
327 int r;
328
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400329 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
330 size = ALIGN(size, PAGE_SIZE);
331
332 if (kernel) {
333 type = ttm_bo_type_kernel;
334 } else if (sg) {
335 type = ttm_bo_type_sg;
336 } else {
337 type = ttm_bo_type_device;
338 }
339 *bo_ptr = NULL;
340
341 acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
342 sizeof(struct amdgpu_bo));
343
344 bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
345 if (bo == NULL)
346 return -ENOMEM;
347 r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
348 if (unlikely(r)) {
349 kfree(bo);
350 return r;
351 }
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800352 INIT_LIST_HEAD(&bo->shadow_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400353 INIT_LIST_HEAD(&bo->va);
Christian König1ea863f2015-12-18 22:13:12 +0100354 bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
355 AMDGPU_GEM_DOMAIN_GTT |
356 AMDGPU_GEM_DOMAIN_CPU |
357 AMDGPU_GEM_DOMAIN_GDS |
358 AMDGPU_GEM_DOMAIN_GWS |
359 AMDGPU_GEM_DOMAIN_OA);
360 bo->allowed_domains = bo->prefered_domains;
361 if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
362 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400363
364 bo->flags = flags;
Oded Gabbaya187f172016-01-30 07:59:34 +0200365
Nils Hollanda2e2f292017-01-22 20:15:27 +0100366#ifdef CONFIG_X86_32
367 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
368 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
369 */
370 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
371#elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
372 /* Don't try to enable write-combining when it can't work, or things
373 * may be slow
374 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
375 */
376
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100377#ifndef CONFIG_COMPILE_TEST
Nils Hollanda2e2f292017-01-22 20:15:27 +0100378#warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
379 thanks to write-combining
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100380#endif
Nils Hollanda2e2f292017-01-22 20:15:27 +0100381
382 if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
383 DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
384 "better performance thanks to write-combining\n");
385 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
386#else
Oded Gabbaya187f172016-01-30 07:59:34 +0200387 /* For architectures that don't support WC memory,
388 * mask out the WC flag from the BO
389 */
390 if (!drm_arch_can_wc_memory())
391 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
Nils Hollanda2e2f292017-01-22 20:15:27 +0100392#endif
Oded Gabbaya187f172016-01-30 07:59:34 +0200393
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800394 amdgpu_fill_placement_to_bo(bo, placement);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400395 /* Kernel allocation are uninterruptible */
Christian Königf45dc742016-11-17 12:24:48 +0100396
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100397 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Nicolai Hähnle59c66c92017-02-16 11:01:44 +0100398 r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
399 &bo->placement, page_align, !kernel, NULL,
400 acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
John Brooks00f06b22017-06-27 22:33:18 -0400401 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
402 initial_bytes_moved;
403 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
404 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
405 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
406 amdgpu_cs_report_moved_bytes(adev, bytes_moved, bytes_moved);
407 else
408 amdgpu_cs_report_moved_bytes(adev, bytes_moved, 0);
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100409
Nicolai Hähnleb9d022c2017-02-14 09:47:36 +0100410 if (unlikely(r != 0))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400411 return r;
Flora Cui4fea83f2016-07-20 14:44:38 +0800412
Christian König373308a52017-01-23 16:28:06 -0500413 if (kernel)
Roger.Hec309cd02017-03-27 19:38:11 +0800414 bo->tbo.priority = 1;
Christian Könige1f055b2017-01-10 17:27:49 +0100415
Flora Cui4fea83f2016-07-20 14:44:38 +0800416 if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
417 bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100418 struct dma_fence *fence;
Flora Cui4fea83f2016-07-20 14:44:38 +0800419
Christian Königc3af12582016-11-17 12:16:34 +0100420 r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
421 if (unlikely(r))
422 goto fail_unreserve;
423
Flora Cui4fea83f2016-07-20 14:44:38 +0800424 amdgpu_bo_fence(bo, fence, false);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100425 dma_fence_put(bo->tbo.moving);
426 bo->tbo.moving = dma_fence_get(fence);
427 dma_fence_put(fence);
Flora Cui4fea83f2016-07-20 14:44:38 +0800428 }
Christian Königf45dc742016-11-17 12:24:48 +0100429 if (!resv)
Nicolai Hähnle59c66c92017-02-16 11:01:44 +0100430 amdgpu_bo_unreserve(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400431 *bo_ptr = bo;
432
433 trace_amdgpu_bo_create(bo);
434
John Brooks96cf8272017-06-30 11:31:08 -0400435 /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
436 if (type == ttm_bo_type_device)
437 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
438
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400439 return 0;
Flora Cui4fea83f2016-07-20 14:44:38 +0800440
441fail_unreserve:
Nicolai Hähnlef1543f52017-01-10 20:36:56 +0100442 if (!resv)
443 ww_mutex_unlock(&bo->tbo.resv->lock);
Flora Cui4fea83f2016-07-20 14:44:38 +0800444 amdgpu_bo_unref(&bo);
445 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400446}
447
Chunming Zhoue7893c42016-07-26 14:13:21 +0800448static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
449 unsigned long size, int byte_align,
450 struct amdgpu_bo *bo)
451{
452 struct ttm_placement placement = {0};
453 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
454 int r;
455
456 if (bo->shadow)
457 return 0;
458
459 bo->flags |= AMDGPU_GEM_CREATE_SHADOW;
460 memset(&placements, 0,
461 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
462
463 amdgpu_ttm_placement_init(adev, &placement,
464 placements, AMDGPU_GEM_DOMAIN_GTT,
465 AMDGPU_GEM_CREATE_CPU_GTT_USWC);
466
467 r = amdgpu_bo_create_restricted(adev, size, byte_align, true,
468 AMDGPU_GEM_DOMAIN_GTT,
469 AMDGPU_GEM_CREATE_CPU_GTT_USWC,
470 NULL, &placement,
471 bo->tbo.resv,
472 &bo->shadow);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800473 if (!r) {
Chunming Zhoue7893c42016-07-26 14:13:21 +0800474 bo->shadow->parent = amdgpu_bo_ref(bo);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800475 mutex_lock(&adev->shadow_list_lock);
476 list_add_tail(&bo->shadow_list, &adev->shadow_list);
477 mutex_unlock(&adev->shadow_list_lock);
478 }
Chunming Zhoue7893c42016-07-26 14:13:21 +0800479
480 return r;
481}
482
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800483int amdgpu_bo_create(struct amdgpu_device *adev,
484 unsigned long size, int byte_align,
485 bool kernel, u32 domain, u64 flags,
Christian König72d76682015-09-03 17:34:59 +0200486 struct sg_table *sg,
487 struct reservation_object *resv,
488 struct amdgpu_bo **bo_ptr)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800489{
490 struct ttm_placement placement = {0};
491 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Chunming Zhoue7893c42016-07-26 14:13:21 +0800492 int r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800493
494 memset(&placements, 0,
495 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
496
497 amdgpu_ttm_placement_init(adev, &placement,
498 placements, domain, flags);
499
Chunming Zhoue7893c42016-07-26 14:13:21 +0800500 r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
501 domain, flags, sg, &placement,
502 resv, bo_ptr);
503 if (r)
504 return r;
505
Chunming Zhou3ad81f12016-08-05 17:30:17 +0800506 if (amdgpu_need_backup(adev) && (flags & AMDGPU_GEM_CREATE_SHADOW)) {
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100507 if (!resv) {
508 r = ww_mutex_lock(&(*bo_ptr)->tbo.resv->lock, NULL);
509 WARN_ON(r != 0);
510 }
511
Chunming Zhoue7893c42016-07-26 14:13:21 +0800512 r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100513
514 if (!resv)
515 ww_mutex_unlock(&(*bo_ptr)->tbo.resv->lock);
516
Chunming Zhoue7893c42016-07-26 14:13:21 +0800517 if (r)
518 amdgpu_bo_unref(bo_ptr);
519 }
520
521 return r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800522}
523
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800524int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
525 struct amdgpu_ring *ring,
526 struct amdgpu_bo *bo,
527 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100528 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800529 bool direct)
530
531{
532 struct amdgpu_bo *shadow = bo->shadow;
533 uint64_t bo_addr, shadow_addr;
534 int r;
535
536 if (!shadow)
537 return -EINVAL;
538
539 bo_addr = amdgpu_bo_gpu_offset(bo);
540 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
541
542 r = reservation_object_reserve_shared(bo->tbo.resv);
543 if (r)
544 goto err;
545
546 r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
547 amdgpu_bo_size(bo), resv, fence,
Christian Königfc9c8f52017-06-29 11:46:15 +0200548 direct, false);
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800549 if (!r)
550 amdgpu_bo_fence(bo, *fence, true);
551
552err:
553 return r;
554}
555
Roger.He82521312017-04-21 13:08:43 +0800556int amdgpu_bo_validate(struct amdgpu_bo *bo)
557{
558 uint32_t domain;
559 int r;
560
561 if (bo->pin_count)
562 return 0;
563
564 domain = bo->prefered_domains;
565
566retry:
567 amdgpu_ttm_placement_from_domain(bo, domain);
568 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
569 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
570 domain = bo->allowed_domains;
571 goto retry;
572 }
573
574 return r;
575}
576
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800577int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
578 struct amdgpu_ring *ring,
579 struct amdgpu_bo *bo,
580 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100581 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800582 bool direct)
583
584{
585 struct amdgpu_bo *shadow = bo->shadow;
586 uint64_t bo_addr, shadow_addr;
587 int r;
588
589 if (!shadow)
590 return -EINVAL;
591
592 bo_addr = amdgpu_bo_gpu_offset(bo);
593 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
594
595 r = reservation_object_reserve_shared(bo->tbo.resv);
596 if (r)
597 goto err;
598
599 r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
600 amdgpu_bo_size(bo), resv, fence,
Christian Königfc9c8f52017-06-29 11:46:15 +0200601 direct, false);
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800602 if (!r)
603 amdgpu_bo_fence(bo, *fence, true);
604
605err:
606 return r;
607}
608
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400609int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
610{
611 bool is_iomem;
Christian König587f3c72016-03-10 16:21:04 +0100612 long r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400613
Christian König271c8122015-05-13 14:30:53 +0200614 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
615 return -EPERM;
616
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400617 if (bo->kptr) {
618 if (ptr) {
619 *ptr = bo->kptr;
620 }
621 return 0;
622 }
Christian König587f3c72016-03-10 16:21:04 +0100623
624 r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
625 MAX_SCHEDULE_TIMEOUT);
626 if (r < 0)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400627 return r;
Christian König587f3c72016-03-10 16:21:04 +0100628
629 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
630 if (r)
631 return r;
632
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400633 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Christian König587f3c72016-03-10 16:21:04 +0100634 if (ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400635 *ptr = bo->kptr;
Christian König587f3c72016-03-10 16:21:04 +0100636
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400637 return 0;
638}
639
640void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
641{
642 if (bo->kptr == NULL)
643 return;
644 bo->kptr = NULL;
645 ttm_bo_kunmap(&bo->kmap);
646}
647
648struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
649{
650 if (bo == NULL)
651 return NULL;
652
653 ttm_bo_reference(&bo->tbo);
654 return bo;
655}
656
657void amdgpu_bo_unref(struct amdgpu_bo **bo)
658{
659 struct ttm_buffer_object *tbo;
660
661 if ((*bo) == NULL)
662 return;
663
664 tbo = &((*bo)->tbo);
665 ttm_bo_unref(&tbo);
666 if (tbo == NULL)
667 *bo = NULL;
668}
669
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800670int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
671 u64 min_offset, u64 max_offset,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400672 u64 *gpu_addr)
673{
Christian Königa7d64de2016-09-15 14:58:48 +0200674 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400675 int r, i;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800676 unsigned fpfn, lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400677
Christian Königcc325d12016-02-08 11:08:35 +0100678 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400679 return -EPERM;
680
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800681 if (WARN_ON_ONCE(min_offset > max_offset))
682 return -EINVAL;
683
Christopher James Halse Rogers803d89a2017-04-03 13:31:22 +1000684 /* A shared bo cannot be migrated to VRAM */
685 if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
686 return -EINVAL;
687
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400688 if (bo->pin_count) {
Flora Cui408778e2016-08-18 12:55:13 +0800689 uint32_t mem_type = bo->tbo.mem.mem_type;
690
691 if (domain != amdgpu_mem_type_to_domain(mem_type))
692 return -EINVAL;
693
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400694 bo->pin_count++;
695 if (gpu_addr)
696 *gpu_addr = amdgpu_bo_gpu_offset(bo);
697
698 if (max_offset != 0) {
Flora Cui27798e02016-08-18 13:18:09 +0800699 u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400700 WARN_ON_ONCE(max_offset <
701 (amdgpu_bo_gpu_offset(bo) - domain_start));
702 }
703
704 return 0;
705 }
Christian König03f48dd2016-08-15 17:00:22 +0200706
707 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400708 amdgpu_ttm_placement_from_domain(bo, domain);
709 for (i = 0; i < bo->placement.num_placement; i++) {
710 /* force to pin into visible video ram */
711 if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800712 !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
Christian König6681c5e2016-08-12 16:50:12 +0200713 (!max_offset || max_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200714 adev->mc.visible_vram_size)) {
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800715 if (WARN_ON_ONCE(min_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200716 adev->mc.visible_vram_size))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800717 return -EINVAL;
718 fpfn = min_offset >> PAGE_SHIFT;
Christian Königa7d64de2016-09-15 14:58:48 +0200719 lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800720 } else {
721 fpfn = min_offset >> PAGE_SHIFT;
722 lpfn = max_offset >> PAGE_SHIFT;
723 }
724 if (fpfn > bo->placements[i].fpfn)
725 bo->placements[i].fpfn = fpfn;
Christian König78d0e182016-01-19 12:48:14 +0100726 if (!bo->placements[i].lpfn ||
727 (lpfn && lpfn < bo->placements[i].lpfn))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800728 bo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400729 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
730 }
731
732 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200733 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200734 dev_err(adev->dev, "%p pin failed\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200735 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400736 }
Christian Königbb990bb2016-09-09 16:32:33 +0200737 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200738 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200739 dev_err(adev->dev, "%p bind failed\n", bo);
Christian Königc855e252016-09-05 17:00:57 +0200740 goto error;
741 }
Christian König6681c5e2016-08-12 16:50:12 +0200742
743 bo->pin_count = 1;
744 if (gpu_addr != NULL)
745 *gpu_addr = amdgpu_bo_gpu_offset(bo);
746 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200747 adev->vram_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200748 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200749 adev->invisible_pin_size += amdgpu_bo_size(bo);
Flora Cui32ab75f2016-08-18 13:17:07 +0800750 } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200751 adev->gart_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200752 }
753
754error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400755 return r;
756}
757
758int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
759{
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800760 return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400761}
762
763int amdgpu_bo_unpin(struct amdgpu_bo *bo)
764{
Christian Königa7d64de2016-09-15 14:58:48 +0200765 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400766 int r, i;
767
768 if (!bo->pin_count) {
Christian Königa7d64de2016-09-15 14:58:48 +0200769 dev_warn(adev->dev, "%p unpin not necessary\n", bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400770 return 0;
771 }
772 bo->pin_count--;
773 if (bo->pin_count)
774 return 0;
775 for (i = 0; i < bo->placement.num_placement; i++) {
776 bo->placements[i].lpfn = 0;
777 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
778 }
779 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200780 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200781 dev_err(adev->dev, "%p validate failed for unpin\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200782 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400783 }
Christian König6681c5e2016-08-12 16:50:12 +0200784
785 if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200786 adev->vram_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200787 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200788 adev->invisible_pin_size -= amdgpu_bo_size(bo);
Flora Cui441f90e2016-09-09 14:15:30 +0800789 } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200790 adev->gart_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200791 }
792
793error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400794 return r;
795}
796
797int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
798{
799 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800800 if (0 && (adev->flags & AMD_IS_APU)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400801 /* Useless to evict on IGP chips */
802 return 0;
803 }
804 return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
805}
806
Alex Deucher1f8628c2016-03-31 16:56:22 -0400807static const char *amdgpu_vram_names[] = {
808 "UNKNOWN",
809 "GDDR1",
810 "DDR2",
811 "GDDR3",
812 "GDDR4",
813 "GDDR5",
814 "HBM",
815 "DDR3"
816};
817
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400818int amdgpu_bo_init(struct amdgpu_device *adev)
819{
Dave Airlie7cf321d2016-10-24 15:37:48 +1000820 /* reserve PAT memory space to WC for VRAM */
821 arch_io_reserve_memtype_wc(adev->mc.aper_base,
822 adev->mc.aper_size);
823
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400824 /* Add an MTRR for the VRAM */
825 adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
826 adev->mc.aper_size);
827 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
828 adev->mc.mc_vram_size >> 20,
829 (unsigned long long)adev->mc.aper_size >> 20);
Alex Deucher1f8628c2016-03-31 16:56:22 -0400830 DRM_INFO("RAM width %dbits %s\n",
831 adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400832 return amdgpu_ttm_init(adev);
833}
834
835void amdgpu_bo_fini(struct amdgpu_device *adev)
836{
837 amdgpu_ttm_fini(adev);
838 arch_phys_wc_del(adev->mc.vram_mtrr);
Dave Airlie7cf321d2016-10-24 15:37:48 +1000839 arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400840}
841
842int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
843 struct vm_area_struct *vma)
844{
845 return ttm_fbdev_mmap(vma, &bo->tbo);
846}
847
848int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
849{
Marek Olšák9079ac72017-03-03 16:03:15 -0500850 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
851
852 if (adev->family <= AMDGPU_FAMILY_CZ &&
853 AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400854 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400855
856 bo->tiling_flags = tiling_flags;
857 return 0;
858}
859
860void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
861{
862 lockdep_assert_held(&bo->tbo.resv->lock.base);
863
864 if (tiling_flags)
865 *tiling_flags = bo->tiling_flags;
866}
867
868int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
869 uint32_t metadata_size, uint64_t flags)
870{
871 void *buffer;
872
873 if (!metadata_size) {
874 if (bo->metadata_size) {
875 kfree(bo->metadata);
Dave Airlie0092d3e2016-05-03 12:44:29 +1000876 bo->metadata = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400877 bo->metadata_size = 0;
878 }
879 return 0;
880 }
881
882 if (metadata == NULL)
883 return -EINVAL;
884
Andrzej Hajda71affda2015-09-21 17:34:39 -0400885 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400886 if (buffer == NULL)
887 return -ENOMEM;
888
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400889 kfree(bo->metadata);
890 bo->metadata_flags = flags;
891 bo->metadata = buffer;
892 bo->metadata_size = metadata_size;
893
894 return 0;
895}
896
897int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
898 size_t buffer_size, uint32_t *metadata_size,
899 uint64_t *flags)
900{
901 if (!buffer && !metadata_size)
902 return -EINVAL;
903
904 if (buffer) {
905 if (buffer_size < bo->metadata_size)
906 return -EINVAL;
907
908 if (bo->metadata_size)
909 memcpy(buffer, bo->metadata, bo->metadata_size);
910 }
911
912 if (metadata_size)
913 *metadata_size = bo->metadata_size;
914 if (flags)
915 *flags = bo->metadata_flags;
916
917 return 0;
918}
919
920void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
Nicolai Hähnle66257db2016-12-15 17:23:49 +0100921 bool evict,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400922 struct ttm_mem_reg *new_mem)
923{
Christian Königa7d64de2016-09-15 14:58:48 +0200924 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200925 struct amdgpu_bo *abo;
David Mao15da3012016-06-07 17:48:52 +0800926 struct ttm_mem_reg *old_mem = &bo->mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400927
928 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
929 return;
930
Christian König765e7fb2016-09-15 15:06:50 +0200931 abo = container_of(bo, struct amdgpu_bo, tbo);
Christian Königa7d64de2016-09-15 14:58:48 +0200932 amdgpu_vm_bo_invalidate(adev, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400933
Nicolai Hähnle661a7602016-12-15 17:26:42 +0100934 /* remember the eviction */
935 if (evict)
936 atomic64_inc(&adev->num_evictions);
937
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400938 /* update statistics */
939 if (!new_mem)
940 return;
941
942 /* move_notify is called before move happens */
Christian Königa7d64de2016-09-15 14:58:48 +0200943 amdgpu_update_memory_usage(adev, &bo->mem, new_mem);
David Mao15da3012016-06-07 17:48:52 +0800944
Christian König765e7fb2016-09-15 15:06:50 +0200945 trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400946}
947
948int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
949{
Christian Königa7d64de2016-09-15 14:58:48 +0200950 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König5fb19412015-05-21 17:03:46 +0200951 struct amdgpu_bo *abo;
John Brooks96cf8272017-06-30 11:31:08 -0400952 unsigned long offset, size;
953 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400954
955 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
956 return 0;
Christian König5fb19412015-05-21 17:03:46 +0200957
958 abo = container_of(bo, struct amdgpu_bo, tbo);
John Brooks96cf8272017-06-30 11:31:08 -0400959
960 /* Remember that this BO was accessed by the CPU */
961 abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
962
Christian König5fb19412015-05-21 17:03:46 +0200963 if (bo->mem.mem_type != TTM_PL_VRAM)
964 return 0;
965
966 size = bo->mem.num_pages << PAGE_SHIFT;
967 offset = bo->mem.start << PAGE_SHIFT;
Christian König9bbdcc02017-03-29 11:16:05 +0200968 if ((offset + size) <= adev->mc.visible_vram_size)
Christian König5fb19412015-05-21 17:03:46 +0200969 return 0;
970
Michel Dänzer104ece92016-03-28 12:53:02 +0900971 /* Can't move a pinned BO to visible VRAM */
972 if (abo->pin_count > 0)
973 return -EINVAL;
974
Christian König5fb19412015-05-21 17:03:46 +0200975 /* hurrah the memory is not visible ! */
Marek Olšák68e2c5f2017-05-17 20:05:08 +0200976 atomic64_inc(&adev->num_vram_cpu_page_faults);
John Brooks41d9a6a2017-06-27 22:33:21 -0400977 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
978 AMDGPU_GEM_DOMAIN_GTT);
979
980 /* Avoid costly evictions; only set GTT as a busy placement */
981 abo->placement.num_busy_placement = 1;
982 abo->placement.busy_placement = &abo->placements[1];
983
Christian König5fb19412015-05-21 17:03:46 +0200984 r = ttm_bo_validate(bo, &abo->placement, false, false);
John Brooks41d9a6a2017-06-27 22:33:21 -0400985 if (unlikely(r != 0))
Christian König5fb19412015-05-21 17:03:46 +0200986 return r;
Christian König5fb19412015-05-21 17:03:46 +0200987
988 offset = bo->mem.start << PAGE_SHIFT;
989 /* this should never happen */
John Brooks41d9a6a2017-06-27 22:33:21 -0400990 if (bo->mem.mem_type == TTM_PL_VRAM &&
991 (offset + size) > adev->mc.visible_vram_size)
Christian König5fb19412015-05-21 17:03:46 +0200992 return -EINVAL;
993
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400994 return 0;
995}
996
997/**
998 * amdgpu_bo_fence - add fence to buffer object
999 *
1000 * @bo: buffer object in question
1001 * @fence: fence to add
1002 * @shared: true if fence should be added shared
1003 *
1004 */
Chris Wilsonf54d1862016-10-25 13:00:45 +01001005void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001006 bool shared)
1007{
1008 struct reservation_object *resv = bo->tbo.resv;
1009
1010 if (shared)
Chunming Zhoue40a3112015-08-03 11:38:09 +08001011 reservation_object_add_shared_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001012 else
Chunming Zhoue40a3112015-08-03 11:38:09 +08001013 reservation_object_add_excl_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001014}
Christian Königcdb7e8f2016-07-25 17:56:18 +02001015
1016/**
1017 * amdgpu_bo_gpu_offset - return GPU offset of bo
1018 * @bo: amdgpu object for which we query the offset
1019 *
1020 * Returns current GPU offset of the object.
1021 *
1022 * Note: object should either be pinned or reserved when calling this
1023 * function, it might be useful to add check for this for debugging.
1024 */
1025u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
1026{
1027 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
Christian Königc855e252016-09-05 17:00:57 +02001028 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
1029 !amdgpu_ttm_is_bound(bo->tbo.ttm));
Christian Königcdb7e8f2016-07-25 17:56:18 +02001030 WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
1031 !bo->pin_count);
Christian König9702d402016-09-07 15:10:44 +02001032 WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
Christian König03f48dd2016-08-15 17:00:22 +02001033 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
1034 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
Christian Königcdb7e8f2016-07-25 17:56:18 +02001035
1036 return bo->tbo.offset;
1037}