blob: 07cf9df823ce08afc3c1cd1743fc36ab5aa1ecd3 [file] [log] [blame]
Alexander Graf3ae07892010-04-16 00:11:37 +02001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright SUSE Linux Products GmbH 2010
16 *
17 * Authors: Alexander Graf <agraf@suse.de>
18 */
19
20#ifndef __ASM_KVM_BOOK3S_64_H__
21#define __ASM_KVM_BOOK3S_64_H__
22
Aneesh Kumar K.V7aa79932013-10-07 22:17:51 +053023#ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
Alexander Graf468a12c2011-12-09 14:44:13 +010024static inline struct kvmppc_book3s_shadow_vcpu *svcpu_get(struct kvm_vcpu *vcpu)
Alexander Graf3ae07892010-04-16 00:11:37 +020025{
Alexander Graf468a12c2011-12-09 14:44:13 +010026 preempt_disable();
Alexander Graf3ae07892010-04-16 00:11:37 +020027 return &get_paca()->shadow_vcpu;
28}
Alexander Graf468a12c2011-12-09 14:44:13 +010029
30static inline void svcpu_put(struct kvmppc_book3s_shadow_vcpu *svcpu)
31{
32 preempt_enable();
33}
Paul Mackerrasde56a942011-06-29 00:21:34 +000034#endif
Alexander Graf3ae07892010-04-16 00:11:37 +020035
David Gibson54738c02011-06-29 00:22:41 +000036#define SPAPR_TCE_SHIFT 12
37
Aneesh Kumar K.V9975f5e2013-10-07 22:17:52 +053038#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
Paul Mackerras32fad282012-05-04 02:32:53 +000039#define KVM_DEFAULT_HPT_ORDER 24 /* 16MB HPT by default */
Aneesh Kumar K.V6c45b812013-07-02 11:15:17 +053040extern unsigned long kvm_rma_pages;
Paul Mackerras8936dda2011-12-12 12:27:39 +000041#endif
42
Paul Mackerras697d3892011-12-12 12:36:37 +000043#define VRMA_VSID 0x1ffffffUL /* 1TB VSID reserved for VRMA */
44
Paul Mackerras075295d2011-12-12 12:30:16 +000045/*
46 * We use a lock bit in HPTE dword 0 to synchronize updates and
47 * accesses to each HPTE, and another bit to indicate non-present
48 * HPTEs.
49 */
50#define HPTE_V_HVLOCK 0x40UL
Paul Mackerras697d3892011-12-12 12:36:37 +000051#define HPTE_V_ABSENT 0x20UL
Paul Mackerras075295d2011-12-12 12:30:16 +000052
Paul Mackerras44e5f6b2012-11-19 22:52:49 +000053/*
54 * We use this bit in the guest_rpte field of the revmap entry
55 * to indicate a modified HPTE.
56 */
57#define HPTE_GR_MODIFIED (1ul << 62)
58
59/* These bits are reserved in the guest view of the HPTE */
60#define HPTE_GR_RESERVED HPTE_GR_MODIFIED
61
Alexander Graf6f22bd32014-06-11 10:16:06 +020062static inline long try_lock_hpte(__be64 *hpte, unsigned long bits)
Paul Mackerras075295d2011-12-12 12:30:16 +000063{
64 unsigned long tmp, old;
Alexander Graf6f22bd32014-06-11 10:16:06 +020065 __be64 be_lockbit, be_bits;
66
67 /*
68 * We load/store in native endian, but the HTAB is in big endian. If
69 * we byte swap all data we apply on the PTE we're implicitly correct
70 * again.
71 */
72 be_lockbit = cpu_to_be64(HPTE_V_HVLOCK);
73 be_bits = cpu_to_be64(bits);
Paul Mackerras075295d2011-12-12 12:30:16 +000074
75 asm volatile(" ldarx %0,0,%2\n"
76 " and. %1,%0,%3\n"
77 " bne 2f\n"
Alexander Graf6f22bd32014-06-11 10:16:06 +020078 " or %0,%0,%4\n"
Paul Mackerras075295d2011-12-12 12:30:16 +000079 " stdcx. %0,0,%2\n"
80 " beq+ 2f\n"
Paul Mackerras8b5869a2012-10-15 01:20:50 +000081 " mr %1,%3\n"
Paul Mackerras075295d2011-12-12 12:30:16 +000082 "2: isync"
83 : "=&r" (tmp), "=&r" (old)
Alexander Graf6f22bd32014-06-11 10:16:06 +020084 : "r" (hpte), "r" (be_bits), "r" (be_lockbit)
Paul Mackerras075295d2011-12-12 12:30:16 +000085 : "cc", "memory");
86 return old == 0;
87}
88
Aneesh Kumar K.V1f365bb2014-05-06 23:31:36 +053089static inline int __hpte_actual_psize(unsigned int lp, int psize)
90{
91 int i, shift;
92 unsigned int mask;
93
94 /* start from 1 ignoring MMU_PAGE_4K */
95 for (i = 1; i < MMU_PAGE_COUNT; i++) {
96
97 /* invalid penc */
98 if (mmu_psize_defs[psize].penc[i] == -1)
99 continue;
100 /*
101 * encoding bits per actual page size
102 * PTE LP actual page size
103 * rrrr rrrz >=8KB
104 * rrrr rrzz >=16KB
105 * rrrr rzzz >=32KB
106 * rrrr zzzz >=64KB
107 * .......
108 */
109 shift = mmu_psize_defs[i].shift - LP_SHIFT;
110 if (shift > LP_BITS)
111 shift = LP_BITS;
112 mask = (1 << shift) - 1;
113 if ((lp & mask) == mmu_psize_defs[psize].penc[i])
114 return i;
115 }
116 return -1;
117}
118
Andreas Schwab36cc66d2011-11-08 07:08:52 +0000119static inline unsigned long compute_tlbie_rb(unsigned long v, unsigned long r,
120 unsigned long pte_index)
121{
Alexander Graff6bf3a62014-06-11 17:13:55 +0200122 int b_psize = MMU_PAGE_4K, a_psize = MMU_PAGE_4K;
Aneesh Kumar K.V1f365bb2014-05-06 23:31:36 +0530123 unsigned int penc;
124 unsigned long rb = 0, va_low, sllp;
125 unsigned int lp = (r >> LP_SHIFT) & ((1 << LP_BITS) - 1);
Andreas Schwab36cc66d2011-11-08 07:08:52 +0000126
Alexander Graff6bf3a62014-06-11 17:13:55 +0200127 if (v & HPTE_V_LARGE) {
Aneesh Kumar K.V1f365bb2014-05-06 23:31:36 +0530128 for (b_psize = 0; b_psize < MMU_PAGE_COUNT; b_psize++) {
129
130 /* valid entries have a shift value */
131 if (!mmu_psize_defs[b_psize].shift)
132 continue;
133
134 a_psize = __hpte_actual_psize(lp, b_psize);
135 if (a_psize != -1)
136 break;
137 }
138 }
139 /*
140 * Ignore the top 14 bits of va
141 * v have top two bits covering segment size, hence move
142 * by 16 bits, Also clear the lower HPTE_V_AVPN_SHIFT (7) bits.
143 * AVA field in v also have the lower 23 bits ignored.
144 * For base page size 4K we need 14 .. 65 bits (so need to
145 * collect extra 11 bits)
146 * For others we need 14..14+i
147 */
148 /* This covers 14..54 bits of va*/
Andreas Schwab36cc66d2011-11-08 07:08:52 +0000149 rb = (v & ~0x7fUL) << 16; /* AVA field */
Aneesh Kumar K.V63fff5c2014-06-29 16:47:30 +0530150
151 rb |= v >> (62 - 8); /* B field */
Aneesh Kumar K.V1f365bb2014-05-06 23:31:36 +0530152 /*
153 * AVA in v had cleared lower 23 bits. We need to derive
154 * that from pteg index
155 */
Andreas Schwab36cc66d2011-11-08 07:08:52 +0000156 va_low = pte_index >> 3;
157 if (v & HPTE_V_SECONDARY)
158 va_low = ~va_low;
Aneesh Kumar K.V1f365bb2014-05-06 23:31:36 +0530159 /*
160 * get the vpn bits from va_low using reverse of hashing.
161 * In v we have va with 23 bits dropped and then left shifted
162 * HPTE_V_AVPN_SHIFT (7) bits. Now to find vsid we need
163 * right shift it with (SID_SHIFT - (23 - 7))
164 */
Andreas Schwab36cc66d2011-11-08 07:08:52 +0000165 if (!(v & HPTE_V_1TB_SEG))
Aneesh Kumar K.V1f365bb2014-05-06 23:31:36 +0530166 va_low ^= v >> (SID_SHIFT - 16);
Andreas Schwab36cc66d2011-11-08 07:08:52 +0000167 else
Aneesh Kumar K.V1f365bb2014-05-06 23:31:36 +0530168 va_low ^= v >> (SID_SHIFT_1T - 16);
Andreas Schwab36cc66d2011-11-08 07:08:52 +0000169 va_low &= 0x7ff;
Aneesh Kumar K.V1f365bb2014-05-06 23:31:36 +0530170
171 switch (b_psize) {
172 case MMU_PAGE_4K:
173 sllp = ((mmu_psize_defs[a_psize].sllp & SLB_VSID_L) >> 6) |
174 ((mmu_psize_defs[a_psize].sllp & SLB_VSID_LP) >> 4);
175 rb |= sllp << 5; /* AP field */
176 rb |= (va_low & 0x7ff) << 12; /* remaining 11 bits of AVA */
177 break;
178 default:
179 {
180 int aval_shift;
181 /*
Aneesh Kumar K.V63fff5c2014-06-29 16:47:30 +0530182 * remaining bits of AVA/LP fields
Aneesh Kumar K.V1f365bb2014-05-06 23:31:36 +0530183 * Also contain the rr bits of LP
184 */
Aneesh Kumar K.V63fff5c2014-06-29 16:47:30 +0530185 rb |= (va_low << mmu_psize_defs[b_psize].shift) & 0x7ff000;
Aneesh Kumar K.V1f365bb2014-05-06 23:31:36 +0530186 /*
187 * Now clear not needed LP bits based on actual psize
188 */
189 rb &= ~((1ul << mmu_psize_defs[a_psize].shift) - 1);
190 /*
191 * AVAL field 58..77 - base_page_shift bits of va
192 * we have space for 58..64 bits, Missing bits should
193 * be zero filled. +1 is to take care of L bit shift
194 */
195 aval_shift = 64 - (77 - mmu_psize_defs[b_psize].shift) + 1;
196 rb |= ((va_low << aval_shift) & 0xfe);
197
198 rb |= 1; /* L field */
199 penc = mmu_psize_defs[b_psize].penc[a_psize];
200 rb |= penc << 12; /* LP field */
201 break;
202 }
Andreas Schwab36cc66d2011-11-08 07:08:52 +0000203 }
204 rb |= (v >> 54) & 0x300; /* B field */
205 return rb;
206}
207
Paul Mackerrasc77162d2011-12-12 12:31:00 +0000208static inline unsigned long hpte_page_size(unsigned long h, unsigned long l)
209{
Aneesh Kumar K.V1f365bb2014-05-06 23:31:36 +0530210 int size, a_psize;
211 /* Look at the 8 bit LP value */
212 unsigned int lp = (l >> LP_SHIFT) & ((1 << LP_BITS) - 1);
213
Paul Mackerrasc77162d2011-12-12 12:31:00 +0000214 /* only handle 4k, 64k and 16M pages for now */
215 if (!(h & HPTE_V_LARGE))
Aneesh Kumar K.V1f365bb2014-05-06 23:31:36 +0530216 return 1ul << 12;
217 else {
218 for (size = 0; size < MMU_PAGE_COUNT; size++) {
219 /* valid entries have a shift value */
220 if (!mmu_psize_defs[size].shift)
221 continue;
222
223 a_psize = __hpte_actual_psize(lp, size);
224 if (a_psize != -1)
225 return 1ul << mmu_psize_defs[a_psize].shift;
226 }
227
228 }
229 return 0;
Paul Mackerrasc77162d2011-12-12 12:31:00 +0000230}
231
Paul Mackerras06ce2c62011-12-12 12:33:07 +0000232static inline unsigned long hpte_rpn(unsigned long ptel, unsigned long psize)
233{
234 return ((ptel & HPTE_R_RPN) & ~(psize - 1)) >> PAGE_SHIFT;
235}
236
Paul Mackerras4cf302b2011-12-12 12:38:51 +0000237static inline int hpte_is_writable(unsigned long ptel)
238{
239 unsigned long pp = ptel & (HPTE_R_PP0 | HPTE_R_PP);
240
241 return pp != PP_RXRX && pp != PP_RXXX;
242}
243
244static inline unsigned long hpte_make_readonly(unsigned long ptel)
245{
246 if ((ptel & HPTE_R_PP0) || (ptel & HPTE_R_PP) == PP_RWXX)
247 ptel = (ptel & ~HPTE_R_PP) | PP_RXXX;
248 else
249 ptel |= PP_RXRX;
250 return ptel;
251}
252
Paul Mackerras9d0ef5ea2011-12-12 12:32:27 +0000253static inline int hpte_cache_flags_ok(unsigned long ptel, unsigned long io_type)
254{
255 unsigned int wimg = ptel & HPTE_R_WIMG;
256
257 /* Handle SAO */
258 if (wimg == (HPTE_R_W | HPTE_R_I | HPTE_R_M) &&
259 cpu_has_feature(CPU_FTR_ARCH_206))
260 wimg = HPTE_R_M;
261
262 if (!io_type)
263 return wimg == HPTE_R_M;
264
265 return (wimg & (HPTE_R_W | HPTE_R_I)) == io_type;
266}
267
Paul Mackerras342d3db2011-12-12 12:38:05 +0000268/*
Aneesh Kumar K.Vdb7cb5b2013-06-20 14:30:19 +0530269 * If it's present and writable, atomically set dirty and referenced bits and
270 * return the PTE, otherwise return 0. If we find a transparent hugepage
271 * and if it is marked splitting we return 0;
Paul Mackerras342d3db2011-12-12 12:38:05 +0000272 */
Aneesh Kumar K.Vdb7cb5b2013-06-20 14:30:19 +0530273static inline pte_t kvmppc_read_update_linux_pte(pte_t *ptep, int writing,
274 unsigned int hugepage)
Paul Mackerras342d3db2011-12-12 12:38:05 +0000275{
Aneesh Kumar K.Vdb7cb5b2013-06-20 14:30:19 +0530276 pte_t old_pte, new_pte = __pte(0);
Paul Mackerras342d3db2011-12-12 12:38:05 +0000277
Aneesh Kumar K.Vdb7cb5b2013-06-20 14:30:19 +0530278 while (1) {
279 old_pte = pte_val(*ptep);
280 /*
281 * wait until _PAGE_BUSY is clear then set it atomically
282 */
283 if (unlikely(old_pte & _PAGE_BUSY)) {
284 cpu_relax();
285 continue;
286 }
287#ifdef CONFIG_TRANSPARENT_HUGEPAGE
288 /* If hugepage and is trans splitting return None */
289 if (unlikely(hugepage &&
290 pmd_trans_splitting(pte_pmd(old_pte))))
291 return __pte(0);
292#endif
293 /* If pte is not present return None */
294 if (unlikely(!(old_pte & _PAGE_PRESENT)))
295 return __pte(0);
Paul Mackerras342d3db2011-12-12 12:38:05 +0000296
Aneesh Kumar K.Vdb7cb5b2013-06-20 14:30:19 +0530297 new_pte = pte_mkyoung(old_pte);
298 if (writing && pte_write(old_pte))
299 new_pte = pte_mkdirty(new_pte);
300
301 if (old_pte == __cmpxchg_u64((unsigned long *)ptep, old_pte,
302 new_pte))
303 break;
Paul Mackerras342d3db2011-12-12 12:38:05 +0000304 }
Aneesh Kumar K.Vdb7cb5b2013-06-20 14:30:19 +0530305 return new_pte;
Paul Mackerras342d3db2011-12-12 12:38:05 +0000306}
307
Aneesh Kumar K.Vdb7cb5b2013-06-20 14:30:19 +0530308
Paul Mackerras9d0ef5ea2011-12-12 12:32:27 +0000309/* Return HPTE cache control bits corresponding to Linux pte bits */
310static inline unsigned long hpte_cache_bits(unsigned long pte_val)
311{
312#if _PAGE_NO_CACHE == HPTE_R_I && _PAGE_WRITETHRU == HPTE_R_W
313 return pte_val & (HPTE_R_W | HPTE_R_I);
314#else
315 return ((pte_val & _PAGE_NO_CACHE) ? HPTE_R_I : 0) +
316 ((pte_val & _PAGE_WRITETHRU) ? HPTE_R_W : 0);
317#endif
318}
319
Paul Mackerras697d3892011-12-12 12:36:37 +0000320static inline bool hpte_read_permission(unsigned long pp, unsigned long key)
321{
322 if (key)
323 return PP_RWRX <= pp && pp <= PP_RXRX;
324 return 1;
325}
326
327static inline bool hpte_write_permission(unsigned long pp, unsigned long key)
328{
329 if (key)
330 return pp == PP_RWRW;
331 return pp <= PP_RWRW;
332}
333
334static inline int hpte_get_skey_perm(unsigned long hpte_r, unsigned long amr)
335{
336 unsigned long skey;
337
338 skey = ((hpte_r & HPTE_R_KEY_HI) >> 57) |
339 ((hpte_r & HPTE_R_KEY_LO) >> 9);
340 return (amr >> (62 - 2 * skey)) & 3;
341}
342
Paul Mackerras06ce2c62011-12-12 12:33:07 +0000343static inline void lock_rmap(unsigned long *rmap)
344{
345 do {
346 while (test_bit(KVMPPC_RMAP_LOCK_BIT, rmap))
347 cpu_relax();
348 } while (test_and_set_bit_lock(KVMPPC_RMAP_LOCK_BIT, rmap));
349}
350
351static inline void unlock_rmap(unsigned long *rmap)
352{
353 __clear_bit_unlock(KVMPPC_RMAP_LOCK_BIT, rmap);
354}
355
Paul Mackerrasda9d1d72011-12-12 12:31:41 +0000356static inline bool slot_is_aligned(struct kvm_memory_slot *memslot,
357 unsigned long pagesize)
358{
359 unsigned long mask = (pagesize >> PAGE_SHIFT) - 1;
360
361 if (pagesize <= PAGE_SIZE)
362 return 1;
363 return !(memslot->base_gfn & mask) && !(memslot->npages & mask);
364}
365
Paul Mackerrasa2932922012-11-19 22:57:20 +0000366/*
367 * This works for 4k, 64k and 16M pages on POWER7,
368 * and 4k and 16M pages on PPC970.
369 */
370static inline unsigned long slb_pgsize_encoding(unsigned long psize)
371{
372 unsigned long senc = 0;
373
374 if (psize > 0x1000) {
375 senc = SLB_VSID_L;
376 if (psize == 0x10000)
377 senc |= SLB_VSID_LP_01;
378 }
379 return senc;
380}
381
382static inline int is_vrma_hpte(unsigned long hpte_v)
383{
384 return (hpte_v & ~0xffffffUL) ==
385 (HPTE_V_1TB_SEG | (VRMA_VSID << (40 - 16)));
386}
387
Aneesh Kumar K.V9975f5e2013-10-07 22:17:52 +0530388#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
Paul Mackerrasa1b4a0f2013-04-18 19:50:24 +0000389/*
390 * Note modification of an HPTE; set the HPTE modified bit
391 * if anyone is interested.
392 */
393static inline void note_hpte_modification(struct kvm *kvm,
394 struct revmap_entry *rev)
395{
396 if (atomic_read(&kvm->arch.hpte_mod_interest))
397 rev->guest_rpte |= HPTE_GR_MODIFIED;
398}
Paul Mackerras797f9c02014-03-25 10:47:06 +1100399
400/*
401 * Like kvm_memslots(), but for use in real mode when we can't do
402 * any RCU stuff (since the secondary threads are offline from the
403 * kernel's point of view), and we can't print anything.
404 * Thus we use rcu_dereference_raw() rather than rcu_dereference_check().
405 */
406static inline struct kvm_memslots *kvm_memslots_raw(struct kvm *kvm)
407{
408 return rcu_dereference_raw_notrace(kvm->memslots);
409}
410
Aneesh Kumar K.V9975f5e2013-10-07 22:17:52 +0530411#endif /* CONFIG_KVM_BOOK3S_HV_POSSIBLE */
Paul Mackerrasa1b4a0f2013-04-18 19:50:24 +0000412
Alexander Graf3ae07892010-04-16 00:11:37 +0200413#endif /* __ASM_KVM_BOOK3S_64_H__ */