Steven J. Hill | 2299c49 | 2012-08-31 16:13:07 -0500 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org) |
| 7 | * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved. |
| 8 | */ |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 9 | #include <linux/bitmap.h> |
Andrew Bresticker | fb8f7be1 | 2014-10-20 12:03:55 -0700 | [diff] [blame] | 10 | #include <linux/clocksource.h> |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 11 | #include <linux/init.h> |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 12 | #include <linux/interrupt.h> |
Andrew Bresticker | fb8f7be1 | 2014-10-20 12:03:55 -0700 | [diff] [blame] | 13 | #include <linux/irq.h> |
Andrew Bresticker | 4060bbe | 2014-10-20 12:03:53 -0700 | [diff] [blame] | 14 | #include <linux/irqchip/mips-gic.h> |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 15 | #include <linux/of_address.h> |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 16 | #include <linux/sched.h> |
Ralf Baechle | 631330f | 2009-06-19 14:05:26 +0100 | [diff] [blame] | 17 | #include <linux/smp.h> |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 18 | |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 19 | #include <asm/mips-cm.h> |
Steven J. Hill | 98b67c3 | 2012-08-31 16:18:49 -0500 | [diff] [blame] | 20 | #include <asm/setup.h> |
| 21 | #include <asm/traps.h> |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 22 | |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 23 | #include <dt-bindings/interrupt-controller/mips-gic.h> |
| 24 | |
| 25 | #include "irqchip.h" |
| 26 | |
Steven J. Hill | ff86714 | 2013-04-10 16:27:04 -0500 | [diff] [blame] | 27 | unsigned int gic_present; |
Steven J. Hill | 98b67c3 | 2012-08-31 16:18:49 -0500 | [diff] [blame] | 28 | |
Jeffrey Deans | 822350b | 2014-07-17 09:20:53 +0100 | [diff] [blame] | 29 | struct gic_pcpu_mask { |
Andrew Bresticker | fbd5524 | 2014-09-18 14:47:25 -0700 | [diff] [blame] | 30 | DECLARE_BITMAP(pcpu_mask, GIC_MAX_INTRS); |
Jeffrey Deans | 822350b | 2014-07-17 09:20:53 +0100 | [diff] [blame] | 31 | }; |
| 32 | |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 33 | static void __iomem *gic_base; |
Steven J. Hill | 0b271f5 | 2012-08-31 16:05:37 -0500 | [diff] [blame] | 34 | static struct gic_pcpu_mask pcpu_masks[NR_CPUS]; |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 35 | static DEFINE_SPINLOCK(gic_lock); |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 36 | static struct irq_domain *gic_irq_domain; |
Andrew Bresticker | fbd5524 | 2014-09-18 14:47:25 -0700 | [diff] [blame] | 37 | static int gic_shared_intrs; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 38 | static int gic_vpes; |
Andrew Bresticker | 3263d08 | 2014-09-18 14:47:28 -0700 | [diff] [blame] | 39 | static unsigned int gic_cpu_pin; |
James Hogan | 1b6af71 | 2015-01-19 15:38:24 +0000 | [diff] [blame] | 40 | static unsigned int timer_cpu_pin; |
Andrew Bresticker | 4a6a3ea3 | 2014-09-18 14:47:26 -0700 | [diff] [blame] | 41 | static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 42 | |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 43 | static void __gic_irq_dispatch(void); |
| 44 | |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 45 | static inline unsigned int gic_read(unsigned int reg) |
| 46 | { |
| 47 | return __raw_readl(gic_base + reg); |
| 48 | } |
| 49 | |
| 50 | static inline void gic_write(unsigned int reg, unsigned int val) |
| 51 | { |
| 52 | __raw_writel(val, gic_base + reg); |
| 53 | } |
| 54 | |
| 55 | static inline void gic_update_bits(unsigned int reg, unsigned int mask, |
| 56 | unsigned int val) |
| 57 | { |
| 58 | unsigned int regval; |
| 59 | |
| 60 | regval = gic_read(reg); |
| 61 | regval &= ~mask; |
| 62 | regval |= val; |
| 63 | gic_write(reg, regval); |
| 64 | } |
| 65 | |
| 66 | static inline void gic_reset_mask(unsigned int intr) |
| 67 | { |
| 68 | gic_write(GIC_REG(SHARED, GIC_SH_RMASK) + GIC_INTR_OFS(intr), |
| 69 | 1 << GIC_INTR_BIT(intr)); |
| 70 | } |
| 71 | |
| 72 | static inline void gic_set_mask(unsigned int intr) |
| 73 | { |
| 74 | gic_write(GIC_REG(SHARED, GIC_SH_SMASK) + GIC_INTR_OFS(intr), |
| 75 | 1 << GIC_INTR_BIT(intr)); |
| 76 | } |
| 77 | |
| 78 | static inline void gic_set_polarity(unsigned int intr, unsigned int pol) |
| 79 | { |
| 80 | gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_POLARITY) + |
| 81 | GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr), |
| 82 | pol << GIC_INTR_BIT(intr)); |
| 83 | } |
| 84 | |
| 85 | static inline void gic_set_trigger(unsigned int intr, unsigned int trig) |
| 86 | { |
| 87 | gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_TRIGGER) + |
| 88 | GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr), |
| 89 | trig << GIC_INTR_BIT(intr)); |
| 90 | } |
| 91 | |
| 92 | static inline void gic_set_dual_edge(unsigned int intr, unsigned int dual) |
| 93 | { |
| 94 | gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_DUAL) + GIC_INTR_OFS(intr), |
| 95 | 1 << GIC_INTR_BIT(intr), |
| 96 | dual << GIC_INTR_BIT(intr)); |
| 97 | } |
| 98 | |
| 99 | static inline void gic_map_to_pin(unsigned int intr, unsigned int pin) |
| 100 | { |
| 101 | gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_PIN_BASE) + |
| 102 | GIC_SH_MAP_TO_PIN(intr), GIC_MAP_TO_PIN_MSK | pin); |
| 103 | } |
| 104 | |
| 105 | static inline void gic_map_to_vpe(unsigned int intr, unsigned int vpe) |
| 106 | { |
| 107 | gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_VPE_BASE) + |
| 108 | GIC_SH_MAP_TO_VPE_REG_OFF(intr, vpe), |
| 109 | GIC_SH_MAP_TO_VPE_REG_BIT(vpe)); |
| 110 | } |
| 111 | |
Andrew Bresticker | a331ce6 | 2014-10-20 12:03:59 -0700 | [diff] [blame] | 112 | #ifdef CONFIG_CLKSRC_MIPS_GIC |
Steven J. Hill | dfa762e | 2013-04-10 16:28:36 -0500 | [diff] [blame] | 113 | cycle_t gic_read_count(void) |
| 114 | { |
| 115 | unsigned int hi, hi2, lo; |
| 116 | |
| 117 | do { |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 118 | hi = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32)); |
| 119 | lo = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_31_00)); |
| 120 | hi2 = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32)); |
Steven J. Hill | dfa762e | 2013-04-10 16:28:36 -0500 | [diff] [blame] | 121 | } while (hi2 != hi); |
| 122 | |
| 123 | return (((cycle_t) hi) << 32) + lo; |
| 124 | } |
Raghu Gandham | 0ab2b7d | 2013-04-10 16:30:12 -0500 | [diff] [blame] | 125 | |
Andrew Bresticker | 387904f | 2014-10-20 12:03:49 -0700 | [diff] [blame] | 126 | unsigned int gic_get_count_width(void) |
| 127 | { |
| 128 | unsigned int bits, config; |
| 129 | |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 130 | config = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG)); |
Andrew Bresticker | 387904f | 2014-10-20 12:03:49 -0700 | [diff] [blame] | 131 | bits = 32 + 4 * ((config & GIC_SH_CONFIG_COUNTBITS_MSK) >> |
| 132 | GIC_SH_CONFIG_COUNTBITS_SHF); |
| 133 | |
| 134 | return bits; |
| 135 | } |
| 136 | |
Raghu Gandham | 0ab2b7d | 2013-04-10 16:30:12 -0500 | [diff] [blame] | 137 | void gic_write_compare(cycle_t cnt) |
| 138 | { |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 139 | gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI), |
Raghu Gandham | 0ab2b7d | 2013-04-10 16:30:12 -0500 | [diff] [blame] | 140 | (int)(cnt >> 32)); |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 141 | gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO), |
Raghu Gandham | 0ab2b7d | 2013-04-10 16:30:12 -0500 | [diff] [blame] | 142 | (int)(cnt & 0xffffffff)); |
| 143 | } |
| 144 | |
Paul Burton | 414408d0 | 2014-03-05 11:35:53 +0000 | [diff] [blame] | 145 | void gic_write_cpu_compare(cycle_t cnt, int cpu) |
| 146 | { |
| 147 | unsigned long flags; |
| 148 | |
| 149 | local_irq_save(flags); |
| 150 | |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 151 | gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), cpu); |
| 152 | gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_HI), |
Paul Burton | 414408d0 | 2014-03-05 11:35:53 +0000 | [diff] [blame] | 153 | (int)(cnt >> 32)); |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 154 | gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_LO), |
Paul Burton | 414408d0 | 2014-03-05 11:35:53 +0000 | [diff] [blame] | 155 | (int)(cnt & 0xffffffff)); |
| 156 | |
| 157 | local_irq_restore(flags); |
| 158 | } |
| 159 | |
Raghu Gandham | 0ab2b7d | 2013-04-10 16:30:12 -0500 | [diff] [blame] | 160 | cycle_t gic_read_compare(void) |
| 161 | { |
| 162 | unsigned int hi, lo; |
| 163 | |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 164 | hi = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI)); |
| 165 | lo = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO)); |
Raghu Gandham | 0ab2b7d | 2013-04-10 16:30:12 -0500 | [diff] [blame] | 166 | |
| 167 | return (((cycle_t) hi) << 32) + lo; |
| 168 | } |
Steven J. Hill | dfa762e | 2013-04-10 16:28:36 -0500 | [diff] [blame] | 169 | #endif |
| 170 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 171 | static bool gic_local_irq_is_routable(int intr) |
| 172 | { |
| 173 | u32 vpe_ctl; |
| 174 | |
| 175 | /* All local interrupts are routable in EIC mode. */ |
| 176 | if (cpu_has_veic) |
| 177 | return true; |
| 178 | |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 179 | vpe_ctl = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_CTL)); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 180 | switch (intr) { |
| 181 | case GIC_LOCAL_INT_TIMER: |
| 182 | return vpe_ctl & GIC_VPE_CTL_TIMER_RTBL_MSK; |
| 183 | case GIC_LOCAL_INT_PERFCTR: |
| 184 | return vpe_ctl & GIC_VPE_CTL_PERFCNT_RTBL_MSK; |
| 185 | case GIC_LOCAL_INT_FDC: |
| 186 | return vpe_ctl & GIC_VPE_CTL_FDC_RTBL_MSK; |
| 187 | case GIC_LOCAL_INT_SWINT0: |
| 188 | case GIC_LOCAL_INT_SWINT1: |
| 189 | return vpe_ctl & GIC_VPE_CTL_SWINT_RTBL_MSK; |
| 190 | default: |
| 191 | return true; |
| 192 | } |
| 193 | } |
| 194 | |
Andrew Bresticker | 3263d08 | 2014-09-18 14:47:28 -0700 | [diff] [blame] | 195 | static void gic_bind_eic_interrupt(int irq, int set) |
Steven J. Hill | 98b67c3 | 2012-08-31 16:18:49 -0500 | [diff] [blame] | 196 | { |
| 197 | /* Convert irq vector # to hw int # */ |
| 198 | irq -= GIC_PIN_TO_VEC_OFFSET; |
| 199 | |
| 200 | /* Set irq to use shadow set */ |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 201 | gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_EIC_SHADOW_SET_BASE) + |
| 202 | GIC_VPE_EIC_SS(irq), set); |
Steven J. Hill | 98b67c3 | 2012-08-31 16:18:49 -0500 | [diff] [blame] | 203 | } |
| 204 | |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 205 | void gic_send_ipi(unsigned int intr) |
| 206 | { |
Andrew Bresticker | 53a7bc8 | 2014-10-20 12:03:57 -0700 | [diff] [blame] | 207 | gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_SET(intr)); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 208 | } |
| 209 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 210 | int gic_get_c0_compare_int(void) |
| 211 | { |
| 212 | if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) |
| 213 | return MIPS_CPU_IRQ_BASE + cp0_compare_irq; |
| 214 | return irq_create_mapping(gic_irq_domain, |
| 215 | GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER)); |
| 216 | } |
| 217 | |
| 218 | int gic_get_c0_perfcount_int(void) |
| 219 | { |
| 220 | if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) { |
James Hogan | 7e3e6cb | 2015-01-27 21:45:50 +0000 | [diff] [blame] | 221 | /* Is the performance counter shared with the timer? */ |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 222 | if (cp0_perfcount_irq < 0) |
| 223 | return -1; |
| 224 | return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq; |
| 225 | } |
| 226 | return irq_create_mapping(gic_irq_domain, |
| 227 | GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR)); |
| 228 | } |
| 229 | |
James Hogan | 6429e2b | 2015-01-29 11:14:09 +0000 | [diff] [blame^] | 230 | int gic_get_c0_fdc_int(void) |
| 231 | { |
| 232 | if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) { |
| 233 | /* Is the FDC IRQ even present? */ |
| 234 | if (cp0_fdc_irq < 0) |
| 235 | return -1; |
| 236 | return MIPS_CPU_IRQ_BASE + cp0_fdc_irq; |
| 237 | } |
| 238 | |
| 239 | /* |
| 240 | * Some cores claim the FDC is routable but it doesn't actually seem to |
| 241 | * be connected. |
| 242 | */ |
| 243 | switch (current_cpu_type()) { |
| 244 | case CPU_INTERAPTIV: |
| 245 | case CPU_PROAPTIV: |
| 246 | return -1; |
| 247 | } |
| 248 | |
| 249 | return irq_create_mapping(gic_irq_domain, |
| 250 | GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC)); |
| 251 | } |
| 252 | |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 253 | static void gic_handle_shared_int(void) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 254 | { |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 255 | unsigned int i, intr, virq; |
Andrew Bresticker | 8f5ee79 | 2014-10-20 12:03:56 -0700 | [diff] [blame] | 256 | unsigned long *pcpu_mask; |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 257 | unsigned long pending_reg, intrmask_reg; |
Andrew Bresticker | 8f5ee79 | 2014-10-20 12:03:56 -0700 | [diff] [blame] | 258 | DECLARE_BITMAP(pending, GIC_MAX_INTRS); |
| 259 | DECLARE_BITMAP(intrmask, GIC_MAX_INTRS); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 260 | |
| 261 | /* Get per-cpu bitmaps */ |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 262 | pcpu_mask = pcpu_masks[smp_processor_id()].pcpu_mask; |
| 263 | |
Andrew Bresticker | 824f3f7 | 2014-10-20 12:03:54 -0700 | [diff] [blame] | 264 | pending_reg = GIC_REG(SHARED, GIC_SH_PEND); |
| 265 | intrmask_reg = GIC_REG(SHARED, GIC_SH_MASK); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 266 | |
Andrew Bresticker | fbd5524 | 2014-09-18 14:47:25 -0700 | [diff] [blame] | 267 | for (i = 0; i < BITS_TO_LONGS(gic_shared_intrs); i++) { |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 268 | pending[i] = gic_read(pending_reg); |
| 269 | intrmask[i] = gic_read(intrmask_reg); |
| 270 | pending_reg += 0x4; |
| 271 | intrmask_reg += 0x4; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 272 | } |
| 273 | |
Andrew Bresticker | fbd5524 | 2014-09-18 14:47:25 -0700 | [diff] [blame] | 274 | bitmap_and(pending, pending, intrmask, gic_shared_intrs); |
| 275 | bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 276 | |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 277 | intr = find_first_bit(pending, gic_shared_intrs); |
| 278 | while (intr != gic_shared_intrs) { |
| 279 | virq = irq_linear_revmap(gic_irq_domain, |
| 280 | GIC_SHARED_TO_HWIRQ(intr)); |
| 281 | do_IRQ(virq); |
| 282 | |
| 283 | /* go to next pending bit */ |
| 284 | bitmap_clear(pending, intr, 1); |
| 285 | intr = find_first_bit(pending, gic_shared_intrs); |
| 286 | } |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 287 | } |
| 288 | |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 289 | static void gic_mask_irq(struct irq_data *d) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 290 | { |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 291 | gic_reset_mask(GIC_HWIRQ_TO_SHARED(d->hwirq)); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 292 | } |
| 293 | |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 294 | static void gic_unmask_irq(struct irq_data *d) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 295 | { |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 296 | gic_set_mask(GIC_HWIRQ_TO_SHARED(d->hwirq)); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 297 | } |
| 298 | |
Andrew Bresticker | 5561c9e | 2014-09-18 14:47:20 -0700 | [diff] [blame] | 299 | static void gic_ack_irq(struct irq_data *d) |
| 300 | { |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 301 | unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq); |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 302 | |
Andrew Bresticker | 53a7bc8 | 2014-10-20 12:03:57 -0700 | [diff] [blame] | 303 | gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_CLR(irq)); |
Andrew Bresticker | 5561c9e | 2014-09-18 14:47:20 -0700 | [diff] [blame] | 304 | } |
| 305 | |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 306 | static int gic_set_type(struct irq_data *d, unsigned int type) |
| 307 | { |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 308 | unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 309 | unsigned long flags; |
| 310 | bool is_edge; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 311 | |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 312 | spin_lock_irqsave(&gic_lock, flags); |
| 313 | switch (type & IRQ_TYPE_SENSE_MASK) { |
| 314 | case IRQ_TYPE_EDGE_FALLING: |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 315 | gic_set_polarity(irq, GIC_POL_NEG); |
| 316 | gic_set_trigger(irq, GIC_TRIG_EDGE); |
| 317 | gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 318 | is_edge = true; |
| 319 | break; |
| 320 | case IRQ_TYPE_EDGE_RISING: |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 321 | gic_set_polarity(irq, GIC_POL_POS); |
| 322 | gic_set_trigger(irq, GIC_TRIG_EDGE); |
| 323 | gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 324 | is_edge = true; |
| 325 | break; |
| 326 | case IRQ_TYPE_EDGE_BOTH: |
| 327 | /* polarity is irrelevant in this case */ |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 328 | gic_set_trigger(irq, GIC_TRIG_EDGE); |
| 329 | gic_set_dual_edge(irq, GIC_TRIG_DUAL_ENABLE); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 330 | is_edge = true; |
| 331 | break; |
| 332 | case IRQ_TYPE_LEVEL_LOW: |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 333 | gic_set_polarity(irq, GIC_POL_NEG); |
| 334 | gic_set_trigger(irq, GIC_TRIG_LEVEL); |
| 335 | gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 336 | is_edge = false; |
| 337 | break; |
| 338 | case IRQ_TYPE_LEVEL_HIGH: |
| 339 | default: |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 340 | gic_set_polarity(irq, GIC_POL_POS); |
| 341 | gic_set_trigger(irq, GIC_TRIG_LEVEL); |
| 342 | gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 343 | is_edge = false; |
| 344 | break; |
| 345 | } |
| 346 | |
| 347 | if (is_edge) { |
Andrew Bresticker | 4a6a3ea3 | 2014-09-18 14:47:26 -0700 | [diff] [blame] | 348 | __irq_set_chip_handler_name_locked(d->irq, |
| 349 | &gic_edge_irq_controller, |
| 350 | handle_edge_irq, NULL); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 351 | } else { |
Andrew Bresticker | 4a6a3ea3 | 2014-09-18 14:47:26 -0700 | [diff] [blame] | 352 | __irq_set_chip_handler_name_locked(d->irq, |
| 353 | &gic_level_irq_controller, |
| 354 | handle_level_irq, NULL); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 355 | } |
| 356 | spin_unlock_irqrestore(&gic_lock, flags); |
| 357 | |
| 358 | return 0; |
| 359 | } |
| 360 | |
| 361 | #ifdef CONFIG_SMP |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 362 | static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask, |
| 363 | bool force) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 364 | { |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 365 | unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 366 | cpumask_t tmp = CPU_MASK_NONE; |
| 367 | unsigned long flags; |
| 368 | int i; |
| 369 | |
Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 370 | cpumask_and(&tmp, cpumask, cpu_online_mask); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 371 | if (cpus_empty(tmp)) |
Andrew Bresticker | 14d160a | 2014-09-18 14:47:22 -0700 | [diff] [blame] | 372 | return -EINVAL; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 373 | |
| 374 | /* Assumption : cpumask refers to a single CPU */ |
| 375 | spin_lock_irqsave(&gic_lock, flags); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 376 | |
Tony Wu | c214c03 | 2013-06-21 10:13:08 +0000 | [diff] [blame] | 377 | /* Re-route this IRQ */ |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 378 | gic_map_to_vpe(irq, first_cpu(tmp)); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 379 | |
Tony Wu | c214c03 | 2013-06-21 10:13:08 +0000 | [diff] [blame] | 380 | /* Update the pcpu_masks */ |
| 381 | for (i = 0; i < NR_CPUS; i++) |
| 382 | clear_bit(irq, pcpu_masks[i].pcpu_mask); |
| 383 | set_bit(irq, pcpu_masks[first_cpu(tmp)].pcpu_mask); |
| 384 | |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 385 | cpumask_copy(d->affinity, cpumask); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 386 | spin_unlock_irqrestore(&gic_lock, flags); |
| 387 | |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 388 | return IRQ_SET_MASK_OK_NOCOPY; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 389 | } |
| 390 | #endif |
| 391 | |
Andrew Bresticker | 4a6a3ea3 | 2014-09-18 14:47:26 -0700 | [diff] [blame] | 392 | static struct irq_chip gic_level_irq_controller = { |
| 393 | .name = "MIPS GIC", |
| 394 | .irq_mask = gic_mask_irq, |
| 395 | .irq_unmask = gic_unmask_irq, |
| 396 | .irq_set_type = gic_set_type, |
| 397 | #ifdef CONFIG_SMP |
| 398 | .irq_set_affinity = gic_set_affinity, |
| 399 | #endif |
| 400 | }; |
| 401 | |
| 402 | static struct irq_chip gic_edge_irq_controller = { |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 403 | .name = "MIPS GIC", |
Andrew Bresticker | 5561c9e | 2014-09-18 14:47:20 -0700 | [diff] [blame] | 404 | .irq_ack = gic_ack_irq, |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 405 | .irq_mask = gic_mask_irq, |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 406 | .irq_unmask = gic_unmask_irq, |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 407 | .irq_set_type = gic_set_type, |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 408 | #ifdef CONFIG_SMP |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 409 | .irq_set_affinity = gic_set_affinity, |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 410 | #endif |
| 411 | }; |
| 412 | |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 413 | static void gic_handle_local_int(void) |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 414 | { |
| 415 | unsigned long pending, masked; |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 416 | unsigned int intr, virq; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 417 | |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 418 | pending = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_PEND)); |
| 419 | masked = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_MASK)); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 420 | |
| 421 | bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS); |
| 422 | |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 423 | intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS); |
| 424 | while (intr != GIC_NUM_LOCAL_INTRS) { |
| 425 | virq = irq_linear_revmap(gic_irq_domain, |
| 426 | GIC_LOCAL_TO_HWIRQ(intr)); |
| 427 | do_IRQ(virq); |
| 428 | |
| 429 | /* go to next pending bit */ |
| 430 | bitmap_clear(&pending, intr, 1); |
| 431 | intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS); |
| 432 | } |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 433 | } |
| 434 | |
| 435 | static void gic_mask_local_irq(struct irq_data *d) |
| 436 | { |
| 437 | int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq); |
| 438 | |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 439 | gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_RMASK), 1 << intr); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 440 | } |
| 441 | |
| 442 | static void gic_unmask_local_irq(struct irq_data *d) |
| 443 | { |
| 444 | int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq); |
| 445 | |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 446 | gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_SMASK), 1 << intr); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 447 | } |
| 448 | |
| 449 | static struct irq_chip gic_local_irq_controller = { |
| 450 | .name = "MIPS GIC Local", |
| 451 | .irq_mask = gic_mask_local_irq, |
| 452 | .irq_unmask = gic_unmask_local_irq, |
| 453 | }; |
| 454 | |
| 455 | static void gic_mask_local_irq_all_vpes(struct irq_data *d) |
| 456 | { |
| 457 | int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq); |
| 458 | int i; |
| 459 | unsigned long flags; |
| 460 | |
| 461 | spin_lock_irqsave(&gic_lock, flags); |
| 462 | for (i = 0; i < gic_vpes; i++) { |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 463 | gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i); |
| 464 | gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << intr); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 465 | } |
| 466 | spin_unlock_irqrestore(&gic_lock, flags); |
| 467 | } |
| 468 | |
| 469 | static void gic_unmask_local_irq_all_vpes(struct irq_data *d) |
| 470 | { |
| 471 | int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq); |
| 472 | int i; |
| 473 | unsigned long flags; |
| 474 | |
| 475 | spin_lock_irqsave(&gic_lock, flags); |
| 476 | for (i = 0; i < gic_vpes; i++) { |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 477 | gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i); |
| 478 | gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SMASK), 1 << intr); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 479 | } |
| 480 | spin_unlock_irqrestore(&gic_lock, flags); |
| 481 | } |
| 482 | |
| 483 | static struct irq_chip gic_all_vpes_local_irq_controller = { |
| 484 | .name = "MIPS GIC Local", |
| 485 | .irq_mask = gic_mask_local_irq_all_vpes, |
| 486 | .irq_unmask = gic_unmask_local_irq_all_vpes, |
| 487 | }; |
| 488 | |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 489 | static void __gic_irq_dispatch(void) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 490 | { |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 491 | gic_handle_local_int(); |
| 492 | gic_handle_shared_int(); |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 493 | } |
| 494 | |
| 495 | static void gic_irq_dispatch(unsigned int irq, struct irq_desc *desc) |
| 496 | { |
| 497 | __gic_irq_dispatch(); |
| 498 | } |
| 499 | |
| 500 | #ifdef CONFIG_MIPS_GIC_IPI |
| 501 | static int gic_resched_int_base; |
| 502 | static int gic_call_int_base; |
| 503 | |
| 504 | unsigned int plat_ipi_resched_int_xlate(unsigned int cpu) |
| 505 | { |
| 506 | return gic_resched_int_base + cpu; |
| 507 | } |
| 508 | |
| 509 | unsigned int plat_ipi_call_int_xlate(unsigned int cpu) |
| 510 | { |
| 511 | return gic_call_int_base + cpu; |
| 512 | } |
| 513 | |
| 514 | static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id) |
| 515 | { |
| 516 | scheduler_ipi(); |
| 517 | |
| 518 | return IRQ_HANDLED; |
| 519 | } |
| 520 | |
| 521 | static irqreturn_t ipi_call_interrupt(int irq, void *dev_id) |
| 522 | { |
| 523 | smp_call_function_interrupt(); |
| 524 | |
| 525 | return IRQ_HANDLED; |
| 526 | } |
| 527 | |
| 528 | static struct irqaction irq_resched = { |
| 529 | .handler = ipi_resched_interrupt, |
| 530 | .flags = IRQF_PERCPU, |
| 531 | .name = "IPI resched" |
| 532 | }; |
| 533 | |
| 534 | static struct irqaction irq_call = { |
| 535 | .handler = ipi_call_interrupt, |
| 536 | .flags = IRQF_PERCPU, |
| 537 | .name = "IPI call" |
| 538 | }; |
| 539 | |
| 540 | static __init void gic_ipi_init_one(unsigned int intr, int cpu, |
| 541 | struct irqaction *action) |
| 542 | { |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 543 | int virq = irq_create_mapping(gic_irq_domain, |
| 544 | GIC_SHARED_TO_HWIRQ(intr)); |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 545 | int i; |
Steven J. Hill | 98b67c3 | 2012-08-31 16:18:49 -0500 | [diff] [blame] | 546 | |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 547 | gic_map_to_vpe(intr, cpu); |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 548 | for (i = 0; i < NR_CPUS; i++) |
| 549 | clear_bit(intr, pcpu_masks[i].pcpu_mask); |
Jeffrey Deans | b0a88ae | 2014-07-17 09:20:55 +0100 | [diff] [blame] | 550 | set_bit(intr, pcpu_masks[cpu].pcpu_mask); |
| 551 | |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 552 | irq_set_irq_type(virq, IRQ_TYPE_EDGE_RISING); |
| 553 | |
| 554 | irq_set_handler(virq, handle_percpu_irq); |
| 555 | setup_irq(virq, action); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 556 | } |
| 557 | |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 558 | static __init void gic_ipi_init(void) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 559 | { |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 560 | int i; |
| 561 | |
| 562 | /* Use last 2 * NR_CPUS interrupts as IPIs */ |
Andrew Bresticker | fbd5524 | 2014-09-18 14:47:25 -0700 | [diff] [blame] | 563 | gic_resched_int_base = gic_shared_intrs - nr_cpu_ids; |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 564 | gic_call_int_base = gic_resched_int_base - nr_cpu_ids; |
| 565 | |
| 566 | for (i = 0; i < nr_cpu_ids; i++) { |
| 567 | gic_ipi_init_one(gic_call_int_base + i, i, &irq_call); |
| 568 | gic_ipi_init_one(gic_resched_int_base + i, i, &irq_resched); |
| 569 | } |
| 570 | } |
| 571 | #else |
| 572 | static inline void gic_ipi_init(void) |
| 573 | { |
| 574 | } |
| 575 | #endif |
| 576 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 577 | static void __init gic_basic_init(void) |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 578 | { |
| 579 | unsigned int i; |
Steven J. Hill | 98b67c3 | 2012-08-31 16:18:49 -0500 | [diff] [blame] | 580 | |
| 581 | board_bind_eic_interrupt = &gic_bind_eic_interrupt; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 582 | |
| 583 | /* Setup defaults */ |
Andrew Bresticker | fbd5524 | 2014-09-18 14:47:25 -0700 | [diff] [blame] | 584 | for (i = 0; i < gic_shared_intrs; i++) { |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 585 | gic_set_polarity(i, GIC_POL_POS); |
| 586 | gic_set_trigger(i, GIC_TRIG_LEVEL); |
| 587 | gic_reset_mask(i); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 588 | } |
| 589 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 590 | for (i = 0; i < gic_vpes; i++) { |
| 591 | unsigned int j; |
| 592 | |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 593 | gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 594 | for (j = 0; j < GIC_NUM_LOCAL_INTRS; j++) { |
| 595 | if (!gic_local_irq_is_routable(j)) |
| 596 | continue; |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 597 | gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << j); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 598 | } |
| 599 | } |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 600 | } |
| 601 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 602 | static int gic_local_irq_domain_map(struct irq_domain *d, unsigned int virq, |
| 603 | irq_hw_number_t hw) |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 604 | { |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 605 | int intr = GIC_HWIRQ_TO_LOCAL(hw); |
| 606 | int ret = 0; |
| 607 | int i; |
| 608 | unsigned long flags; |
| 609 | |
| 610 | if (!gic_local_irq_is_routable(intr)) |
| 611 | return -EPERM; |
| 612 | |
| 613 | /* |
| 614 | * HACK: These are all really percpu interrupts, but the rest |
| 615 | * of the MIPS kernel code does not use the percpu IRQ API for |
| 616 | * the CP0 timer and performance counter interrupts. |
| 617 | */ |
James Hogan | b720fd8 | 2015-01-29 11:14:08 +0000 | [diff] [blame] | 618 | switch (intr) { |
| 619 | case GIC_LOCAL_INT_TIMER: |
| 620 | case GIC_LOCAL_INT_PERFCTR: |
| 621 | case GIC_LOCAL_INT_FDC: |
| 622 | irq_set_chip_and_handler(virq, |
| 623 | &gic_all_vpes_local_irq_controller, |
| 624 | handle_percpu_irq); |
| 625 | break; |
| 626 | default: |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 627 | irq_set_chip_and_handler(virq, |
| 628 | &gic_local_irq_controller, |
| 629 | handle_percpu_devid_irq); |
| 630 | irq_set_percpu_devid(virq); |
James Hogan | b720fd8 | 2015-01-29 11:14:08 +0000 | [diff] [blame] | 631 | break; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 632 | } |
| 633 | |
| 634 | spin_lock_irqsave(&gic_lock, flags); |
| 635 | for (i = 0; i < gic_vpes; i++) { |
| 636 | u32 val = GIC_MAP_TO_PIN_MSK | gic_cpu_pin; |
| 637 | |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 638 | gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 639 | |
| 640 | switch (intr) { |
| 641 | case GIC_LOCAL_INT_WD: |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 642 | gic_write(GIC_REG(VPE_OTHER, GIC_VPE_WD_MAP), val); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 643 | break; |
| 644 | case GIC_LOCAL_INT_COMPARE: |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 645 | gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_MAP), val); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 646 | break; |
| 647 | case GIC_LOCAL_INT_TIMER: |
James Hogan | 1b6af71 | 2015-01-19 15:38:24 +0000 | [diff] [blame] | 648 | /* CONFIG_MIPS_CMP workaround (see __gic_init) */ |
| 649 | val = GIC_MAP_TO_PIN_MSK | timer_cpu_pin; |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 650 | gic_write(GIC_REG(VPE_OTHER, GIC_VPE_TIMER_MAP), val); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 651 | break; |
| 652 | case GIC_LOCAL_INT_PERFCTR: |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 653 | gic_write(GIC_REG(VPE_OTHER, GIC_VPE_PERFCTR_MAP), val); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 654 | break; |
| 655 | case GIC_LOCAL_INT_SWINT0: |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 656 | gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT0_MAP), val); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 657 | break; |
| 658 | case GIC_LOCAL_INT_SWINT1: |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 659 | gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT1_MAP), val); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 660 | break; |
| 661 | case GIC_LOCAL_INT_FDC: |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 662 | gic_write(GIC_REG(VPE_OTHER, GIC_VPE_FDC_MAP), val); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 663 | break; |
| 664 | default: |
| 665 | pr_err("Invalid local IRQ %d\n", intr); |
| 666 | ret = -EINVAL; |
| 667 | break; |
| 668 | } |
| 669 | } |
| 670 | spin_unlock_irqrestore(&gic_lock, flags); |
| 671 | |
| 672 | return ret; |
| 673 | } |
| 674 | |
| 675 | static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq, |
| 676 | irq_hw_number_t hw) |
| 677 | { |
| 678 | int intr = GIC_HWIRQ_TO_SHARED(hw); |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 679 | unsigned long flags; |
| 680 | |
Andrew Bresticker | 4a6a3ea3 | 2014-09-18 14:47:26 -0700 | [diff] [blame] | 681 | irq_set_chip_and_handler(virq, &gic_level_irq_controller, |
| 682 | handle_level_irq); |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 683 | |
| 684 | spin_lock_irqsave(&gic_lock, flags); |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 685 | gic_map_to_pin(intr, gic_cpu_pin); |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 686 | /* Map to VPE 0 by default */ |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 687 | gic_map_to_vpe(intr, 0); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 688 | set_bit(intr, pcpu_masks[0].pcpu_mask); |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 689 | spin_unlock_irqrestore(&gic_lock, flags); |
| 690 | |
| 691 | return 0; |
| 692 | } |
| 693 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 694 | static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq, |
| 695 | irq_hw_number_t hw) |
| 696 | { |
| 697 | if (GIC_HWIRQ_TO_LOCAL(hw) < GIC_NUM_LOCAL_INTRS) |
| 698 | return gic_local_irq_domain_map(d, virq, hw); |
| 699 | return gic_shared_irq_domain_map(d, virq, hw); |
| 700 | } |
| 701 | |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 702 | static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr, |
| 703 | const u32 *intspec, unsigned int intsize, |
| 704 | irq_hw_number_t *out_hwirq, |
| 705 | unsigned int *out_type) |
| 706 | { |
| 707 | if (intsize != 3) |
| 708 | return -EINVAL; |
| 709 | |
| 710 | if (intspec[0] == GIC_SHARED) |
| 711 | *out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]); |
| 712 | else if (intspec[0] == GIC_LOCAL) |
| 713 | *out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]); |
| 714 | else |
| 715 | return -EINVAL; |
| 716 | *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK; |
| 717 | |
| 718 | return 0; |
| 719 | } |
| 720 | |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 721 | static struct irq_domain_ops gic_irq_domain_ops = { |
| 722 | .map = gic_irq_domain_map, |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 723 | .xlate = gic_irq_domain_xlate, |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 724 | }; |
| 725 | |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 726 | static void __init __gic_init(unsigned long gic_base_addr, |
| 727 | unsigned long gic_addrspace_size, |
| 728 | unsigned int cpu_vec, unsigned int irqbase, |
| 729 | struct device_node *node) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 730 | { |
| 731 | unsigned int gicconfig; |
| 732 | |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 733 | gic_base = ioremap_nocache(gic_base_addr, gic_addrspace_size); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 734 | |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 735 | gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG)); |
Andrew Bresticker | fbd5524 | 2014-09-18 14:47:25 -0700 | [diff] [blame] | 736 | gic_shared_intrs = (gicconfig & GIC_SH_CONFIG_NUMINTRS_MSK) >> |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 737 | GIC_SH_CONFIG_NUMINTRS_SHF; |
Andrew Bresticker | fbd5524 | 2014-09-18 14:47:25 -0700 | [diff] [blame] | 738 | gic_shared_intrs = ((gic_shared_intrs + 1) * 8); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 739 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 740 | gic_vpes = (gicconfig & GIC_SH_CONFIG_NUMVPES_MSK) >> |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 741 | GIC_SH_CONFIG_NUMVPES_SHF; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 742 | gic_vpes = gic_vpes + 1; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 743 | |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 744 | if (cpu_has_veic) { |
| 745 | /* Always use vector 1 in EIC mode */ |
| 746 | gic_cpu_pin = 0; |
James Hogan | 1b6af71 | 2015-01-19 15:38:24 +0000 | [diff] [blame] | 747 | timer_cpu_pin = gic_cpu_pin; |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 748 | set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET, |
| 749 | __gic_irq_dispatch); |
| 750 | } else { |
| 751 | gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET; |
| 752 | irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec, |
| 753 | gic_irq_dispatch); |
James Hogan | 1b6af71 | 2015-01-19 15:38:24 +0000 | [diff] [blame] | 754 | /* |
| 755 | * With the CMP implementation of SMP (deprecated), other CPUs |
| 756 | * are started by the bootloader and put into a timer based |
| 757 | * waiting poll loop. We must not re-route those CPU's local |
| 758 | * timer interrupts as the wait instruction will never finish, |
| 759 | * so just handle whatever CPU interrupt it is routed to by |
| 760 | * default. |
| 761 | * |
| 762 | * This workaround should be removed when CMP support is |
| 763 | * dropped. |
| 764 | */ |
| 765 | if (IS_ENABLED(CONFIG_MIPS_CMP) && |
| 766 | gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) { |
| 767 | timer_cpu_pin = gic_read(GIC_REG(VPE_LOCAL, |
| 768 | GIC_VPE_TIMER_MAP)) & |
| 769 | GIC_MAP_MSK; |
| 770 | irq_set_chained_handler(MIPS_CPU_IRQ_BASE + |
| 771 | GIC_CPU_PIN_OFFSET + |
| 772 | timer_cpu_pin, |
| 773 | gic_irq_dispatch); |
| 774 | } else { |
| 775 | timer_cpu_pin = gic_cpu_pin; |
| 776 | } |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 777 | } |
| 778 | |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 779 | gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS + |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 780 | gic_shared_intrs, irqbase, |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 781 | &gic_irq_domain_ops, NULL); |
| 782 | if (!gic_irq_domain) |
| 783 | panic("Failed to add GIC IRQ domain"); |
Steven J. Hill | 0b271f5 | 2012-08-31 16:05:37 -0500 | [diff] [blame] | 784 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 785 | gic_basic_init(); |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 786 | |
| 787 | gic_ipi_init(); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 788 | } |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 789 | |
| 790 | void __init gic_init(unsigned long gic_base_addr, |
| 791 | unsigned long gic_addrspace_size, |
| 792 | unsigned int cpu_vec, unsigned int irqbase) |
| 793 | { |
| 794 | __gic_init(gic_base_addr, gic_addrspace_size, cpu_vec, irqbase, NULL); |
| 795 | } |
| 796 | |
| 797 | static int __init gic_of_init(struct device_node *node, |
| 798 | struct device_node *parent) |
| 799 | { |
| 800 | struct resource res; |
| 801 | unsigned int cpu_vec, i = 0, reserved = 0; |
| 802 | phys_addr_t gic_base; |
| 803 | size_t gic_len; |
| 804 | |
| 805 | /* Find the first available CPU vector. */ |
| 806 | while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors", |
| 807 | i++, &cpu_vec)) |
| 808 | reserved |= BIT(cpu_vec); |
| 809 | for (cpu_vec = 2; cpu_vec < 8; cpu_vec++) { |
| 810 | if (!(reserved & BIT(cpu_vec))) |
| 811 | break; |
| 812 | } |
| 813 | if (cpu_vec == 8) { |
| 814 | pr_err("No CPU vectors available for GIC\n"); |
| 815 | return -ENODEV; |
| 816 | } |
| 817 | |
| 818 | if (of_address_to_resource(node, 0, &res)) { |
| 819 | /* |
| 820 | * Probe the CM for the GIC base address if not specified |
| 821 | * in the device-tree. |
| 822 | */ |
| 823 | if (mips_cm_present()) { |
| 824 | gic_base = read_gcr_gic_base() & |
| 825 | ~CM_GCR_GIC_BASE_GICEN_MSK; |
| 826 | gic_len = 0x20000; |
| 827 | } else { |
| 828 | pr_err("Failed to get GIC memory range\n"); |
| 829 | return -ENODEV; |
| 830 | } |
| 831 | } else { |
| 832 | gic_base = res.start; |
| 833 | gic_len = resource_size(&res); |
| 834 | } |
| 835 | |
| 836 | if (mips_cm_present()) |
| 837 | write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN_MSK); |
| 838 | gic_present = true; |
| 839 | |
| 840 | __gic_init(gic_base, gic_len, cpu_vec, 0, node); |
| 841 | |
| 842 | return 0; |
| 843 | } |
| 844 | IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init); |