blob: 880f6aadeaeabe5eea19309df0f85b1a0717836e [file] [log] [blame]
Kevin Cernekee18a1eef2011-11-16 01:25:44 +00001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2011 by Kevin Cernekee (cernekee@gmail.com)
7 *
8 * Definitions for BMIPS processors
9 */
10#ifndef _ASM_BMIPS_H
11#define _ASM_BMIPS_H
12
13#include <linux/compiler.h>
14#include <linux/linkage.h>
15#include <asm/addrspace.h>
16#include <asm/mipsregs.h>
17#include <asm/hazards.h>
18
19/* NOTE: the CBR register returns a PA, and it can be above 0xff00_0000 */
20#define BMIPS_GET_CBR() ((void __iomem *)(CKSEG1 | \
21 (unsigned long) \
22 ((read_c0_brcm_cbr() >> 18) << 18)))
23
24#define BMIPS_RAC_CONFIG 0x00000000
25#define BMIPS_RAC_ADDRESS_RANGE 0x00000004
26#define BMIPS_RAC_CONFIG_1 0x00000008
27#define BMIPS_L2_CONFIG 0x0000000c
28#define BMIPS_LMB_CONTROL 0x0000001c
29#define BMIPS_SYSTEM_BASE 0x00000020
30#define BMIPS_PERF_GLOBAL_CONTROL 0x00020000
31#define BMIPS_PERF_CONTROL_0 0x00020004
32#define BMIPS_PERF_CONTROL_1 0x00020008
33#define BMIPS_PERF_COUNTER_0 0x00020010
34#define BMIPS_PERF_COUNTER_1 0x00020014
35#define BMIPS_PERF_COUNTER_2 0x00020018
36#define BMIPS_PERF_COUNTER_3 0x0002001c
37#define BMIPS_RELO_VECTOR_CONTROL_0 0x00030000
38#define BMIPS_RELO_VECTOR_CONTROL_1 0x00038000
39
40#define BMIPS_NMI_RESET_VEC 0x80000000
41#define BMIPS_WARM_RESTART_VEC 0x80000380
42
43#define ZSCM_REG_BASE 0x97000000
44
45#if !defined(__ASSEMBLY__)
46
47#include <linux/cpumask.h>
48#include <asm/r4kcache.h>
49
Jonas Gorski64654602013-12-18 14:12:01 +010050extern struct plat_smp_ops bmips43xx_smp_ops;
51extern struct plat_smp_ops bmips5000_smp_ops;
Kevin Cernekee18a1eef2011-11-16 01:25:44 +000052extern char bmips_reset_nmi_vec;
53extern char bmips_reset_nmi_vec_end;
54extern char bmips_smp_movevec;
55extern char bmips_smp_int_vec;
56extern char bmips_smp_int_vec_end;
57
58extern int bmips_smp_enabled;
59extern int bmips_cpu_offset;
60extern cpumask_t bmips_booted_mask;
61
62extern void bmips_ebase_setup(void);
63extern asmlinkage void plat_wired_tlb_setup(void);
64
65static inline unsigned long bmips_read_zscm_reg(unsigned int offset)
66{
67 unsigned long ret;
68
Ralf Baechle43d30932013-08-08 10:49:29 +020069 barrier();
70 cache_op(Index_Load_Tag_S, ZSCM_REG_BASE + offset);
71 __sync();
72 _ssnop();
73 _ssnop();
74 _ssnop();
75 _ssnop();
76 _ssnop();
77 _ssnop();
78 _ssnop();
79 ret = read_c0_ddatalo();
80 _ssnop();
81
Kevin Cernekee18a1eef2011-11-16 01:25:44 +000082 return ret;
83}
84
85static inline void bmips_write_zscm_reg(unsigned int offset, unsigned long data)
86{
Ralf Baechle43d30932013-08-08 10:49:29 +020087 write_c0_ddatalo(data);
88 _ssnop();
89 _ssnop();
90 _ssnop();
91 cache_op(Index_Store_Tag_S, ZSCM_REG_BASE + offset);
92 _ssnop();
93 _ssnop();
94 _ssnop();
95 barrier();
Kevin Cernekee18a1eef2011-11-16 01:25:44 +000096}
97
98#endif /* !defined(__ASSEMBLY__) */
99
100#endif /* _ASM_BMIPS_H */