blob: 12404fc47520c9a6518c16438c0a8f2a04ab58e5 [file] [log] [blame]
Alex Deucheraaa36a92015-04-20 17:31:14 -04001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include <linux/firmware.h>
24#include <linux/slab.h>
25#include <linux/module.h>
26#include "drmP.h"
27#include "amdgpu.h"
28#include "amdgpu_atombios.h"
29#include "amdgpu_ih.h"
30#include "amdgpu_uvd.h"
31#include "amdgpu_vce.h"
32#include "amdgpu_ucode.h"
33#include "atom.h"
Alex Deucherd0dd7f02015-11-11 19:45:06 -050034#include "amd_pcie.h"
Alex Deucheraaa36a92015-04-20 17:31:14 -040035
36#include "gmc/gmc_8_1_d.h"
37#include "gmc/gmc_8_1_sh_mask.h"
38
39#include "oss/oss_3_0_d.h"
40#include "oss/oss_3_0_sh_mask.h"
41
42#include "bif/bif_5_0_d.h"
43#include "bif/bif_5_0_sh_mask.h"
44
45#include "gca/gfx_8_0_d.h"
46#include "gca/gfx_8_0_sh_mask.h"
47
48#include "smu/smu_7_1_1_d.h"
49#include "smu/smu_7_1_1_sh_mask.h"
50
51#include "uvd/uvd_5_0_d.h"
52#include "uvd/uvd_5_0_sh_mask.h"
53
54#include "vce/vce_3_0_d.h"
55#include "vce/vce_3_0_sh_mask.h"
56
57#include "dce/dce_10_0_d.h"
58#include "dce/dce_10_0_sh_mask.h"
59
60#include "vid.h"
61#include "vi.h"
62#include "vi_dpm.h"
63#include "gmc_v8_0.h"
Ken Wang429c45d2016-02-03 19:16:54 +080064#include "gmc_v7_0.h"
Alex Deucheraaa36a92015-04-20 17:31:14 -040065#include "gfx_v8_0.h"
66#include "sdma_v2_4.h"
67#include "sdma_v3_0.h"
68#include "dce_v10_0.h"
69#include "dce_v11_0.h"
70#include "iceland_ih.h"
71#include "tonga_ih.h"
72#include "cz_ih.h"
73#include "uvd_v5_0.h"
74#include "uvd_v6_0.h"
75#include "vce_v3_0.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050076#include "amdgpu_powerplay.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040077#if defined(CONFIG_DRM_AMD_ACP)
78#include "amdgpu_acp.h"
79#endif
Emily Denge9ed3a62016-08-08 11:36:45 +080080#include "dce_virtual.h"
Alex Deucheraaa36a92015-04-20 17:31:14 -040081
Rex Zhu9487dd12016-09-19 15:44:50 +080082MODULE_FIRMWARE("amdgpu/topaz_smc.bin");
83MODULE_FIRMWARE("amdgpu/tonga_smc.bin");
Alex Deucher646cccb2016-10-26 16:41:39 -040084MODULE_FIRMWARE("amdgpu/tonga_k_smc.bin");
Rex Zhu9487dd12016-09-19 15:44:50 +080085MODULE_FIRMWARE("amdgpu/fiji_smc.bin");
Flora Cuif8951062016-03-18 19:07:55 +080086MODULE_FIRMWARE("amdgpu/polaris10_smc.bin");
87MODULE_FIRMWARE("amdgpu/polaris10_smc_sk.bin");
88MODULE_FIRMWARE("amdgpu/polaris11_smc.bin");
89MODULE_FIRMWARE("amdgpu/polaris11_smc_sk.bin");
90
Alex Deucheraaa36a92015-04-20 17:31:14 -040091/*
92 * Indirect registers accessor
93 */
94static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
95{
96 unsigned long flags;
97 u32 r;
98
99 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
100 WREG32(mmPCIE_INDEX, reg);
101 (void)RREG32(mmPCIE_INDEX);
102 r = RREG32(mmPCIE_DATA);
103 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
104 return r;
105}
106
107static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
108{
109 unsigned long flags;
110
111 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
112 WREG32(mmPCIE_INDEX, reg);
113 (void)RREG32(mmPCIE_INDEX);
114 WREG32(mmPCIE_DATA, v);
115 (void)RREG32(mmPCIE_DATA);
116 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
117}
118
119static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
120{
121 unsigned long flags;
122 u32 r;
123
124 spin_lock_irqsave(&adev->smc_idx_lock, flags);
125 WREG32(mmSMC_IND_INDEX_0, (reg));
126 r = RREG32(mmSMC_IND_DATA_0);
127 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
128 return r;
129}
130
131static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
132{
133 unsigned long flags;
134
135 spin_lock_irqsave(&adev->smc_idx_lock, flags);
136 WREG32(mmSMC_IND_INDEX_0, (reg));
137 WREG32(mmSMC_IND_DATA_0, (v));
138 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
139}
140
Alex Deucher7b92cdb2015-07-10 16:21:10 -0400141/* smu_8_0_d.h */
142#define mmMP0PUB_IND_INDEX 0x180
143#define mmMP0PUB_IND_DATA 0x181
144
145static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
146{
147 unsigned long flags;
148 u32 r;
149
150 spin_lock_irqsave(&adev->smc_idx_lock, flags);
151 WREG32(mmMP0PUB_IND_INDEX, (reg));
152 r = RREG32(mmMP0PUB_IND_DATA);
153 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
154 return r;
155}
156
157static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
158{
159 unsigned long flags;
160
161 spin_lock_irqsave(&adev->smc_idx_lock, flags);
162 WREG32(mmMP0PUB_IND_INDEX, (reg));
163 WREG32(mmMP0PUB_IND_DATA, (v));
164 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
165}
166
Alex Deucheraaa36a92015-04-20 17:31:14 -0400167static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
168{
169 unsigned long flags;
170 u32 r;
171
172 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
173 WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
174 r = RREG32(mmUVD_CTX_DATA);
175 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
176 return r;
177}
178
179static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
180{
181 unsigned long flags;
182
183 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
184 WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
185 WREG32(mmUVD_CTX_DATA, (v));
186 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
187}
188
189static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
190{
191 unsigned long flags;
192 u32 r;
193
194 spin_lock_irqsave(&adev->didt_idx_lock, flags);
195 WREG32(mmDIDT_IND_INDEX, (reg));
196 r = RREG32(mmDIDT_IND_DATA);
197 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
198 return r;
199}
200
201static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
202{
203 unsigned long flags;
204
205 spin_lock_irqsave(&adev->didt_idx_lock, flags);
206 WREG32(mmDIDT_IND_INDEX, (reg));
207 WREG32(mmDIDT_IND_DATA, (v));
208 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
209}
210
Rex Zhuccdbb202016-06-08 12:47:41 +0800211static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
212{
213 unsigned long flags;
214 u32 r;
215
216 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
217 WREG32(mmGC_CAC_IND_INDEX, (reg));
218 r = RREG32(mmGC_CAC_IND_DATA);
219 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
220 return r;
221}
222
223static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
224{
225 unsigned long flags;
226
227 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
228 WREG32(mmGC_CAC_IND_INDEX, (reg));
229 WREG32(mmGC_CAC_IND_DATA, (v));
230 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
231}
232
233
Alex Deucheraaa36a92015-04-20 17:31:14 -0400234static const u32 tonga_mgcg_cgcg_init[] =
235{
236 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
237 mmPCIE_INDEX, 0xffffffff, 0x0140001c,
238 mmPCIE_DATA, 0x000f0000, 0x00000000,
239 mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
240 mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400241 mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
242 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
243};
244
David Zhang48299f92015-07-08 01:05:16 +0800245static const u32 fiji_mgcg_cgcg_init[] =
246{
247 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
248 mmPCIE_INDEX, 0xffffffff, 0x0140001c,
249 mmPCIE_DATA, 0x000f0000, 0x00000000,
250 mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
251 mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
252 mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
253 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
254};
255
Alex Deucheraaa36a92015-04-20 17:31:14 -0400256static const u32 iceland_mgcg_cgcg_init[] =
257{
258 mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
259 mmPCIE_DATA, 0x000f0000, 0x00000000,
260 mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
261 mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
262 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
263};
264
265static const u32 cz_mgcg_cgcg_init[] =
266{
267 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
268 mmPCIE_INDEX, 0xffffffff, 0x0140001c,
269 mmPCIE_DATA, 0x000f0000, 0x00000000,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400270 mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
271 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
272};
273
Samuel Li39bb0c92015-10-08 16:31:43 -0400274static const u32 stoney_mgcg_cgcg_init[] =
275{
276 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
277 mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
278 mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
279};
280
Alex Deucheraaa36a92015-04-20 17:31:14 -0400281static void vi_init_golden_registers(struct amdgpu_device *adev)
282{
283 /* Some of the registers might be dependent on GRBM_GFX_INDEX */
284 mutex_lock(&adev->grbm_idx_mutex);
285
286 switch (adev->asic_type) {
287 case CHIP_TOPAZ:
288 amdgpu_program_register_sequence(adev,
289 iceland_mgcg_cgcg_init,
290 (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
291 break;
David Zhang48299f92015-07-08 01:05:16 +0800292 case CHIP_FIJI:
293 amdgpu_program_register_sequence(adev,
294 fiji_mgcg_cgcg_init,
295 (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
296 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400297 case CHIP_TONGA:
298 amdgpu_program_register_sequence(adev,
299 tonga_mgcg_cgcg_init,
300 (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
301 break;
302 case CHIP_CARRIZO:
303 amdgpu_program_register_sequence(adev,
304 cz_mgcg_cgcg_init,
305 (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
306 break;
Samuel Li39bb0c92015-10-08 16:31:43 -0400307 case CHIP_STONEY:
308 amdgpu_program_register_sequence(adev,
309 stoney_mgcg_cgcg_init,
310 (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
311 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400312 case CHIP_POLARIS11:
313 case CHIP_POLARIS10:
Alex Deucheraaa36a92015-04-20 17:31:14 -0400314 default:
315 break;
316 }
317 mutex_unlock(&adev->grbm_idx_mutex);
318}
319
320/**
321 * vi_get_xclk - get the xclk
322 *
323 * @adev: amdgpu_device pointer
324 *
325 * Returns the reference clock used by the gfx engine
326 * (VI).
327 */
328static u32 vi_get_xclk(struct amdgpu_device *adev)
329{
330 u32 reference_clock = adev->clock.spll.reference_freq;
331 u32 tmp;
332
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800333 if (adev->flags & AMD_IS_APU)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400334 return reference_clock;
335
336 tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
337 if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
338 return 1000;
339
340 tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
341 if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
342 return reference_clock / 4;
343
344 return reference_clock;
345}
346
347/**
348 * vi_srbm_select - select specific register instances
349 *
350 * @adev: amdgpu_device pointer
351 * @me: selected ME (micro engine)
352 * @pipe: pipe
353 * @queue: queue
354 * @vmid: VMID
355 *
356 * Switches the currently active registers instances. Some
357 * registers are instanced per VMID, others are instanced per
358 * me/pipe/queue combination.
359 */
360void vi_srbm_select(struct amdgpu_device *adev,
361 u32 me, u32 pipe, u32 queue, u32 vmid)
362{
363 u32 srbm_gfx_cntl = 0;
364 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
365 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
366 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
367 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
368 WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
369}
370
371static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
372{
373 /* todo */
374}
375
376static bool vi_read_disabled_bios(struct amdgpu_device *adev)
377{
378 u32 bus_cntl;
379 u32 d1vga_control = 0;
380 u32 d2vga_control = 0;
381 u32 vga_render_control = 0;
382 u32 rom_cntl;
383 bool r;
384
385 bus_cntl = RREG32(mmBUS_CNTL);
386 if (adev->mode_info.num_crtc) {
387 d1vga_control = RREG32(mmD1VGA_CONTROL);
388 d2vga_control = RREG32(mmD2VGA_CONTROL);
389 vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
390 }
391 rom_cntl = RREG32_SMC(ixROM_CNTL);
392
393 /* enable the rom */
394 WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
395 if (adev->mode_info.num_crtc) {
396 /* Disable VGA mode */
397 WREG32(mmD1VGA_CONTROL,
398 (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
399 D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
400 WREG32(mmD2VGA_CONTROL,
401 (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
402 D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
403 WREG32(mmVGA_RENDER_CONTROL,
404 (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
405 }
406 WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
407
408 r = amdgpu_read_bios(adev);
409
410 /* restore regs */
411 WREG32(mmBUS_CNTL, bus_cntl);
412 if (adev->mode_info.num_crtc) {
413 WREG32(mmD1VGA_CONTROL, d1vga_control);
414 WREG32(mmD2VGA_CONTROL, d2vga_control);
415 WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
416 }
417 WREG32_SMC(ixROM_CNTL, rom_cntl);
418 return r;
419}
Alex Deucher95addb2a2015-11-24 10:37:54 -0500420
421static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
422 u8 *bios, u32 length_bytes)
423{
424 u32 *dw_ptr;
425 unsigned long flags;
426 u32 i, length_dw;
427
428 if (bios == NULL)
429 return false;
430 if (length_bytes == 0)
431 return false;
432 /* APU vbios image is part of sbios image */
433 if (adev->flags & AMD_IS_APU)
434 return false;
435
436 dw_ptr = (u32 *)bios;
437 length_dw = ALIGN(length_bytes, 4) / 4;
438 /* take the smc lock since we are using the smc index */
439 spin_lock_irqsave(&adev->smc_idx_lock, flags);
440 /* set rom index to 0 */
441 WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
442 WREG32(mmSMC_IND_DATA_0, 0);
443 /* set index to data for continous read */
444 WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
445 for (i = 0; i < length_dw; i++)
446 dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
447 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
448
449 return true;
450}
451
Monk Liu4e99a442016-03-31 13:26:59 +0800452static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
Andres Rodriguez048765a2016-06-11 02:51:32 -0400453{
Monk Liu4e99a442016-03-31 13:26:59 +0800454 uint32_t reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
455 /* bit0: 0 means pf and 1 means vf */
456 /* bit31: 0 means disable IOV and 1 means enable */
457 if (reg & 1)
458 adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_IS_VF;
Andres Rodriguez048765a2016-06-11 02:51:32 -0400459
Monk Liu4e99a442016-03-31 13:26:59 +0800460 if (reg & 0x80000000)
461 adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
Andres Rodriguez048765a2016-06-11 02:51:32 -0400462
Monk Liu4e99a442016-03-31 13:26:59 +0800463 if (reg == 0) {
464 if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
465 adev->virtualization.virtual_caps |= AMDGPU_PASSTHROUGH_MODE;
466 }
Andres Rodriguez048765a2016-06-11 02:51:32 -0400467}
468
Nils Wallméniuseca22402016-03-19 16:12:17 +0100469static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
Alex Deucheraaa36a92015-04-20 17:31:14 -0400470 {mmGB_MACROTILE_MODE7, true},
471};
472
Nils Wallméniuseca22402016-03-19 16:12:17 +0100473static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
Alex Deucheraaa36a92015-04-20 17:31:14 -0400474 {mmGB_TILE_MODE7, true},
475 {mmGB_TILE_MODE12, true},
476 {mmGB_TILE_MODE17, true},
477 {mmGB_TILE_MODE23, true},
478 {mmGB_MACROTILE_MODE7, true},
479};
480
Nils Wallméniuseca22402016-03-19 16:12:17 +0100481static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
Alex Deucheraaa36a92015-04-20 17:31:14 -0400482 {mmGRBM_STATUS, false},
Marek Olšákc7890fe2015-07-11 12:08:46 +0200483 {mmGRBM_STATUS2, false},
484 {mmGRBM_STATUS_SE0, false},
485 {mmGRBM_STATUS_SE1, false},
486 {mmGRBM_STATUS_SE2, false},
487 {mmGRBM_STATUS_SE3, false},
488 {mmSRBM_STATUS, false},
489 {mmSRBM_STATUS2, false},
490 {mmSRBM_STATUS3, false},
491 {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
492 {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
493 {mmCP_STAT, false},
494 {mmCP_STALLED_STAT1, false},
495 {mmCP_STALLED_STAT2, false},
496 {mmCP_STALLED_STAT3, false},
497 {mmCP_CPF_BUSY_STAT, false},
498 {mmCP_CPF_STALLED_STAT1, false},
499 {mmCP_CPF_STATUS, false},
500 {mmCP_CPC_BUSY_STAT, false},
501 {mmCP_CPC_STALLED_STAT1, false},
502 {mmCP_CPC_STATUS, false},
Alex Deucheraaa36a92015-04-20 17:31:14 -0400503 {mmGB_ADDR_CONFIG, false},
504 {mmMC_ARB_RAMCFG, false},
505 {mmGB_TILE_MODE0, false},
506 {mmGB_TILE_MODE1, false},
507 {mmGB_TILE_MODE2, false},
508 {mmGB_TILE_MODE3, false},
509 {mmGB_TILE_MODE4, false},
510 {mmGB_TILE_MODE5, false},
511 {mmGB_TILE_MODE6, false},
512 {mmGB_TILE_MODE7, false},
513 {mmGB_TILE_MODE8, false},
514 {mmGB_TILE_MODE9, false},
515 {mmGB_TILE_MODE10, false},
516 {mmGB_TILE_MODE11, false},
517 {mmGB_TILE_MODE12, false},
518 {mmGB_TILE_MODE13, false},
519 {mmGB_TILE_MODE14, false},
520 {mmGB_TILE_MODE15, false},
521 {mmGB_TILE_MODE16, false},
522 {mmGB_TILE_MODE17, false},
523 {mmGB_TILE_MODE18, false},
524 {mmGB_TILE_MODE19, false},
525 {mmGB_TILE_MODE20, false},
526 {mmGB_TILE_MODE21, false},
527 {mmGB_TILE_MODE22, false},
528 {mmGB_TILE_MODE23, false},
529 {mmGB_TILE_MODE24, false},
530 {mmGB_TILE_MODE25, false},
531 {mmGB_TILE_MODE26, false},
532 {mmGB_TILE_MODE27, false},
533 {mmGB_TILE_MODE28, false},
534 {mmGB_TILE_MODE29, false},
535 {mmGB_TILE_MODE30, false},
536 {mmGB_TILE_MODE31, false},
537 {mmGB_MACROTILE_MODE0, false},
538 {mmGB_MACROTILE_MODE1, false},
539 {mmGB_MACROTILE_MODE2, false},
540 {mmGB_MACROTILE_MODE3, false},
541 {mmGB_MACROTILE_MODE4, false},
542 {mmGB_MACROTILE_MODE5, false},
543 {mmGB_MACROTILE_MODE6, false},
544 {mmGB_MACROTILE_MODE7, false},
545 {mmGB_MACROTILE_MODE8, false},
546 {mmGB_MACROTILE_MODE9, false},
547 {mmGB_MACROTILE_MODE10, false},
548 {mmGB_MACROTILE_MODE11, false},
549 {mmGB_MACROTILE_MODE12, false},
550 {mmGB_MACROTILE_MODE13, false},
551 {mmGB_MACROTILE_MODE14, false},
552 {mmGB_MACROTILE_MODE15, false},
553 {mmCC_RB_BACKEND_DISABLE, false, true},
554 {mmGC_USER_RB_BACKEND_DISABLE, false, true},
555 {mmGB_BACKEND_MAP, false, false},
556 {mmPA_SC_RASTER_CONFIG, false, true},
557 {mmPA_SC_RASTER_CONFIG_1, false, true},
558};
559
560static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
561 u32 sh_num, u32 reg_offset)
562{
563 uint32_t val;
564
565 mutex_lock(&adev->grbm_idx_mutex);
566 if (se_num != 0xffffffff || sh_num != 0xffffffff)
Tom St Denis9559ef52016-06-28 10:26:48 -0400567 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400568
569 val = RREG32(reg_offset);
570
571 if (se_num != 0xffffffff || sh_num != 0xffffffff)
Tom St Denis9559ef52016-06-28 10:26:48 -0400572 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400573 mutex_unlock(&adev->grbm_idx_mutex);
574 return val;
575}
576
577static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
578 u32 sh_num, u32 reg_offset, u32 *value)
579{
Nils Wallméniuseca22402016-03-19 16:12:17 +0100580 const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
581 const struct amdgpu_allowed_register_entry *asic_register_entry;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400582 uint32_t size, i;
583
584 *value = 0;
585 switch (adev->asic_type) {
586 case CHIP_TOPAZ:
587 asic_register_table = tonga_allowed_read_registers;
588 size = ARRAY_SIZE(tonga_allowed_read_registers);
589 break;
David Zhang48299f92015-07-08 01:05:16 +0800590 case CHIP_FIJI:
Alex Deucheraaa36a92015-04-20 17:31:14 -0400591 case CHIP_TONGA:
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400592 case CHIP_POLARIS11:
593 case CHIP_POLARIS10:
Alex Deucheraaa36a92015-04-20 17:31:14 -0400594 case CHIP_CARRIZO:
Samuel Li39bb0c92015-10-08 16:31:43 -0400595 case CHIP_STONEY:
Alex Deucheraaa36a92015-04-20 17:31:14 -0400596 asic_register_table = cz_allowed_read_registers;
597 size = ARRAY_SIZE(cz_allowed_read_registers);
598 break;
599 default:
600 return -EINVAL;
601 }
602
603 if (asic_register_table) {
604 for (i = 0; i < size; i++) {
605 asic_register_entry = asic_register_table + i;
606 if (reg_offset != asic_register_entry->reg_offset)
607 continue;
608 if (!asic_register_entry->untouched)
609 *value = asic_register_entry->grbm_indexed ?
610 vi_read_indexed_register(adev, se_num,
611 sh_num, reg_offset) :
612 RREG32(reg_offset);
613 return 0;
614 }
615 }
616
617 for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
618 if (reg_offset != vi_allowed_read_registers[i].reg_offset)
619 continue;
620
621 if (!vi_allowed_read_registers[i].untouched)
622 *value = vi_allowed_read_registers[i].grbm_indexed ?
623 vi_read_indexed_register(adev, se_num,
624 sh_num, reg_offset) :
625 RREG32(reg_offset);
626 return 0;
627 }
628 return -EINVAL;
629}
630
Chunming Zhou89a31822016-06-06 13:06:45 +0800631static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400632{
Alex Deuchera2c5c692015-10-14 09:39:37 -0400633 u32 i;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400634
635 dev_info(adev->dev, "GPU pci config reset\n");
636
Alex Deucheraaa36a92015-04-20 17:31:14 -0400637 /* disable BM */
638 pci_clear_master(adev->pdev);
639 /* reset */
640 amdgpu_pci_config_reset(adev);
641
642 udelay(100);
643
644 /* wait for asic to come out of reset */
645 for (i = 0; i < adev->usec_timeout; i++) {
Chunming Zhoub314f9a2016-06-06 13:50:18 +0800646 if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
647 /* enable BM */
648 pci_set_master(adev->pdev);
Chunming Zhou89a31822016-06-06 13:06:45 +0800649 return 0;
Chunming Zhoub314f9a2016-06-06 13:50:18 +0800650 }
Alex Deucheraaa36a92015-04-20 17:31:14 -0400651 udelay(1);
652 }
Chunming Zhou89a31822016-06-06 13:06:45 +0800653 return -EINVAL;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400654}
655
656static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
657{
658 u32 tmp = RREG32(mmBIOS_SCRATCH_3);
659
660 if (hung)
661 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
662 else
663 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
664
665 WREG32(mmBIOS_SCRATCH_3, tmp);
666}
667
668/**
669 * vi_asic_reset - soft reset GPU
670 *
671 * @adev: amdgpu_device pointer
672 *
673 * Look up which blocks are hung and attempt
674 * to reset them.
675 * Returns 0 for success.
676 */
677static int vi_asic_reset(struct amdgpu_device *adev)
678{
Chunming Zhou89a31822016-06-06 13:06:45 +0800679 int r;
680
Alex Deuchera2c5c692015-10-14 09:39:37 -0400681 vi_set_bios_scratch_engine_hung(adev, true);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400682
Chunming Zhou89a31822016-06-06 13:06:45 +0800683 r = vi_gpu_pci_config_reset(adev);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400684
Alex Deuchera2c5c692015-10-14 09:39:37 -0400685 vi_set_bios_scratch_engine_hung(adev, false);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400686
Chunming Zhou89a31822016-06-06 13:06:45 +0800687 return r;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400688}
689
690static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
691 u32 cntl_reg, u32 status_reg)
692{
693 int r, i;
694 struct atom_clock_dividers dividers;
695 uint32_t tmp;
696
697 r = amdgpu_atombios_get_clock_dividers(adev,
698 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
699 clock, false, &dividers);
700 if (r)
701 return r;
702
703 tmp = RREG32_SMC(cntl_reg);
704 tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
705 CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
706 tmp |= dividers.post_divider;
707 WREG32_SMC(cntl_reg, tmp);
708
709 for (i = 0; i < 100; i++) {
710 if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
711 break;
712 mdelay(10);
713 }
714 if (i == 100)
715 return -ETIMEDOUT;
716
717 return 0;
718}
719
720static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
721{
722 int r;
723
724 r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
725 if (r)
726 return r;
727
728 r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
729
730 return 0;
731}
732
733static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
734{
735 /* todo */
736
737 return 0;
738}
739
740static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
741{
Alex Deuchere79d5c02015-10-06 09:38:45 -0400742 if (pci_is_root_bus(adev->pdev->bus))
743 return;
744
Alex Deucheraaa36a92015-04-20 17:31:14 -0400745 if (amdgpu_pcie_gen2 == 0)
746 return;
747
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800748 if (adev->flags & AMD_IS_APU)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400749 return;
750
Alex Deucherd0dd7f02015-11-11 19:45:06 -0500751 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
752 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
Alex Deucheraaa36a92015-04-20 17:31:14 -0400753 return;
754
755 /* todo */
756}
757
758static void vi_program_aspm(struct amdgpu_device *adev)
759{
760
761 if (amdgpu_aspm == 0)
762 return;
763
764 /* todo */
765}
766
767static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
768 bool enable)
769{
770 u32 tmp;
771
772 /* not necessary on CZ */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800773 if (adev->flags & AMD_IS_APU)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400774 return;
775
776 tmp = RREG32(mmBIF_DOORBELL_APER_EN);
777 if (enable)
778 tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
779 else
780 tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
781
782 WREG32(mmBIF_DOORBELL_APER_EN, tmp);
783}
784
785/* topaz has no DCE, UVD, VCE */
786static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
787{
788 /* ORDER MATTERS! */
789 {
yanyang15fc3aee2015-05-22 14:39:35 -0400790 .type = AMD_IP_BLOCK_TYPE_COMMON,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400791 .major = 2,
792 .minor = 0,
793 .rev = 0,
794 .funcs = &vi_common_ip_funcs,
795 },
796 {
yanyang15fc3aee2015-05-22 14:39:35 -0400797 .type = AMD_IP_BLOCK_TYPE_GMC,
Ken Wang429c45d2016-02-03 19:16:54 +0800798 .major = 7,
799 .minor = 4,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400800 .rev = 0,
Ken Wang429c45d2016-02-03 19:16:54 +0800801 .funcs = &gmc_v7_0_ip_funcs,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400802 },
803 {
yanyang15fc3aee2015-05-22 14:39:35 -0400804 .type = AMD_IP_BLOCK_TYPE_IH,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400805 .major = 2,
806 .minor = 4,
807 .rev = 0,
808 .funcs = &iceland_ih_ip_funcs,
809 },
810 {
yanyang15fc3aee2015-05-22 14:39:35 -0400811 .type = AMD_IP_BLOCK_TYPE_SMC,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400812 .major = 7,
813 .minor = 1,
814 .rev = 0,
Alex Deucher1f7371b2015-12-02 17:46:21 -0500815 .funcs = &amdgpu_pp_ip_funcs,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400816 },
817 {
yanyang15fc3aee2015-05-22 14:39:35 -0400818 .type = AMD_IP_BLOCK_TYPE_GFX,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400819 .major = 8,
820 .minor = 0,
821 .rev = 0,
822 .funcs = &gfx_v8_0_ip_funcs,
823 },
824 {
yanyang15fc3aee2015-05-22 14:39:35 -0400825 .type = AMD_IP_BLOCK_TYPE_SDMA,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400826 .major = 2,
827 .minor = 4,
828 .rev = 0,
829 .funcs = &sdma_v2_4_ip_funcs,
830 },
831};
832
Alex Deucher4f4b7832016-08-08 14:45:29 -0400833static const struct amdgpu_ip_block_version topaz_ip_blocks_vd[] =
834{
835 /* ORDER MATTERS! */
836 {
837 .type = AMD_IP_BLOCK_TYPE_COMMON,
838 .major = 2,
839 .minor = 0,
840 .rev = 0,
841 .funcs = &vi_common_ip_funcs,
842 },
843 {
844 .type = AMD_IP_BLOCK_TYPE_GMC,
845 .major = 7,
846 .minor = 4,
847 .rev = 0,
848 .funcs = &gmc_v7_0_ip_funcs,
849 },
850 {
851 .type = AMD_IP_BLOCK_TYPE_IH,
852 .major = 2,
853 .minor = 4,
854 .rev = 0,
855 .funcs = &iceland_ih_ip_funcs,
856 },
857 {
858 .type = AMD_IP_BLOCK_TYPE_SMC,
859 .major = 7,
860 .minor = 1,
861 .rev = 0,
862 .funcs = &amdgpu_pp_ip_funcs,
863 },
864 {
865 .type = AMD_IP_BLOCK_TYPE_DCE,
866 .major = 1,
867 .minor = 0,
868 .rev = 0,
869 .funcs = &dce_virtual_ip_funcs,
870 },
871 {
872 .type = AMD_IP_BLOCK_TYPE_GFX,
873 .major = 8,
874 .minor = 0,
875 .rev = 0,
876 .funcs = &gfx_v8_0_ip_funcs,
877 },
878 {
879 .type = AMD_IP_BLOCK_TYPE_SDMA,
880 .major = 2,
881 .minor = 4,
882 .rev = 0,
883 .funcs = &sdma_v2_4_ip_funcs,
884 },
885};
886
Alex Deucheraaa36a92015-04-20 17:31:14 -0400887static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
888{
889 /* ORDER MATTERS! */
890 {
yanyang15fc3aee2015-05-22 14:39:35 -0400891 .type = AMD_IP_BLOCK_TYPE_COMMON,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400892 .major = 2,
893 .minor = 0,
894 .rev = 0,
895 .funcs = &vi_common_ip_funcs,
896 },
897 {
yanyang15fc3aee2015-05-22 14:39:35 -0400898 .type = AMD_IP_BLOCK_TYPE_GMC,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400899 .major = 8,
900 .minor = 0,
901 .rev = 0,
902 .funcs = &gmc_v8_0_ip_funcs,
903 },
904 {
yanyang15fc3aee2015-05-22 14:39:35 -0400905 .type = AMD_IP_BLOCK_TYPE_IH,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400906 .major = 3,
907 .minor = 0,
908 .rev = 0,
909 .funcs = &tonga_ih_ip_funcs,
910 },
911 {
yanyang15fc3aee2015-05-22 14:39:35 -0400912 .type = AMD_IP_BLOCK_TYPE_SMC,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400913 .major = 7,
914 .minor = 1,
915 .rev = 0,
Alex Deucher1f7371b2015-12-02 17:46:21 -0500916 .funcs = &amdgpu_pp_ip_funcs,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400917 },
918 {
yanyang15fc3aee2015-05-22 14:39:35 -0400919 .type = AMD_IP_BLOCK_TYPE_DCE,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400920 .major = 10,
921 .minor = 0,
922 .rev = 0,
923 .funcs = &dce_v10_0_ip_funcs,
924 },
925 {
yanyang15fc3aee2015-05-22 14:39:35 -0400926 .type = AMD_IP_BLOCK_TYPE_GFX,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400927 .major = 8,
928 .minor = 0,
929 .rev = 0,
930 .funcs = &gfx_v8_0_ip_funcs,
931 },
932 {
yanyang15fc3aee2015-05-22 14:39:35 -0400933 .type = AMD_IP_BLOCK_TYPE_SDMA,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400934 .major = 3,
935 .minor = 0,
936 .rev = 0,
937 .funcs = &sdma_v3_0_ip_funcs,
938 },
939 {
yanyang15fc3aee2015-05-22 14:39:35 -0400940 .type = AMD_IP_BLOCK_TYPE_UVD,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400941 .major = 5,
942 .minor = 0,
943 .rev = 0,
944 .funcs = &uvd_v5_0_ip_funcs,
945 },
946 {
yanyang15fc3aee2015-05-22 14:39:35 -0400947 .type = AMD_IP_BLOCK_TYPE_VCE,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400948 .major = 3,
949 .minor = 0,
950 .rev = 0,
951 .funcs = &vce_v3_0_ip_funcs,
952 },
953};
954
Emily Denge9ed3a62016-08-08 11:36:45 +0800955static const struct amdgpu_ip_block_version tonga_ip_blocks_vd[] =
956{
957 /* ORDER MATTERS! */
958 {
959 .type = AMD_IP_BLOCK_TYPE_COMMON,
960 .major = 2,
961 .minor = 0,
962 .rev = 0,
963 .funcs = &vi_common_ip_funcs,
964 },
965 {
966 .type = AMD_IP_BLOCK_TYPE_GMC,
967 .major = 8,
968 .minor = 0,
969 .rev = 0,
970 .funcs = &gmc_v8_0_ip_funcs,
971 },
972 {
973 .type = AMD_IP_BLOCK_TYPE_IH,
974 .major = 3,
975 .minor = 0,
976 .rev = 0,
977 .funcs = &tonga_ih_ip_funcs,
978 },
979 {
980 .type = AMD_IP_BLOCK_TYPE_SMC,
981 .major = 7,
982 .minor = 1,
983 .rev = 0,
984 .funcs = &amdgpu_pp_ip_funcs,
985 },
986 {
987 .type = AMD_IP_BLOCK_TYPE_DCE,
988 .major = 10,
989 .minor = 0,
990 .rev = 0,
991 .funcs = &dce_virtual_ip_funcs,
992 },
993 {
994 .type = AMD_IP_BLOCK_TYPE_GFX,
995 .major = 8,
996 .minor = 0,
997 .rev = 0,
998 .funcs = &gfx_v8_0_ip_funcs,
999 },
1000 {
1001 .type = AMD_IP_BLOCK_TYPE_SDMA,
1002 .major = 3,
1003 .minor = 0,
1004 .rev = 0,
1005 .funcs = &sdma_v3_0_ip_funcs,
1006 },
1007 {
1008 .type = AMD_IP_BLOCK_TYPE_UVD,
1009 .major = 5,
1010 .minor = 0,
1011 .rev = 0,
1012 .funcs = &uvd_v5_0_ip_funcs,
1013 },
1014 {
1015 .type = AMD_IP_BLOCK_TYPE_VCE,
1016 .major = 3,
1017 .minor = 0,
1018 .rev = 0,
1019 .funcs = &vce_v3_0_ip_funcs,
1020 },
1021};
1022
David Zhang48299f92015-07-08 01:05:16 +08001023static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
1024{
1025 /* ORDER MATTERS! */
1026 {
1027 .type = AMD_IP_BLOCK_TYPE_COMMON,
1028 .major = 2,
1029 .minor = 0,
1030 .rev = 0,
1031 .funcs = &vi_common_ip_funcs,
David Zhang127a2622015-07-08 01:11:52 +08001032 },
1033 {
1034 .type = AMD_IP_BLOCK_TYPE_GMC,
1035 .major = 8,
1036 .minor = 5,
1037 .rev = 0,
1038 .funcs = &gmc_v8_0_ip_funcs,
1039 },
David Zhangaa8a3b52015-07-08 21:40:31 +08001040 {
1041 .type = AMD_IP_BLOCK_TYPE_IH,
1042 .major = 3,
1043 .minor = 0,
1044 .rev = 0,
1045 .funcs = &tonga_ih_ip_funcs,
1046 },
David Zhang8e711e1a2015-07-08 01:23:25 +08001047 {
1048 .type = AMD_IP_BLOCK_TYPE_SMC,
1049 .major = 7,
1050 .minor = 1,
1051 .rev = 0,
Eric Huang899fa4c2015-09-29 14:58:53 -04001052 .funcs = &amdgpu_pp_ip_funcs,
David Zhang8e711e1a2015-07-08 01:23:25 +08001053 },
David Zhang84390862015-07-08 01:28:20 +08001054 {
1055 .type = AMD_IP_BLOCK_TYPE_DCE,
1056 .major = 10,
1057 .minor = 1,
1058 .rev = 0,
1059 .funcs = &dce_v10_0_ip_funcs,
1060 },
David Zhangaf15a2d2015-07-30 19:42:11 -04001061 {
1062 .type = AMD_IP_BLOCK_TYPE_GFX,
1063 .major = 8,
1064 .minor = 0,
1065 .rev = 0,
1066 .funcs = &gfx_v8_0_ip_funcs,
1067 },
David Zhang1a5bbb62015-07-08 17:29:27 +08001068 {
1069 .type = AMD_IP_BLOCK_TYPE_SDMA,
1070 .major = 3,
1071 .minor = 0,
1072 .rev = 0,
1073 .funcs = &sdma_v3_0_ip_funcs,
1074 },
David Zhang974ee3d2015-07-08 17:32:15 +08001075 {
1076 .type = AMD_IP_BLOCK_TYPE_UVD,
1077 .major = 6,
1078 .minor = 0,
1079 .rev = 0,
1080 .funcs = &uvd_v6_0_ip_funcs,
1081 },
Alex Deucher188a9bc2015-07-27 14:24:14 -04001082 {
1083 .type = AMD_IP_BLOCK_TYPE_VCE,
1084 .major = 3,
1085 .minor = 0,
1086 .rev = 0,
1087 .funcs = &vce_v3_0_ip_funcs,
1088 },
David Zhang48299f92015-07-08 01:05:16 +08001089};
1090
Emily Denge9ed3a62016-08-08 11:36:45 +08001091static const struct amdgpu_ip_block_version fiji_ip_blocks_vd[] =
1092{
1093 /* ORDER MATTERS! */
1094 {
1095 .type = AMD_IP_BLOCK_TYPE_COMMON,
1096 .major = 2,
1097 .minor = 0,
1098 .rev = 0,
1099 .funcs = &vi_common_ip_funcs,
1100 },
1101 {
1102 .type = AMD_IP_BLOCK_TYPE_GMC,
1103 .major = 8,
1104 .minor = 5,
1105 .rev = 0,
1106 .funcs = &gmc_v8_0_ip_funcs,
1107 },
1108 {
1109 .type = AMD_IP_BLOCK_TYPE_IH,
1110 .major = 3,
1111 .minor = 0,
1112 .rev = 0,
1113 .funcs = &tonga_ih_ip_funcs,
1114 },
1115 {
1116 .type = AMD_IP_BLOCK_TYPE_SMC,
1117 .major = 7,
1118 .minor = 1,
1119 .rev = 0,
1120 .funcs = &amdgpu_pp_ip_funcs,
1121 },
1122 {
1123 .type = AMD_IP_BLOCK_TYPE_DCE,
1124 .major = 10,
1125 .minor = 1,
1126 .rev = 0,
1127 .funcs = &dce_virtual_ip_funcs,
1128 },
1129 {
1130 .type = AMD_IP_BLOCK_TYPE_GFX,
1131 .major = 8,
1132 .minor = 0,
1133 .rev = 0,
1134 .funcs = &gfx_v8_0_ip_funcs,
1135 },
1136 {
1137 .type = AMD_IP_BLOCK_TYPE_SDMA,
1138 .major = 3,
1139 .minor = 0,
1140 .rev = 0,
1141 .funcs = &sdma_v3_0_ip_funcs,
1142 },
1143 {
1144 .type = AMD_IP_BLOCK_TYPE_UVD,
1145 .major = 6,
1146 .minor = 0,
1147 .rev = 0,
1148 .funcs = &uvd_v6_0_ip_funcs,
1149 },
1150 {
1151 .type = AMD_IP_BLOCK_TYPE_VCE,
1152 .major = 3,
1153 .minor = 0,
1154 .rev = 0,
1155 .funcs = &vce_v3_0_ip_funcs,
1156 },
1157};
1158
Flora Cui2cc0c0b2016-03-14 18:33:29 -04001159static const struct amdgpu_ip_block_version polaris11_ip_blocks[] =
Flora Cuic0c1f572015-12-07 18:33:10 +08001160{
1161 /* ORDER MATTERS! */
1162 {
1163 .type = AMD_IP_BLOCK_TYPE_COMMON,
1164 .major = 2,
1165 .minor = 0,
1166 .rev = 0,
1167 .funcs = &vi_common_ip_funcs,
1168 },
1169 {
1170 .type = AMD_IP_BLOCK_TYPE_GMC,
1171 .major = 8,
1172 .minor = 1,
1173 .rev = 0,
1174 .funcs = &gmc_v8_0_ip_funcs,
1175 },
1176 {
1177 .type = AMD_IP_BLOCK_TYPE_IH,
1178 .major = 3,
1179 .minor = 1,
1180 .rev = 0,
1181 .funcs = &tonga_ih_ip_funcs,
1182 },
1183 {
1184 .type = AMD_IP_BLOCK_TYPE_SMC,
1185 .major = 7,
1186 .minor = 2,
1187 .rev = 0,
1188 .funcs = &amdgpu_pp_ip_funcs,
1189 },
1190 {
1191 .type = AMD_IP_BLOCK_TYPE_DCE,
1192 .major = 11,
1193 .minor = 2,
1194 .rev = 0,
1195 .funcs = &dce_v11_0_ip_funcs,
1196 },
1197 {
1198 .type = AMD_IP_BLOCK_TYPE_GFX,
1199 .major = 8,
1200 .minor = 0,
1201 .rev = 0,
1202 .funcs = &gfx_v8_0_ip_funcs,
1203 },
1204 {
1205 .type = AMD_IP_BLOCK_TYPE_SDMA,
1206 .major = 3,
1207 .minor = 1,
1208 .rev = 0,
1209 .funcs = &sdma_v3_0_ip_funcs,
1210 },
1211 {
1212 .type = AMD_IP_BLOCK_TYPE_UVD,
1213 .major = 6,
1214 .minor = 3,
1215 .rev = 0,
1216 .funcs = &uvd_v6_0_ip_funcs,
1217 },
1218 {
1219 .type = AMD_IP_BLOCK_TYPE_VCE,
1220 .major = 3,
1221 .minor = 4,
1222 .rev = 0,
1223 .funcs = &vce_v3_0_ip_funcs,
1224 },
1225};
1226
Emily Denge9ed3a62016-08-08 11:36:45 +08001227static const struct amdgpu_ip_block_version polaris11_ip_blocks_vd[] =
1228{
1229 /* ORDER MATTERS! */
1230 {
1231 .type = AMD_IP_BLOCK_TYPE_COMMON,
1232 .major = 2,
1233 .minor = 0,
1234 .rev = 0,
1235 .funcs = &vi_common_ip_funcs,
1236 },
1237 {
1238 .type = AMD_IP_BLOCK_TYPE_GMC,
1239 .major = 8,
1240 .minor = 1,
1241 .rev = 0,
1242 .funcs = &gmc_v8_0_ip_funcs,
1243 },
1244 {
1245 .type = AMD_IP_BLOCK_TYPE_IH,
1246 .major = 3,
1247 .minor = 1,
1248 .rev = 0,
1249 .funcs = &tonga_ih_ip_funcs,
1250 },
1251 {
1252 .type = AMD_IP_BLOCK_TYPE_SMC,
1253 .major = 7,
1254 .minor = 2,
1255 .rev = 0,
1256 .funcs = &amdgpu_pp_ip_funcs,
1257 },
1258 {
1259 .type = AMD_IP_BLOCK_TYPE_DCE,
1260 .major = 11,
1261 .minor = 2,
1262 .rev = 0,
1263 .funcs = &dce_virtual_ip_funcs,
1264 },
1265 {
1266 .type = AMD_IP_BLOCK_TYPE_GFX,
1267 .major = 8,
1268 .minor = 0,
1269 .rev = 0,
1270 .funcs = &gfx_v8_0_ip_funcs,
1271 },
1272 {
1273 .type = AMD_IP_BLOCK_TYPE_SDMA,
1274 .major = 3,
1275 .minor = 1,
1276 .rev = 0,
1277 .funcs = &sdma_v3_0_ip_funcs,
1278 },
1279 {
1280 .type = AMD_IP_BLOCK_TYPE_UVD,
1281 .major = 6,
1282 .minor = 3,
1283 .rev = 0,
1284 .funcs = &uvd_v6_0_ip_funcs,
1285 },
1286 {
1287 .type = AMD_IP_BLOCK_TYPE_VCE,
1288 .major = 3,
1289 .minor = 4,
1290 .rev = 0,
1291 .funcs = &vce_v3_0_ip_funcs,
1292 },
1293};
1294
Alex Deucheraaa36a92015-04-20 17:31:14 -04001295static const struct amdgpu_ip_block_version cz_ip_blocks[] =
1296{
1297 /* ORDER MATTERS! */
1298 {
yanyang15fc3aee2015-05-22 14:39:35 -04001299 .type = AMD_IP_BLOCK_TYPE_COMMON,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001300 .major = 2,
1301 .minor = 0,
1302 .rev = 0,
1303 .funcs = &vi_common_ip_funcs,
1304 },
1305 {
yanyang15fc3aee2015-05-22 14:39:35 -04001306 .type = AMD_IP_BLOCK_TYPE_GMC,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001307 .major = 8,
1308 .minor = 0,
1309 .rev = 0,
1310 .funcs = &gmc_v8_0_ip_funcs,
1311 },
1312 {
yanyang15fc3aee2015-05-22 14:39:35 -04001313 .type = AMD_IP_BLOCK_TYPE_IH,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001314 .major = 3,
1315 .minor = 0,
1316 .rev = 0,
1317 .funcs = &cz_ih_ip_funcs,
1318 },
1319 {
yanyang15fc3aee2015-05-22 14:39:35 -04001320 .type = AMD_IP_BLOCK_TYPE_SMC,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001321 .major = 8,
1322 .minor = 0,
1323 .rev = 0,
Alex Deucher1f7371b2015-12-02 17:46:21 -05001324 .funcs = &amdgpu_pp_ip_funcs
Alex Deucheraaa36a92015-04-20 17:31:14 -04001325 },
1326 {
yanyang15fc3aee2015-05-22 14:39:35 -04001327 .type = AMD_IP_BLOCK_TYPE_DCE,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001328 .major = 11,
1329 .minor = 0,
1330 .rev = 0,
1331 .funcs = &dce_v11_0_ip_funcs,
1332 },
1333 {
yanyang15fc3aee2015-05-22 14:39:35 -04001334 .type = AMD_IP_BLOCK_TYPE_GFX,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001335 .major = 8,
1336 .minor = 0,
1337 .rev = 0,
1338 .funcs = &gfx_v8_0_ip_funcs,
1339 },
1340 {
yanyang15fc3aee2015-05-22 14:39:35 -04001341 .type = AMD_IP_BLOCK_TYPE_SDMA,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001342 .major = 3,
1343 .minor = 0,
1344 .rev = 0,
1345 .funcs = &sdma_v3_0_ip_funcs,
1346 },
1347 {
yanyang15fc3aee2015-05-22 14:39:35 -04001348 .type = AMD_IP_BLOCK_TYPE_UVD,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001349 .major = 6,
1350 .minor = 0,
1351 .rev = 0,
1352 .funcs = &uvd_v6_0_ip_funcs,
1353 },
1354 {
yanyang15fc3aee2015-05-22 14:39:35 -04001355 .type = AMD_IP_BLOCK_TYPE_VCE,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001356 .major = 3,
1357 .minor = 0,
1358 .rev = 0,
1359 .funcs = &vce_v3_0_ip_funcs,
1360 },
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001361#if defined(CONFIG_DRM_AMD_ACP)
1362 {
1363 .type = AMD_IP_BLOCK_TYPE_ACP,
1364 .major = 2,
1365 .minor = 2,
1366 .rev = 0,
1367 .funcs = &acp_ip_funcs,
1368 },
1369#endif
Alex Deucheraaa36a92015-04-20 17:31:14 -04001370};
1371
Emily Denge9ed3a62016-08-08 11:36:45 +08001372static const struct amdgpu_ip_block_version cz_ip_blocks_vd[] =
1373{
1374 /* ORDER MATTERS! */
1375 {
1376 .type = AMD_IP_BLOCK_TYPE_COMMON,
1377 .major = 2,
1378 .minor = 0,
1379 .rev = 0,
1380 .funcs = &vi_common_ip_funcs,
1381 },
1382 {
1383 .type = AMD_IP_BLOCK_TYPE_GMC,
1384 .major = 8,
1385 .minor = 0,
1386 .rev = 0,
1387 .funcs = &gmc_v8_0_ip_funcs,
1388 },
1389 {
1390 .type = AMD_IP_BLOCK_TYPE_IH,
1391 .major = 3,
1392 .minor = 0,
1393 .rev = 0,
1394 .funcs = &cz_ih_ip_funcs,
1395 },
1396 {
1397 .type = AMD_IP_BLOCK_TYPE_SMC,
1398 .major = 8,
1399 .minor = 0,
1400 .rev = 0,
1401 .funcs = &amdgpu_pp_ip_funcs
1402 },
1403 {
1404 .type = AMD_IP_BLOCK_TYPE_DCE,
1405 .major = 11,
1406 .minor = 0,
1407 .rev = 0,
1408 .funcs = &dce_virtual_ip_funcs,
1409 },
1410 {
1411 .type = AMD_IP_BLOCK_TYPE_GFX,
1412 .major = 8,
1413 .minor = 0,
1414 .rev = 0,
1415 .funcs = &gfx_v8_0_ip_funcs,
1416 },
1417 {
1418 .type = AMD_IP_BLOCK_TYPE_SDMA,
1419 .major = 3,
1420 .minor = 0,
1421 .rev = 0,
1422 .funcs = &sdma_v3_0_ip_funcs,
1423 },
1424 {
1425 .type = AMD_IP_BLOCK_TYPE_UVD,
1426 .major = 6,
1427 .minor = 0,
1428 .rev = 0,
1429 .funcs = &uvd_v6_0_ip_funcs,
1430 },
1431 {
1432 .type = AMD_IP_BLOCK_TYPE_VCE,
1433 .major = 3,
1434 .minor = 0,
1435 .rev = 0,
1436 .funcs = &vce_v3_0_ip_funcs,
1437 },
1438#if defined(CONFIG_DRM_AMD_ACP)
1439 {
1440 .type = AMD_IP_BLOCK_TYPE_ACP,
1441 .major = 2,
1442 .minor = 2,
1443 .rev = 0,
1444 .funcs = &acp_ip_funcs,
1445 },
1446#endif
1447};
1448
Alex Deucheraaa36a92015-04-20 17:31:14 -04001449int vi_set_ip_blocks(struct amdgpu_device *adev)
1450{
Emily Deng9accf2f2016-08-10 16:01:25 +08001451 if (adev->enable_virtual_display) {
Emily Denga6be7572016-08-08 11:37:50 +08001452 switch (adev->asic_type) {
1453 case CHIP_TOPAZ:
Alex Deucher4f4b7832016-08-08 14:45:29 -04001454 adev->ip_blocks = topaz_ip_blocks_vd;
1455 adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks_vd);
Emily Denga6be7572016-08-08 11:37:50 +08001456 break;
1457 case CHIP_FIJI:
1458 adev->ip_blocks = fiji_ip_blocks_vd;
1459 adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks_vd);
1460 break;
1461 case CHIP_TONGA:
1462 adev->ip_blocks = tonga_ip_blocks_vd;
1463 adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks_vd);
1464 break;
1465 case CHIP_POLARIS11:
1466 case CHIP_POLARIS10:
1467 adev->ip_blocks = polaris11_ip_blocks_vd;
1468 adev->num_ip_blocks = ARRAY_SIZE(polaris11_ip_blocks_vd);
1469 break;
1470
1471 case CHIP_CARRIZO:
1472 case CHIP_STONEY:
1473 adev->ip_blocks = cz_ip_blocks_vd;
1474 adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks_vd);
1475 break;
1476 default:
1477 /* FIXME: not supported yet */
1478 return -EINVAL;
1479 }
1480 } else {
1481 switch (adev->asic_type) {
1482 case CHIP_TOPAZ:
1483 adev->ip_blocks = topaz_ip_blocks;
1484 adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
1485 break;
1486 case CHIP_FIJI:
1487 adev->ip_blocks = fiji_ip_blocks;
1488 adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
1489 break;
1490 case CHIP_TONGA:
1491 adev->ip_blocks = tonga_ip_blocks;
1492 adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
1493 break;
1494 case CHIP_POLARIS11:
1495 case CHIP_POLARIS10:
1496 adev->ip_blocks = polaris11_ip_blocks;
1497 adev->num_ip_blocks = ARRAY_SIZE(polaris11_ip_blocks);
1498 break;
1499 case CHIP_CARRIZO:
1500 case CHIP_STONEY:
1501 adev->ip_blocks = cz_ip_blocks;
1502 adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
1503 break;
1504 default:
1505 /* FIXME: not supported yet */
1506 return -EINVAL;
1507 }
Alex Deucheraaa36a92015-04-20 17:31:14 -04001508 }
1509
Alex Deucheraaa36a92015-04-20 17:31:14 -04001510 return 0;
1511}
1512
Samuel Li39bb0c92015-10-08 16:31:43 -04001513#define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
1514#define ATI_REV_ID_FUSE_MACRO__SHIFT 9
1515#define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
1516
Alex Deucheraaa36a92015-04-20 17:31:14 -04001517static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
1518{
Flora Cuiabdfb852015-11-20 11:40:53 +08001519 if (adev->flags & AMD_IS_APU)
Samuel Li39bb0c92015-10-08 16:31:43 -04001520 return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
1521 >> ATI_REV_ID_FUSE_MACRO__SHIFT;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001522 else
Flora Cuiabdfb852015-11-20 11:40:53 +08001523 return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
1524 >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001525}
1526
1527static const struct amdgpu_asic_funcs vi_asic_funcs =
1528{
1529 .read_disabled_bios = &vi_read_disabled_bios,
Alex Deucher95addb2a2015-11-24 10:37:54 -05001530 .read_bios_from_rom = &vi_read_bios_from_rom,
Monk Liu4e99a442016-03-31 13:26:59 +08001531 .detect_hw_virtualization = vi_detect_hw_virtualization,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001532 .read_register = &vi_read_register,
1533 .reset = &vi_asic_reset,
1534 .set_vga_state = &vi_vga_set_state,
1535 .get_xclk = &vi_get_xclk,
1536 .set_uvd_clocks = &vi_set_uvd_clocks,
1537 .set_vce_clocks = &vi_set_vce_clocks,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001538};
1539
yanyang15fc3aee2015-05-22 14:39:35 -04001540static int vi_common_early_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001541{
1542 bool smc_enabled = false;
yanyang15fc3aee2015-05-22 14:39:35 -04001543 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001544
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001545 if (adev->flags & AMD_IS_APU) {
Alex Deucher7b92cdb2015-07-10 16:21:10 -04001546 adev->smc_rreg = &cz_smc_rreg;
1547 adev->smc_wreg = &cz_smc_wreg;
1548 } else {
1549 adev->smc_rreg = &vi_smc_rreg;
1550 adev->smc_wreg = &vi_smc_wreg;
1551 }
Alex Deucheraaa36a92015-04-20 17:31:14 -04001552 adev->pcie_rreg = &vi_pcie_rreg;
1553 adev->pcie_wreg = &vi_pcie_wreg;
1554 adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
1555 adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
1556 adev->didt_rreg = &vi_didt_rreg;
1557 adev->didt_wreg = &vi_didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001558 adev->gc_cac_rreg = &vi_gc_cac_rreg;
1559 adev->gc_cac_wreg = &vi_gc_cac_wreg;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001560
1561 adev->asic_funcs = &vi_asic_funcs;
1562
yanyang15fc3aee2015-05-22 14:39:35 -04001563 if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
1564 (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
Alex Deucheraaa36a92015-04-20 17:31:14 -04001565 smc_enabled = true;
1566
1567 adev->rev_id = vi_get_rev_id(adev);
1568 adev->external_rev_id = 0xFF;
1569 switch (adev->asic_type) {
1570 case CHIP_TOPAZ:
Alex Deucheraaa36a92015-04-20 17:31:14 -04001571 adev->cg_flags = 0;
1572 adev->pg_flags = 0;
1573 adev->external_rev_id = 0x1;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001574 break;
David Zhang48299f92015-07-08 01:05:16 +08001575 case CHIP_FIJI:
Alex Deucher14698b62016-04-07 18:38:00 -04001576 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1577 AMD_CG_SUPPORT_GFX_MGLS |
1578 AMD_CG_SUPPORT_GFX_RLC_LS |
1579 AMD_CG_SUPPORT_GFX_CP_LS |
1580 AMD_CG_SUPPORT_GFX_CGTS |
1581 AMD_CG_SUPPORT_GFX_CGTS_LS |
1582 AMD_CG_SUPPORT_GFX_CGCG |
Alex Deuchere08d53c2016-04-08 00:42:51 -04001583 AMD_CG_SUPPORT_GFX_CGLS |
1584 AMD_CG_SUPPORT_SDMA_MGCG |
Alex Deucherc90766c2016-04-08 00:52:58 -04001585 AMD_CG_SUPPORT_SDMA_LS |
1586 AMD_CG_SUPPORT_BIF_LS |
1587 AMD_CG_SUPPORT_HDP_MGCG |
1588 AMD_CG_SUPPORT_HDP_LS |
Alex Deucher3fde56b2016-04-08 01:01:18 -04001589 AMD_CG_SUPPORT_ROM_MGCG |
1590 AMD_CG_SUPPORT_MC_MGCG |
1591 AMD_CG_SUPPORT_MC_LS;
Flora Cuib6bc28f2015-11-02 21:21:34 +08001592 adev->pg_flags = 0;
1593 adev->external_rev_id = adev->rev_id + 0x3c;
1594 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001595 case CHIP_TONGA:
Tom St Denis5f64e772016-03-23 13:16:13 -04001596 adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001597 adev->pg_flags = 0;
1598 adev->external_rev_id = adev->rev_id + 0x14;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001599 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -04001600 case CHIP_POLARIS11:
Flora Cuic0c1f572015-12-07 18:33:10 +08001601 adev->cg_flags = 0;
1602 adev->pg_flags = 0;
1603 adev->external_rev_id = adev->rev_id + 0x5A;
1604 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -04001605 case CHIP_POLARIS10:
Flora Cuic0c1f572015-12-07 18:33:10 +08001606 adev->cg_flags = 0;
1607 adev->pg_flags = 0;
1608 adev->external_rev_id = adev->rev_id + 0x50;
1609 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001610 case CHIP_CARRIZO:
Tom St Denisf0f3a8f2016-05-03 10:36:28 -04001611 adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
1612 AMD_CG_SUPPORT_GFX_MGCG |
Alex Deucher70eced92016-04-07 23:01:48 -04001613 AMD_CG_SUPPORT_GFX_MGLS |
1614 AMD_CG_SUPPORT_GFX_RLC_LS |
1615 AMD_CG_SUPPORT_GFX_CP_LS |
1616 AMD_CG_SUPPORT_GFX_CGTS |
1617 AMD_CG_SUPPORT_GFX_MGLS |
1618 AMD_CG_SUPPORT_GFX_CGTS_LS |
1619 AMD_CG_SUPPORT_GFX_CGCG |
Alex Deucher03c335d2016-04-08 00:26:46 -04001620 AMD_CG_SUPPORT_GFX_CGLS |
1621 AMD_CG_SUPPORT_BIF_LS |
1622 AMD_CG_SUPPORT_HDP_MGCG |
Alex Deucher6f17a252016-04-08 00:39:54 -04001623 AMD_CG_SUPPORT_HDP_LS |
1624 AMD_CG_SUPPORT_SDMA_MGCG |
Tom St Denis1af69a22016-08-03 10:16:17 -04001625 AMD_CG_SUPPORT_SDMA_LS |
1626 AMD_CG_SUPPORT_VCE_MGCG;
Tom St Denisf6ade302016-07-28 09:33:56 -04001627 /* rev0 hardware requires workarounds to support PG */
Alex Deucher0fd4af92016-02-04 23:31:32 -05001628 adev->pg_flags = 0;
Tom St Denisf6ade302016-07-28 09:33:56 -04001629 if (adev->rev_id != 0x00) {
1630 adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
1631 AMD_PG_SUPPORT_GFX_SMG |
Tom St Denis65b42622016-07-28 09:35:57 -04001632 AMD_PG_SUPPORT_GFX_PIPELINE |
Tom St Denis2ed09362016-07-28 09:36:26 -04001633 AMD_PG_SUPPORT_UVD |
1634 AMD_PG_SUPPORT_VCE;
Tom St Denisf6ade302016-07-28 09:33:56 -04001635 }
Alex Deucheraaa36a92015-04-20 17:31:14 -04001636 adev->external_rev_id = adev->rev_id + 0x1;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001637 break;
Tom St Deniscde64932016-03-23 13:17:04 -04001638 case CHIP_STONEY:
Alex Deucher64694902016-04-07 23:17:15 -04001639 adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
1640 AMD_CG_SUPPORT_GFX_MGCG |
Alex Deucherb6711d12016-04-13 12:41:50 -04001641 AMD_CG_SUPPORT_GFX_MGLS |
Tom St Denis413cf602016-06-02 08:52:39 -04001642 AMD_CG_SUPPORT_GFX_RLC_LS |
1643 AMD_CG_SUPPORT_GFX_CP_LS |
1644 AMD_CG_SUPPORT_GFX_CGTS |
1645 AMD_CG_SUPPORT_GFX_MGLS |
1646 AMD_CG_SUPPORT_GFX_CGTS_LS |
1647 AMD_CG_SUPPORT_GFX_CGCG |
1648 AMD_CG_SUPPORT_GFX_CGLS |
Alex Deucherb6711d12016-04-13 12:41:50 -04001649 AMD_CG_SUPPORT_BIF_LS |
1650 AMD_CG_SUPPORT_HDP_MGCG |
Alex Deucher1bf912f2016-04-08 00:40:49 -04001651 AMD_CG_SUPPORT_HDP_LS |
1652 AMD_CG_SUPPORT_SDMA_MGCG |
Tom St Denis8ef583e2016-08-03 11:34:35 -04001653 AMD_CG_SUPPORT_SDMA_LS |
1654 AMD_CG_SUPPORT_VCE_MGCG;
Alex Deuchere6b2a7d2016-10-19 13:06:14 -04001655 adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
Tom St Denis4e86be72016-07-28 09:38:13 -04001656 AMD_PG_SUPPORT_GFX_SMG |
Tom St Denisc2cdb04282016-07-28 09:38:29 -04001657 AMD_PG_SUPPORT_GFX_PIPELINE |
Tom St Denis75419c42016-07-28 09:38:45 -04001658 AMD_PG_SUPPORT_UVD |
1659 AMD_PG_SUPPORT_VCE;
Jordan Lazarea47c78d2016-09-01 13:49:33 -04001660 adev->external_rev_id = adev->rev_id + 0x61;
Tom St Deniscde64932016-03-23 13:17:04 -04001661 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001662 default:
1663 /* FIXME: not supported yet */
1664 return -EINVAL;
1665 }
1666
Monk Liu4e99a442016-03-31 13:26:59 +08001667 /* in early init stage, vbios code won't work */
1668 if (adev->asic_funcs->detect_hw_virtualization)
1669 amdgpu_asic_detect_hw_virtualization(adev);
1670
Flora Cuia3d08fa2015-11-02 21:15:55 +08001671 if (amdgpu_smc_load_fw && smc_enabled)
1672 adev->firmware.smu_load = true;
1673
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001674 amdgpu_get_pcie_info(adev);
1675
Alex Deucheraaa36a92015-04-20 17:31:14 -04001676 return 0;
1677}
1678
yanyang15fc3aee2015-05-22 14:39:35 -04001679static int vi_common_sw_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001680{
1681 return 0;
1682}
1683
yanyang15fc3aee2015-05-22 14:39:35 -04001684static int vi_common_sw_fini(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001685{
1686 return 0;
1687}
1688
yanyang15fc3aee2015-05-22 14:39:35 -04001689static int vi_common_hw_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001690{
yanyang15fc3aee2015-05-22 14:39:35 -04001691 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1692
Alex Deucheraaa36a92015-04-20 17:31:14 -04001693 /* move the golden regs per IP block */
1694 vi_init_golden_registers(adev);
1695 /* enable pcie gen2/3 link */
1696 vi_pcie_gen3_enable(adev);
1697 /* enable aspm */
1698 vi_program_aspm(adev);
1699 /* enable the doorbell aperture */
1700 vi_enable_doorbell_aperture(adev, true);
1701
1702 return 0;
1703}
1704
yanyang15fc3aee2015-05-22 14:39:35 -04001705static int vi_common_hw_fini(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001706{
yanyang15fc3aee2015-05-22 14:39:35 -04001707 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1708
Alex Deucheraaa36a92015-04-20 17:31:14 -04001709 /* enable the doorbell aperture */
1710 vi_enable_doorbell_aperture(adev, false);
1711
1712 return 0;
1713}
1714
yanyang15fc3aee2015-05-22 14:39:35 -04001715static int vi_common_suspend(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001716{
yanyang15fc3aee2015-05-22 14:39:35 -04001717 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1718
Alex Deucheraaa36a92015-04-20 17:31:14 -04001719 return vi_common_hw_fini(adev);
1720}
1721
yanyang15fc3aee2015-05-22 14:39:35 -04001722static int vi_common_resume(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001723{
yanyang15fc3aee2015-05-22 14:39:35 -04001724 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1725
Alex Deucheraaa36a92015-04-20 17:31:14 -04001726 return vi_common_hw_init(adev);
1727}
1728
yanyang15fc3aee2015-05-22 14:39:35 -04001729static bool vi_common_is_idle(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001730{
1731 return true;
1732}
1733
yanyang15fc3aee2015-05-22 14:39:35 -04001734static int vi_common_wait_for_idle(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001735{
1736 return 0;
1737}
1738
yanyang15fc3aee2015-05-22 14:39:35 -04001739static int vi_common_soft_reset(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001740{
1741 return 0;
1742}
1743
Alex Deucher76f10b92016-04-08 01:37:44 -04001744static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
1745 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001746{
1747 uint32_t temp, data;
1748
1749 temp = data = RREG32_PCIE(ixPCIE_CNTL2);
1750
Alex Deucherc90766c2016-04-08 00:52:58 -04001751 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
Eric Huang6cec2652015-11-12 16:59:47 -05001752 data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
1753 PCIE_CNTL2__MST_MEM_LS_EN_MASK |
1754 PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
1755 else
1756 data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
1757 PCIE_CNTL2__MST_MEM_LS_EN_MASK |
1758 PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
1759
1760 if (temp != data)
1761 WREG32_PCIE(ixPCIE_CNTL2, data);
1762}
1763
Alex Deucher76f10b92016-04-08 01:37:44 -04001764static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
1765 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001766{
1767 uint32_t temp, data;
1768
1769 temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
1770
Alex Deucherc90766c2016-04-08 00:52:58 -04001771 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
Eric Huang6cec2652015-11-12 16:59:47 -05001772 data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
1773 else
1774 data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
1775
1776 if (temp != data)
1777 WREG32(mmHDP_HOST_PATH_CNTL, data);
1778}
1779
Alex Deucher76f10b92016-04-08 01:37:44 -04001780static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
1781 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001782{
1783 uint32_t temp, data;
1784
1785 temp = data = RREG32(mmHDP_MEM_POWER_LS);
1786
Alex Deucherc90766c2016-04-08 00:52:58 -04001787 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
Eric Huang6cec2652015-11-12 16:59:47 -05001788 data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
1789 else
1790 data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
1791
1792 if (temp != data)
1793 WREG32(mmHDP_MEM_POWER_LS, data);
1794}
1795
Alex Deucher76f10b92016-04-08 01:37:44 -04001796static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
1797 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001798{
1799 uint32_t temp, data;
1800
1801 temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
1802
Alex Deucherc90766c2016-04-08 00:52:58 -04001803 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
Eric Huang6cec2652015-11-12 16:59:47 -05001804 data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
1805 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
1806 else
1807 data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
1808 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
1809
1810 if (temp != data)
1811 WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
1812}
1813
Rex Zhu1bb08f92016-09-18 16:54:00 +08001814static int vi_common_set_clockgating_state_by_smu(void *handle,
1815 enum amd_clockgating_state state)
1816{
1817 uint32_t msg_id, pp_state;
1818 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1819 void *pp_handle = adev->powerplay.pp_handle;
1820
1821 if (state == AMD_CG_STATE_UNGATE)
1822 pp_state = 0;
1823 else
1824 pp_state = PP_STATE_CG | PP_STATE_LS;
1825
1826 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1827 PP_BLOCK_SYS_MC,
1828 PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
1829 pp_state);
1830 amd_set_clockgating_by_smu(pp_handle, msg_id);
1831
1832 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1833 PP_BLOCK_SYS_SDMA,
1834 PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
1835 pp_state);
1836 amd_set_clockgating_by_smu(pp_handle, msg_id);
1837
1838 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1839 PP_BLOCK_SYS_HDP,
1840 PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
1841 pp_state);
1842 amd_set_clockgating_by_smu(pp_handle, msg_id);
1843
1844 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1845 PP_BLOCK_SYS_BIF,
1846 PP_STATE_SUPPORT_LS,
1847 pp_state);
1848 amd_set_clockgating_by_smu(pp_handle, msg_id);
1849
1850 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1851 PP_BLOCK_SYS_BIF,
1852 PP_STATE_SUPPORT_CG,
1853 pp_state);
1854 amd_set_clockgating_by_smu(pp_handle, msg_id);
1855
1856 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1857 PP_BLOCK_SYS_DRM,
1858 PP_STATE_SUPPORT_LS,
1859 pp_state);
1860 amd_set_clockgating_by_smu(pp_handle, msg_id);
1861
1862 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1863 PP_BLOCK_SYS_ROM,
1864 PP_STATE_SUPPORT_CG,
1865 pp_state);
1866 amd_set_clockgating_by_smu(pp_handle, msg_id);
1867
1868 return 0;
1869}
1870
yanyang15fc3aee2015-05-22 14:39:35 -04001871static int vi_common_set_clockgating_state(void *handle,
Alex Deucherc90766c2016-04-08 00:52:58 -04001872 enum amd_clockgating_state state)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001873{
Eric Huang6cec2652015-11-12 16:59:47 -05001874 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1875
1876 switch (adev->asic_type) {
1877 case CHIP_FIJI:
Alex Deucher76f10b92016-04-08 01:37:44 -04001878 vi_update_bif_medium_grain_light_sleep(adev,
Eric Huang6cec2652015-11-12 16:59:47 -05001879 state == AMD_CG_STATE_GATE ? true : false);
Alex Deucher76f10b92016-04-08 01:37:44 -04001880 vi_update_hdp_medium_grain_clock_gating(adev,
Eric Huang6cec2652015-11-12 16:59:47 -05001881 state == AMD_CG_STATE_GATE ? true : false);
Alex Deucher76f10b92016-04-08 01:37:44 -04001882 vi_update_hdp_light_sleep(adev,
Eric Huang6cec2652015-11-12 16:59:47 -05001883 state == AMD_CG_STATE_GATE ? true : false);
Alex Deucher76f10b92016-04-08 01:37:44 -04001884 vi_update_rom_medium_grain_clock_gating(adev,
1885 state == AMD_CG_STATE_GATE ? true : false);
1886 break;
1887 case CHIP_CARRIZO:
1888 case CHIP_STONEY:
1889 vi_update_bif_medium_grain_light_sleep(adev,
1890 state == AMD_CG_STATE_GATE ? true : false);
1891 vi_update_hdp_medium_grain_clock_gating(adev,
1892 state == AMD_CG_STATE_GATE ? true : false);
1893 vi_update_hdp_light_sleep(adev,
Eric Huang6cec2652015-11-12 16:59:47 -05001894 state == AMD_CG_STATE_GATE ? true : false);
1895 break;
Rex Zhu1bb08f92016-09-18 16:54:00 +08001896 case CHIP_TONGA:
1897 case CHIP_POLARIS10:
1898 case CHIP_POLARIS11:
1899 vi_common_set_clockgating_state_by_smu(adev, state);
Eric Huang6cec2652015-11-12 16:59:47 -05001900 default:
1901 break;
1902 }
Alex Deucheraaa36a92015-04-20 17:31:14 -04001903 return 0;
1904}
1905
yanyang15fc3aee2015-05-22 14:39:35 -04001906static int vi_common_set_powergating_state(void *handle,
1907 enum amd_powergating_state state)
1908{
1909 return 0;
1910}
1911
1912const struct amd_ip_funcs vi_common_ip_funcs = {
Tom St Denis88a907d2016-05-04 14:28:35 -04001913 .name = "vi_common",
Alex Deucheraaa36a92015-04-20 17:31:14 -04001914 .early_init = vi_common_early_init,
1915 .late_init = NULL,
1916 .sw_init = vi_common_sw_init,
1917 .sw_fini = vi_common_sw_fini,
1918 .hw_init = vi_common_hw_init,
1919 .hw_fini = vi_common_hw_fini,
1920 .suspend = vi_common_suspend,
1921 .resume = vi_common_resume,
1922 .is_idle = vi_common_is_idle,
1923 .wait_for_idle = vi_common_wait_for_idle,
1924 .soft_reset = vi_common_soft_reset,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001925 .set_clockgating_state = vi_common_set_clockgating_state,
1926 .set_powergating_state = vi_common_set_powergating_state,
1927};
1928