blob: 1eae307cdfd4783c66b084e929541db7e7ab331c [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Christian König1fbb2e92016-06-01 10:47:36 +020028#include <linux/fence-array.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <drm/drmP.h>
30#include <drm/amdgpu_drm.h>
31#include "amdgpu.h"
32#include "amdgpu_trace.h"
33
34/*
35 * GPUVM
36 * GPUVM is similar to the legacy gart on older asics, however
37 * rather than there being a single global gart table
38 * for the entire GPU, there are multiple VM page tables active
39 * at any given time. The VM page tables can contain a mix
40 * vram pages and system memory pages and system memory pages
41 * can be mapped as snooped (cached system pages) or unsnooped
42 * (uncached system pages).
43 * Each VM has an ID associated with it and there is a page table
44 * associated with each VMID. When execting a command buffer,
45 * the kernel tells the the ring what VMID to use for that command
46 * buffer. VMIDs are allocated dynamically as commands are submitted.
47 * The userspace drivers maintain their own address space and the kernel
48 * sets up their pages tables accordingly when they submit their
49 * command buffers and a VMID is assigned.
50 * Cayman/Trinity support up to 8 active VMs at any given time;
51 * SI supports 16.
52 */
53
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040054/* Local structure. Encapsulate some VM table update parameters to reduce
55 * the number of function parameters
56 */
Christian König29efc4f2016-08-04 14:52:50 +020057struct amdgpu_pte_update_params {
Christian König27c5f362016-08-04 15:02:49 +020058 /* amdgpu device we do this update for */
59 struct amdgpu_device *adev;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040060 /* address where to copy page table entries from */
61 uint64_t src;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040062 /* indirect buffer to fill with commands */
63 struct amdgpu_ib *ib;
Christian Königafef8b82016-08-12 13:29:18 +020064 /* Function which actually does the update */
65 void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
66 uint64_t addr, unsigned count, uint32_t incr,
67 uint32_t flags);
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040068};
69
Alex Deucherd38ceaf2015-04-20 16:55:21 -040070/**
71 * amdgpu_vm_num_pde - return the number of page directory entries
72 *
73 * @adev: amdgpu_device pointer
74 *
Christian König8843dbb2016-01-26 12:17:11 +010075 * Calculate the number of page directory entries.
Alex Deucherd38ceaf2015-04-20 16:55:21 -040076 */
77static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
78{
79 return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
80}
81
82/**
83 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
84 *
85 * @adev: amdgpu_device pointer
86 *
Christian König8843dbb2016-01-26 12:17:11 +010087 * Calculate the size of the page directory in bytes.
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088 */
89static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
90{
91 return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
92}
93
94/**
Christian König56467eb2015-12-11 15:16:32 +010095 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
Alex Deucherd38ceaf2015-04-20 16:55:21 -040096 *
97 * @vm: vm providing the BOs
Christian König3c0eea62015-12-11 14:39:05 +010098 * @validated: head of validation list
Christian König56467eb2015-12-11 15:16:32 +010099 * @entry: entry to add
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400100 *
101 * Add the page directory to the list of BOs to
Christian König56467eb2015-12-11 15:16:32 +0100102 * validate for command submission.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400103 */
Christian König56467eb2015-12-11 15:16:32 +0100104void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
105 struct list_head *validated,
106 struct amdgpu_bo_list_entry *entry)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400107{
Christian König56467eb2015-12-11 15:16:32 +0100108 entry->robj = vm->page_directory;
Christian König56467eb2015-12-11 15:16:32 +0100109 entry->priority = 0;
110 entry->tv.bo = &vm->page_directory->tbo;
111 entry->tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +0100112 entry->user_pages = NULL;
Christian König56467eb2015-12-11 15:16:32 +0100113 list_add(&entry->tv.head, validated);
114}
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400115
Christian König56467eb2015-12-11 15:16:32 +0100116/**
Christian Königee1782c2015-12-11 21:01:23 +0100117 * amdgpu_vm_get_bos - add the vm BOs to a duplicates list
Christian König56467eb2015-12-11 15:16:32 +0100118 *
Christian König5a712a82016-06-21 16:28:15 +0200119 * @adev: amdgpu device pointer
Christian König56467eb2015-12-11 15:16:32 +0100120 * @vm: vm providing the BOs
Christian König3c0eea62015-12-11 14:39:05 +0100121 * @duplicates: head of duplicates list
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122 *
Christian Königee1782c2015-12-11 21:01:23 +0100123 * Add the page directory to the BO duplicates list
124 * for command submission.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125 */
Christian König5a712a82016-06-21 16:28:15 +0200126void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
127 struct list_head *duplicates)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128{
Christian König5a712a82016-06-21 16:28:15 +0200129 uint64_t num_evictions;
Christian Königee1782c2015-12-11 21:01:23 +0100130 unsigned i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131
Christian König5a712a82016-06-21 16:28:15 +0200132 /* We only need to validate the page tables
133 * if they aren't already valid.
134 */
135 num_evictions = atomic64_read(&adev->num_evictions);
136 if (num_evictions == vm->last_eviction_counter)
137 return;
138
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400139 /* add the vm page table to the list */
Christian Königee1782c2015-12-11 21:01:23 +0100140 for (i = 0; i <= vm->max_pde_used; ++i) {
141 struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400142
Christian Königee1782c2015-12-11 21:01:23 +0100143 if (!entry->robj)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400144 continue;
145
Christian Königee1782c2015-12-11 21:01:23 +0100146 list_add(&entry->tv.head, duplicates);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147 }
Christian Königeceb8a12016-01-11 15:35:21 +0100148
149}
150
151/**
152 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
153 *
154 * @adev: amdgpu device instance
155 * @vm: vm providing the BOs
156 *
157 * Move the PT BOs to the tail of the LRU.
158 */
159void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
160 struct amdgpu_vm *vm)
161{
162 struct ttm_bo_global *glob = adev->mman.bdev.glob;
163 unsigned i;
164
165 spin_lock(&glob->lru_lock);
166 for (i = 0; i <= vm->max_pde_used; ++i) {
167 struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;
168
169 if (!entry->robj)
170 continue;
171
172 ttm_bo_move_to_lru_tail(&entry->robj->tbo);
173 }
174 spin_unlock(&glob->lru_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400175}
176
Chunming Zhou192b7dc2016-06-29 14:01:15 +0800177static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
178 struct amdgpu_vm_id *id)
179{
180 return id->current_gpu_reset_count !=
181 atomic_read(&adev->gpu_reset_counter) ? true : false;
182}
183
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184/**
185 * amdgpu_vm_grab_id - allocate the next free VMID
186 *
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400187 * @vm: vm to allocate id for
Christian König7f8a5292015-07-20 16:09:40 +0200188 * @ring: ring we want to submit job to
189 * @sync: sync object where we add dependencies
Christian König94dd0a42016-01-18 17:01:42 +0100190 * @fence: fence protecting ID from reuse
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400191 *
Christian König7f8a5292015-07-20 16:09:40 +0200192 * Allocate an id for the vm, adding fences to the sync obj as necessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193 */
Christian König7f8a5292015-07-20 16:09:40 +0200194int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
Christian König4ff37a82016-02-26 16:18:26 +0100195 struct amdgpu_sync *sync, struct fence *fence,
Chunming Zhoufd53be32016-07-01 17:59:01 +0800196 struct amdgpu_job *job)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400197{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400198 struct amdgpu_device *adev = ring->adev;
Christian König090b7672016-07-08 10:21:02 +0200199 uint64_t fence_context = adev->fence_context + ring->idx;
Christian König4ff37a82016-02-26 16:18:26 +0100200 struct fence *updates = sync->last_vm_update;
Christian König8d76001e2016-05-23 16:00:32 +0200201 struct amdgpu_vm_id *id, *idle;
Christian König1fbb2e92016-06-01 10:47:36 +0200202 struct fence **fences;
203 unsigned i;
204 int r = 0;
205
206 fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
207 GFP_KERNEL);
208 if (!fences)
209 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400210
Christian König94dd0a42016-01-18 17:01:42 +0100211 mutex_lock(&adev->vm_manager.lock);
212
Christian König36fd7c52016-05-23 15:30:08 +0200213 /* Check if we have an idle VMID */
Christian König1fbb2e92016-06-01 10:47:36 +0200214 i = 0;
Christian König8d76001e2016-05-23 16:00:32 +0200215 list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
Christian König1fbb2e92016-06-01 10:47:36 +0200216 fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
217 if (!fences[i])
Christian König36fd7c52016-05-23 15:30:08 +0200218 break;
Christian König1fbb2e92016-06-01 10:47:36 +0200219 ++i;
Christian König36fd7c52016-05-23 15:30:08 +0200220 }
Christian Königbcb1ba32016-03-08 15:40:11 +0100221
Christian König1fbb2e92016-06-01 10:47:36 +0200222 /* If we can't find a idle VMID to use, wait till one becomes available */
Christian König8d76001e2016-05-23 16:00:32 +0200223 if (&idle->list == &adev->vm_manager.ids_lru) {
Christian König1fbb2e92016-06-01 10:47:36 +0200224 u64 fence_context = adev->vm_manager.fence_context + ring->idx;
225 unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
226 struct fence_array *array;
227 unsigned j;
Christian König8d76001e2016-05-23 16:00:32 +0200228
Christian König1fbb2e92016-06-01 10:47:36 +0200229 for (j = 0; j < i; ++j)
230 fence_get(fences[j]);
Christian König8d76001e2016-05-23 16:00:32 +0200231
Christian König1fbb2e92016-06-01 10:47:36 +0200232 array = fence_array_create(i, fences, fence_context,
233 seqno, true);
234 if (!array) {
235 for (j = 0; j < i; ++j)
236 fence_put(fences[j]);
237 kfree(fences);
238 r = -ENOMEM;
239 goto error;
240 }
Christian König8d76001e2016-05-23 16:00:32 +0200241
Christian König8d76001e2016-05-23 16:00:32 +0200242
Christian König1fbb2e92016-06-01 10:47:36 +0200243 r = amdgpu_sync_fence(ring->adev, sync, &array->base);
244 fence_put(&array->base);
245 if (r)
246 goto error;
Christian König8d76001e2016-05-23 16:00:32 +0200247
Christian König1fbb2e92016-06-01 10:47:36 +0200248 mutex_unlock(&adev->vm_manager.lock);
249 return 0;
Christian König8d76001e2016-05-23 16:00:32 +0200250
Christian König1fbb2e92016-06-01 10:47:36 +0200251 }
252 kfree(fences);
Christian König8d76001e2016-05-23 16:00:32 +0200253
Chunming Zhoufd53be32016-07-01 17:59:01 +0800254 job->vm_needs_flush = true;
Christian König1fbb2e92016-06-01 10:47:36 +0200255 /* Check if we can use a VMID already assigned to this VM */
256 i = ring->idx;
257 do {
258 struct fence *flushed;
Christian König8d76001e2016-05-23 16:00:32 +0200259
Christian König1fbb2e92016-06-01 10:47:36 +0200260 id = vm->ids[i++];
261 if (i == AMDGPU_MAX_RINGS)
262 i = 0;
263
264 /* Check all the prerequisites to using this VMID */
265 if (!id)
266 continue;
Chunming Zhou192b7dc2016-06-29 14:01:15 +0800267 if (amdgpu_vm_is_gpu_reset(adev, id))
Chunming Zhou6adb0512016-06-27 17:06:01 +0800268 continue;
Christian König1fbb2e92016-06-01 10:47:36 +0200269
270 if (atomic64_read(&id->owner) != vm->client_id)
271 continue;
272
Chunming Zhoufd53be32016-07-01 17:59:01 +0800273 if (job->vm_pd_addr != id->pd_gpu_addr)
Christian König1fbb2e92016-06-01 10:47:36 +0200274 continue;
275
Christian König090b7672016-07-08 10:21:02 +0200276 if (!id->last_flush)
277 continue;
278
279 if (id->last_flush->context != fence_context &&
280 !fence_is_signaled(id->last_flush))
Christian König1fbb2e92016-06-01 10:47:36 +0200281 continue;
282
283 flushed = id->flushed_updates;
284 if (updates &&
285 (!flushed || fence_is_later(updates, flushed)))
286 continue;
287
Christian König3dab83b2016-06-01 13:31:17 +0200288 /* Good we can use this VMID. Remember this submission as
289 * user of the VMID.
290 */
Christian König1fbb2e92016-06-01 10:47:36 +0200291 r = amdgpu_sync_fence(ring->adev, &id->active, fence);
292 if (r)
293 goto error;
Christian König8d76001e2016-05-23 16:00:32 +0200294
Chunming Zhou6adb0512016-06-27 17:06:01 +0800295 id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
Christian König1fbb2e92016-06-01 10:47:36 +0200296 list_move_tail(&id->list, &adev->vm_manager.ids_lru);
297 vm->ids[ring->idx] = id;
Christian König8d76001e2016-05-23 16:00:32 +0200298
Chunming Zhoufd53be32016-07-01 17:59:01 +0800299 job->vm_id = id - adev->vm_manager.ids;
300 job->vm_needs_flush = false;
Christian König0c0fdf12016-07-08 10:48:24 +0200301 trace_amdgpu_vm_grab_id(vm, ring->idx, job);
Christian König8d76001e2016-05-23 16:00:32 +0200302
Christian König1fbb2e92016-06-01 10:47:36 +0200303 mutex_unlock(&adev->vm_manager.lock);
304 return 0;
Christian König8d76001e2016-05-23 16:00:32 +0200305
Christian König1fbb2e92016-06-01 10:47:36 +0200306 } while (i != ring->idx);
Chunming Zhou8e9fbeb2016-03-17 11:41:37 +0800307
Christian König1fbb2e92016-06-01 10:47:36 +0200308 /* Still no ID to use? Then use the idle one found earlier */
309 id = idle;
310
311 /* Remember this submission as user of the VMID */
312 r = amdgpu_sync_fence(ring->adev, &id->active, fence);
Christian König832a9022016-02-15 12:33:02 +0100313 if (r)
314 goto error;
Christian König4ff37a82016-02-26 16:18:26 +0100315
Christian König832a9022016-02-15 12:33:02 +0100316 fence_put(id->first);
317 id->first = fence_get(fence);
Christian König4ff37a82016-02-26 16:18:26 +0100318
Christian König41d9eb22016-03-01 16:46:18 +0100319 fence_put(id->last_flush);
320 id->last_flush = NULL;
321
Christian König832a9022016-02-15 12:33:02 +0100322 fence_put(id->flushed_updates);
323 id->flushed_updates = fence_get(updates);
Christian König4ff37a82016-02-26 16:18:26 +0100324
Chunming Zhoufd53be32016-07-01 17:59:01 +0800325 id->pd_gpu_addr = job->vm_pd_addr;
Chunming Zhoub46b8a82016-06-27 17:04:23 +0800326 id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
Christian König832a9022016-02-15 12:33:02 +0100327 list_move_tail(&id->list, &adev->vm_manager.ids_lru);
Christian König0ea54b92016-05-04 10:20:01 +0200328 atomic64_set(&id->owner, vm->client_id);
Christian König832a9022016-02-15 12:33:02 +0100329 vm->ids[ring->idx] = id;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400330
Chunming Zhoufd53be32016-07-01 17:59:01 +0800331 job->vm_id = id - adev->vm_manager.ids;
Christian König0c0fdf12016-07-08 10:48:24 +0200332 trace_amdgpu_vm_grab_id(vm, ring->idx, job);
Christian König832a9022016-02-15 12:33:02 +0100333
334error:
Christian König94dd0a42016-01-18 17:01:42 +0100335 mutex_unlock(&adev->vm_manager.lock);
Christian Königa9a78b32016-01-21 10:19:11 +0100336 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400337}
338
Alex Deucher93dcc372016-06-17 17:05:15 -0400339static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
340{
341 struct amdgpu_device *adev = ring->adev;
342 const struct amdgpu_ip_block_version *ip_block;
343
344 if (ring->type != AMDGPU_RING_TYPE_COMPUTE)
345 /* only compute rings */
346 return false;
347
348 ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
349 if (!ip_block)
350 return false;
351
352 if (ip_block->major <= 7) {
353 /* gfx7 has no workaround */
354 return true;
355 } else if (ip_block->major == 8) {
356 if (adev->gfx.mec_fw_version >= 673)
357 /* gfx8 is fixed in MEC firmware 673 */
358 return false;
359 else
360 return true;
361 }
362 return false;
363}
364
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400365/**
366 * amdgpu_vm_flush - hardware flush the vm
367 *
368 * @ring: ring to use for flush
Christian Königcffadc82016-03-01 13:34:49 +0100369 * @vm_id: vmid number to use
Christian König4ff37a82016-02-26 16:18:26 +0100370 * @pd_addr: address of the page directory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400371 *
Christian König4ff37a82016-02-26 16:18:26 +0100372 * Emit a VM flush when it is necessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400373 */
Chunming Zhoufd53be32016-07-01 17:59:01 +0800374int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400375{
Christian König971fe9a92016-03-01 15:09:25 +0100376 struct amdgpu_device *adev = ring->adev;
Chunming Zhoufd53be32016-07-01 17:59:01 +0800377 struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
Christian Königd564a062016-03-01 15:51:53 +0100378 bool gds_switch_needed = ring->funcs->emit_gds_switch && (
Chunming Zhoufd53be32016-07-01 17:59:01 +0800379 id->gds_base != job->gds_base ||
380 id->gds_size != job->gds_size ||
381 id->gws_base != job->gws_base ||
382 id->gws_size != job->gws_size ||
383 id->oa_base != job->oa_base ||
384 id->oa_size != job->oa_size);
Christian König41d9eb22016-03-01 16:46:18 +0100385 int r;
Christian Königd564a062016-03-01 15:51:53 +0100386
387 if (ring->funcs->emit_pipeline_sync && (
Chunming Zhoufd53be32016-07-01 17:59:01 +0800388 job->vm_needs_flush || gds_switch_needed ||
Alex Deucher93dcc372016-06-17 17:05:15 -0400389 amdgpu_vm_ring_has_compute_vm_bug(ring)))
Christian Königd564a062016-03-01 15:51:53 +0100390 amdgpu_ring_emit_pipeline_sync(ring);
Christian König971fe9a92016-03-01 15:09:25 +0100391
Chunming Zhouaa1c8902016-06-30 13:56:02 +0800392 if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
393 amdgpu_vm_is_gpu_reset(adev, id))) {
Christian König41d9eb22016-03-01 16:46:18 +0100394 struct fence *fence;
395
Chunming Zhoufd53be32016-07-01 17:59:01 +0800396 trace_amdgpu_vm_flush(job->vm_pd_addr, ring->idx, job->vm_id);
397 amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
Christian König41d9eb22016-03-01 16:46:18 +0100398
Christian König3dab83b2016-06-01 13:31:17 +0200399 r = amdgpu_fence_emit(ring, &fence);
400 if (r)
401 return r;
402
Christian König41d9eb22016-03-01 16:46:18 +0100403 mutex_lock(&adev->vm_manager.lock);
Christian König3dab83b2016-06-01 13:31:17 +0200404 fence_put(id->last_flush);
405 id->last_flush = fence;
Christian König41d9eb22016-03-01 16:46:18 +0100406 mutex_unlock(&adev->vm_manager.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400407 }
Christian Königcffadc82016-03-01 13:34:49 +0100408
Christian Königd564a062016-03-01 15:51:53 +0100409 if (gds_switch_needed) {
Chunming Zhoufd53be32016-07-01 17:59:01 +0800410 id->gds_base = job->gds_base;
411 id->gds_size = job->gds_size;
412 id->gws_base = job->gws_base;
413 id->gws_size = job->gws_size;
414 id->oa_base = job->oa_base;
415 id->oa_size = job->oa_size;
416 amdgpu_ring_emit_gds_switch(ring, job->vm_id,
417 job->gds_base, job->gds_size,
418 job->gws_base, job->gws_size,
419 job->oa_base, job->oa_size);
Christian König971fe9a92016-03-01 15:09:25 +0100420 }
Christian König41d9eb22016-03-01 16:46:18 +0100421
422 return 0;
Christian König971fe9a92016-03-01 15:09:25 +0100423}
424
425/**
426 * amdgpu_vm_reset_id - reset VMID to zero
427 *
428 * @adev: amdgpu device structure
429 * @vm_id: vmid number to use
430 *
431 * Reset saved GDW, GWS and OA to force switch on next flush.
432 */
433void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
434{
Christian Königbcb1ba32016-03-08 15:40:11 +0100435 struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];
Christian König971fe9a92016-03-01 15:09:25 +0100436
Christian Königbcb1ba32016-03-08 15:40:11 +0100437 id->gds_base = 0;
438 id->gds_size = 0;
439 id->gws_base = 0;
440 id->gws_size = 0;
441 id->oa_base = 0;
442 id->oa_size = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400443}
444
445/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400446 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
447 *
448 * @vm: requested vm
449 * @bo: requested buffer object
450 *
Christian König8843dbb2016-01-26 12:17:11 +0100451 * Find @bo inside the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400452 * Search inside the @bos vm list for the requested vm
453 * Returns the found bo_va or NULL if none is found
454 *
455 * Object has to be reserved!
456 */
457struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
458 struct amdgpu_bo *bo)
459{
460 struct amdgpu_bo_va *bo_va;
461
462 list_for_each_entry(bo_va, &bo->va, bo_list) {
463 if (bo_va->vm == vm) {
464 return bo_va;
465 }
466 }
467 return NULL;
468}
469
470/**
Christian Königafef8b82016-08-12 13:29:18 +0200471 * amdgpu_vm_do_set_ptes - helper to call the right asic function
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400472 *
Christian König29efc4f2016-08-04 14:52:50 +0200473 * @params: see amdgpu_pte_update_params definition
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400474 * @pe: addr of the page entry
475 * @addr: dst addr to write into pe
476 * @count: number of page entries to update
477 * @incr: increase next addr by incr bytes
478 * @flags: hw access flags
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400479 *
480 * Traces the parameters and calls the right asic functions
481 * to setup the page table using the DMA.
482 */
Christian Königafef8b82016-08-12 13:29:18 +0200483static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
484 uint64_t pe, uint64_t addr,
485 unsigned count, uint32_t incr,
486 uint32_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400487{
488 trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);
489
Christian Königafef8b82016-08-12 13:29:18 +0200490 if (count < 3) {
Christian Königde9ea7b2016-08-12 11:33:30 +0200491 amdgpu_vm_write_pte(params->adev, params->ib, pe,
492 addr | flags, count, incr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400493
494 } else {
Christian König27c5f362016-08-04 15:02:49 +0200495 amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400496 count, incr, flags);
497 }
498}
499
500/**
Christian Königafef8b82016-08-12 13:29:18 +0200501 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
502 *
503 * @params: see amdgpu_pte_update_params definition
504 * @pe: addr of the page entry
505 * @addr: dst addr to write into pe
506 * @count: number of page entries to update
507 * @incr: increase next addr by incr bytes
508 * @flags: hw access flags
509 *
510 * Traces the parameters and calls the DMA function to copy the PTEs.
511 */
512static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
513 uint64_t pe, uint64_t addr,
514 unsigned count, uint32_t incr,
515 uint32_t flags)
516{
517 trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);
518
519 amdgpu_vm_copy_pte(params->adev, params->ib, pe,
520 (params->src + (addr >> 12) * 8), count);
521}
522
523/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400524 * amdgpu_vm_clear_bo - initially clear the page dir/table
525 *
526 * @adev: amdgpu_device pointer
527 * @bo: bo to clear
Chunming Zhouef9f0a82015-11-13 13:43:22 +0800528 *
529 * need to reserve bo first before calling it.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400530 */
531static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
Christian König2bd9ccf2016-02-01 12:53:58 +0100532 struct amdgpu_vm *vm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400533 struct amdgpu_bo *bo)
534{
Christian König2d55e452016-02-08 17:37:38 +0100535 struct amdgpu_ring *ring;
Chunming Zhou4af9f072015-08-03 12:57:31 +0800536 struct fence *fence = NULL;
Christian Königd71518b2016-02-01 12:20:25 +0100537 struct amdgpu_job *job;
Christian König29efc4f2016-08-04 14:52:50 +0200538 struct amdgpu_pte_update_params params;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400539 unsigned entries;
540 uint64_t addr;
541 int r;
542
Christian König2d55e452016-02-08 17:37:38 +0100543 ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
544
monk.liuca952612015-05-25 14:44:05 +0800545 r = reservation_object_reserve_shared(bo->tbo.resv);
546 if (r)
547 return r;
548
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400549 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
550 if (r)
Chunming Zhouef9f0a82015-11-13 13:43:22 +0800551 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400552
553 addr = amdgpu_bo_gpu_offset(bo);
554 entries = amdgpu_bo_size(bo) / 8;
555
Christian Königd71518b2016-02-01 12:20:25 +0100556 r = amdgpu_job_alloc_with_ib(adev, 64, &job);
557 if (r)
Chunming Zhouef9f0a82015-11-13 13:43:22 +0800558 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400559
Christian König27c5f362016-08-04 15:02:49 +0200560 memset(&params, 0, sizeof(params));
561 params.adev = adev;
Christian König29efc4f2016-08-04 14:52:50 +0200562 params.ib = &job->ibs[0];
Christian Königafef8b82016-08-12 13:29:18 +0200563 amdgpu_vm_do_set_ptes(&params, addr, 0, entries, 0, 0);
Christian Königd71518b2016-02-01 12:20:25 +0100564 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
565
566 WARN_ON(job->ibs[0].length_dw > 64);
Christian König2bd9ccf2016-02-01 12:53:58 +0100567 r = amdgpu_job_submit(job, ring, &vm->entity,
568 AMDGPU_FENCE_OWNER_VM, &fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400569 if (r)
570 goto error_free;
571
Christian Königd71518b2016-02-01 12:20:25 +0100572 amdgpu_bo_fence(bo, fence, true);
Chunming Zhou281b4222015-08-12 12:58:31 +0800573 fence_put(fence);
Chunming Zhoucadf97b2016-01-15 11:25:00 +0800574 return 0;
Chunming Zhouef9f0a82015-11-13 13:43:22 +0800575
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400576error_free:
Christian Königd71518b2016-02-01 12:20:25 +0100577 amdgpu_job_free(job);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400578
Chunming Zhouef9f0a82015-11-13 13:43:22 +0800579error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400580 return r;
581}
582
583/**
Christian Königb07c9d22015-11-30 13:26:07 +0100584 * amdgpu_vm_map_gart - Resolve gart mapping of addr
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400585 *
Christian Königb07c9d22015-11-30 13:26:07 +0100586 * @pages_addr: optional DMA address to use for lookup
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400587 * @addr: the unmapped addr
588 *
589 * Look up the physical address of the page that the pte resolves
Christian Königb07c9d22015-11-30 13:26:07 +0100590 * to and return the pointer for the page table entry.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400591 */
Christian Königde9ea7b2016-08-12 11:33:30 +0200592static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400593{
594 uint64_t result;
595
Christian Königde9ea7b2016-08-12 11:33:30 +0200596 /* page table offset */
597 result = pages_addr[addr >> PAGE_SHIFT];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400598
Christian Königde9ea7b2016-08-12 11:33:30 +0200599 /* in case cpu page size != gpu page size*/
600 result |= addr & (~PAGE_MASK);
Christian Königb07c9d22015-11-30 13:26:07 +0100601
602 result &= 0xFFFFFFFFFFFFF000ULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400603
604 return result;
605}
606
Chunming Zhou6557e3d2016-08-15 11:36:54 +0800607static int amdgpu_vm_update_pd_or_shadow(struct amdgpu_device *adev,
608 struct amdgpu_vm *vm,
609 bool shadow)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400610{
Christian König2d55e452016-02-08 17:37:38 +0100611 struct amdgpu_ring *ring;
Chunming Zhou6557e3d2016-08-15 11:36:54 +0800612 struct amdgpu_bo *pd = shadow ? vm->page_directory->shadow :
613 vm->page_directory;
614 uint64_t pd_addr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400615 uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
616 uint64_t last_pde = ~0, last_pt = ~0;
617 unsigned count = 0, pt_idx, ndw;
Christian Königd71518b2016-02-01 12:20:25 +0100618 struct amdgpu_job *job;
Christian König29efc4f2016-08-04 14:52:50 +0200619 struct amdgpu_pte_update_params params;
Chunming Zhou4af9f072015-08-03 12:57:31 +0800620 struct fence *fence = NULL;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800621
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400622 int r;
623
Chunming Zhou6557e3d2016-08-15 11:36:54 +0800624 if (!pd)
625 return 0;
626 pd_addr = amdgpu_bo_gpu_offset(pd);
Christian König2d55e452016-02-08 17:37:38 +0100627 ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
628
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400629 /* padding, etc. */
630 ndw = 64;
631
632 /* assume the worst case */
633 ndw += vm->max_pde_used * 6;
634
Christian Königd71518b2016-02-01 12:20:25 +0100635 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
636 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400637 return r;
Christian Königd71518b2016-02-01 12:20:25 +0100638
Christian König27c5f362016-08-04 15:02:49 +0200639 memset(&params, 0, sizeof(params));
640 params.adev = adev;
Christian König29efc4f2016-08-04 14:52:50 +0200641 params.ib = &job->ibs[0];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400642
643 /* walk over the address space and update the page directory */
644 for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
Christian Königee1782c2015-12-11 21:01:23 +0100645 struct amdgpu_bo *bo = vm->page_tables[pt_idx].entry.robj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400646 uint64_t pde, pt;
647
648 if (bo == NULL)
649 continue;
650
651 pt = amdgpu_bo_gpu_offset(bo);
Chunming Zhou6557e3d2016-08-15 11:36:54 +0800652 if (!shadow) {
653 if (vm->page_tables[pt_idx].addr == pt)
654 continue;
655 vm->page_tables[pt_idx].addr = pt;
656 } else {
657 if (vm->page_tables[pt_idx].shadow_addr == pt)
658 continue;
659 vm->page_tables[pt_idx].shadow_addr = pt;
660 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400661
662 pde = pd_addr + pt_idx * 8;
663 if (((last_pde + 8 * count) != pde) ||
Christian König96105e52016-08-12 12:59:59 +0200664 ((last_pt + incr * count) != pt) ||
665 (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400666
667 if (count) {
Christian Königafef8b82016-08-12 13:29:18 +0200668 amdgpu_vm_do_set_ptes(&params, last_pde,
669 last_pt, count, incr,
670 AMDGPU_PTE_VALID);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400671 }
672
673 count = 1;
674 last_pde = pde;
675 last_pt = pt;
676 } else {
677 ++count;
678 }
679 }
680
681 if (count)
Christian Königafef8b82016-08-12 13:29:18 +0200682 amdgpu_vm_do_set_ptes(&params, last_pde, last_pt,
683 count, incr, AMDGPU_PTE_VALID);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400684
Christian König29efc4f2016-08-04 14:52:50 +0200685 if (params.ib->length_dw != 0) {
686 amdgpu_ring_pad_ib(ring, params.ib);
Christian Könige86f9ce2016-02-08 12:13:05 +0100687 amdgpu_sync_resv(adev, &job->sync, pd->tbo.resv,
688 AMDGPU_FENCE_OWNER_VM);
Christian König29efc4f2016-08-04 14:52:50 +0200689 WARN_ON(params.ib->length_dw > ndw);
Christian König2bd9ccf2016-02-01 12:53:58 +0100690 r = amdgpu_job_submit(job, ring, &vm->entity,
691 AMDGPU_FENCE_OWNER_VM, &fence);
Chunming Zhou4af9f072015-08-03 12:57:31 +0800692 if (r)
693 goto error_free;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200694
Chunming Zhou4af9f072015-08-03 12:57:31 +0800695 amdgpu_bo_fence(pd, fence, true);
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200696 fence_put(vm->page_directory_fence);
697 vm->page_directory_fence = fence_get(fence);
Chunming Zhou281b4222015-08-12 12:58:31 +0800698 fence_put(fence);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800699
Christian Königd71518b2016-02-01 12:20:25 +0100700 } else {
701 amdgpu_job_free(job);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800702 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400703
704 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800705
706error_free:
Christian Königd71518b2016-02-01 12:20:25 +0100707 amdgpu_job_free(job);
Chunming Zhou4af9f072015-08-03 12:57:31 +0800708 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400709}
710
Chunming Zhou6557e3d2016-08-15 11:36:54 +0800711/*
712 * amdgpu_vm_update_pdes - make sure that page directory is valid
713 *
714 * @adev: amdgpu_device pointer
715 * @vm: requested vm
716 * @start: start of GPU address range
717 * @end: end of GPU address range
718 *
719 * Allocates new page tables if necessary
720 * and updates the page directory.
721 * Returns 0 for success, error for failure.
722 */
723int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
724 struct amdgpu_vm *vm)
725{
726 int r;
727
728 r = amdgpu_vm_update_pd_or_shadow(adev, vm, true);
729 if (r)
730 return r;
731 return amdgpu_vm_update_pd_or_shadow(adev, vm, false);
732}
733
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400734/**
Christian König92696dd2016-08-05 13:56:35 +0200735 * amdgpu_vm_update_ptes - make sure that page tables are valid
736 *
737 * @params: see amdgpu_pte_update_params definition
738 * @vm: requested vm
739 * @start: start of GPU address range
740 * @end: end of GPU address range
741 * @dst: destination address to map to, the next dst inside the function
742 * @flags: mapping flags
743 *
744 * Update the page tables in the range @start - @end.
745 */
746static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
747 struct amdgpu_vm *vm,
748 uint64_t start, uint64_t end,
749 uint64_t dst, uint32_t flags)
750{
751 const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;
752
753 uint64_t cur_pe_start, cur_nptes, cur_dst;
754 uint64_t addr; /* next GPU address to be updated */
755 uint64_t pt_idx;
756 struct amdgpu_bo *pt;
757 unsigned nptes; /* next number of ptes to be updated */
758 uint64_t next_pe_start;
759
760 /* initialize the variables */
761 addr = start;
762 pt_idx = addr >> amdgpu_vm_block_size;
763 pt = vm->page_tables[pt_idx].entry.robj;
764
765 if ((addr & ~mask) == (end & ~mask))
766 nptes = end - addr;
767 else
768 nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);
769
770 cur_pe_start = amdgpu_bo_gpu_offset(pt);
771 cur_pe_start += (addr & mask) * 8;
772 cur_nptes = nptes;
773 cur_dst = dst;
774
775 /* for next ptb*/
776 addr += nptes;
777 dst += nptes * AMDGPU_GPU_PAGE_SIZE;
778
779 /* walk over the address space and update the page tables */
780 while (addr < end) {
781 pt_idx = addr >> amdgpu_vm_block_size;
782 pt = vm->page_tables[pt_idx].entry.robj;
783
784 if ((addr & ~mask) == (end & ~mask))
785 nptes = end - addr;
786 else
787 nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);
788
789 next_pe_start = amdgpu_bo_gpu_offset(pt);
790 next_pe_start += (addr & mask) * 8;
791
Christian König96105e52016-08-12 12:59:59 +0200792 if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
793 ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
Christian König92696dd2016-08-05 13:56:35 +0200794 /* The next ptb is consecutive to current ptb.
Christian Königafef8b82016-08-12 13:29:18 +0200795 * Don't call the update function now.
Christian König92696dd2016-08-05 13:56:35 +0200796 * Will update two ptbs together in future.
797 */
798 cur_nptes += nptes;
799 } else {
Christian Königafef8b82016-08-12 13:29:18 +0200800 params->func(params, cur_pe_start, cur_dst, cur_nptes,
801 AMDGPU_GPU_PAGE_SIZE, flags);
Christian König92696dd2016-08-05 13:56:35 +0200802
803 cur_pe_start = next_pe_start;
804 cur_nptes = nptes;
805 cur_dst = dst;
806 }
807
808 /* for next ptb*/
809 addr += nptes;
810 dst += nptes * AMDGPU_GPU_PAGE_SIZE;
811 }
812
Christian Königafef8b82016-08-12 13:29:18 +0200813 params->func(params, cur_pe_start, cur_dst, cur_nptes,
814 AMDGPU_GPU_PAGE_SIZE, flags);
Christian König92696dd2016-08-05 13:56:35 +0200815}
816
817/*
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400818 * amdgpu_vm_frag_ptes - add fragment information to PTEs
819 *
Christian König29efc4f2016-08-04 14:52:50 +0200820 * @params: see amdgpu_pte_update_params definition
Christian König92696dd2016-08-05 13:56:35 +0200821 * @vm: requested vm
822 * @start: first PTE to handle
823 * @end: last PTE to handle
824 * @dst: addr those PTEs should point to
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400825 * @flags: hw mapping flags
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400826 */
Christian König27c5f362016-08-04 15:02:49 +0200827static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
Christian König92696dd2016-08-05 13:56:35 +0200828 struct amdgpu_vm *vm,
829 uint64_t start, uint64_t end,
830 uint64_t dst, uint32_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400831{
832 /**
833 * The MC L1 TLB supports variable sized pages, based on a fragment
834 * field in the PTE. When this field is set to a non-zero value, page
835 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
836 * flags are considered valid for all PTEs within the fragment range
837 * and corresponding mappings are assumed to be physically contiguous.
838 *
839 * The L1 TLB can store a single PTE for the whole fragment,
840 * significantly increasing the space available for translation
841 * caching. This leads to large improvements in throughput when the
842 * TLB is under pressure.
843 *
844 * The L2 TLB distributes small and large fragments into two
845 * asymmetric partitions. The large fragment cache is significantly
846 * larger. Thus, we try to use large fragments wherever possible.
847 * Userspace can support this by aligning virtual base address and
848 * allocation size to the fragment size.
849 */
850
Christian Könige2b84e42016-08-08 14:40:18 +0200851 const uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400852
Christian König92696dd2016-08-05 13:56:35 +0200853 uint64_t frag_start = ALIGN(start, frag_align);
854 uint64_t frag_end = end & ~(frag_align - 1);
Christian König31f6c1f2016-01-26 12:37:49 +0100855
Christian Könige2b84e42016-08-08 14:40:18 +0200856 uint32_t frag;
857
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400858 /* system pages are non continuously */
Christian Königb7fc2cb2016-08-11 16:44:15 +0200859 if (params->src || !(flags & AMDGPU_PTE_VALID) ||
Christian König92696dd2016-08-05 13:56:35 +0200860 (frag_start >= frag_end)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400861
Christian König92696dd2016-08-05 13:56:35 +0200862 amdgpu_vm_update_ptes(params, vm, start, end, dst, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400863 return;
864 }
865
Christian Könige2b84e42016-08-08 14:40:18 +0200866 /* use more than 64KB fragment size if possible */
867 frag = lower_32_bits(frag_start | frag_end);
868 frag = likely(frag) ? __ffs(frag) : 31;
869
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400870 /* handle the 4K area at the beginning */
Christian König92696dd2016-08-05 13:56:35 +0200871 if (start != frag_start) {
872 amdgpu_vm_update_ptes(params, vm, start, frag_start,
873 dst, flags);
874 dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400875 }
876
877 /* handle the area in the middle */
Christian König92696dd2016-08-05 13:56:35 +0200878 amdgpu_vm_update_ptes(params, vm, frag_start, frag_end, dst,
Christian Könige2b84e42016-08-08 14:40:18 +0200879 flags | AMDGPU_PTE_FRAG(frag));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400880
881 /* handle the 4K area at the end */
Christian König92696dd2016-08-05 13:56:35 +0200882 if (frag_end != end) {
883 dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
884 amdgpu_vm_update_ptes(params, vm, frag_end, end, dst, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400885 }
886}
887
888/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400889 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
890 *
891 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +0200892 * @exclusive: fence we need to sync to
Christian Königfa3ab3c2016-03-18 21:00:35 +0100893 * @src: address where to copy page table entries from
894 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +0100895 * @vm: requested vm
896 * @start: start of mapped range
897 * @last: last mapped entry
898 * @flags: flags for the entries
899 * @addr: addr to set the area to
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400900 * @fence: optional resulting fence
901 *
Christian Königa14faa62016-01-25 14:27:31 +0100902 * Fill in the page table entries between @start and @last.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400903 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400904 */
905static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
Christian König3cabaa52016-06-06 10:17:58 +0200906 struct fence *exclusive,
Christian Königfa3ab3c2016-03-18 21:00:35 +0100907 uint64_t src,
908 dma_addr_t *pages_addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400909 struct amdgpu_vm *vm,
Christian Königa14faa62016-01-25 14:27:31 +0100910 uint64_t start, uint64_t last,
911 uint32_t flags, uint64_t addr,
912 struct fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400913{
Christian König2d55e452016-02-08 17:37:38 +0100914 struct amdgpu_ring *ring;
Christian Königa1e08d32016-01-26 11:40:46 +0100915 void *owner = AMDGPU_FENCE_OWNER_VM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400916 unsigned nptes, ncmds, ndw;
Christian Königd71518b2016-02-01 12:20:25 +0100917 struct amdgpu_job *job;
Christian König29efc4f2016-08-04 14:52:50 +0200918 struct amdgpu_pte_update_params params;
Chunming Zhou4af9f072015-08-03 12:57:31 +0800919 struct fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400920 int r;
921
Christian Königafef8b82016-08-12 13:29:18 +0200922 memset(&params, 0, sizeof(params));
923 params.adev = adev;
924 params.src = src;
925
Christian König2d55e452016-02-08 17:37:38 +0100926 ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
Christian König27c5f362016-08-04 15:02:49 +0200927
Christian König29efc4f2016-08-04 14:52:50 +0200928 memset(&params, 0, sizeof(params));
Christian König27c5f362016-08-04 15:02:49 +0200929 params.adev = adev;
Christian König29efc4f2016-08-04 14:52:50 +0200930 params.src = src;
Christian König2d55e452016-02-08 17:37:38 +0100931
Christian Königa1e08d32016-01-26 11:40:46 +0100932 /* sync to everything on unmapping */
933 if (!(flags & AMDGPU_PTE_VALID))
934 owner = AMDGPU_FENCE_OWNER_UNDEFINED;
935
Christian Königa14faa62016-01-25 14:27:31 +0100936 nptes = last - start + 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400937
938 /*
939 * reserve space for one command every (1 << BLOCK_SIZE)
940 * entries or 2k dwords (whatever is smaller)
941 */
942 ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;
943
944 /* padding, etc. */
945 ndw = 64;
946
Christian Königb0456f92016-08-11 14:06:54 +0200947 if (src) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400948 /* only copy commands needed */
949 ndw += ncmds * 7;
950
Christian Königafef8b82016-08-12 13:29:18 +0200951 params.func = amdgpu_vm_do_copy_ptes;
952
Christian Königb0456f92016-08-11 14:06:54 +0200953 } else if (pages_addr) {
954 /* copy commands needed */
955 ndw += ncmds * 7;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400956
Christian Königb0456f92016-08-11 14:06:54 +0200957 /* and also PTEs */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400958 ndw += nptes * 2;
959
Christian Königafef8b82016-08-12 13:29:18 +0200960 params.func = amdgpu_vm_do_copy_ptes;
961
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400962 } else {
963 /* set page commands needed */
964 ndw += ncmds * 10;
965
966 /* two extra commands for begin/end of fragment */
967 ndw += 2 * 10;
Christian Königafef8b82016-08-12 13:29:18 +0200968
969 params.func = amdgpu_vm_do_set_ptes;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400970 }
971
Christian Königd71518b2016-02-01 12:20:25 +0100972 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
973 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400974 return r;
Christian Königd71518b2016-02-01 12:20:25 +0100975
Christian König29efc4f2016-08-04 14:52:50 +0200976 params.ib = &job->ibs[0];
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800977
Christian Königb0456f92016-08-11 14:06:54 +0200978 if (!src && pages_addr) {
979 uint64_t *pte;
980 unsigned i;
981
982 /* Put the PTEs at the end of the IB. */
983 i = ndw - nptes * 2;
984 pte= (uint64_t *)&(job->ibs->ptr[i]);
985 params.src = job->ibs->gpu_addr + i * 4;
986
987 for (i = 0; i < nptes; ++i) {
988 pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
989 AMDGPU_GPU_PAGE_SIZE);
990 pte[i] |= flags;
991 }
992 }
993
Christian König3cabaa52016-06-06 10:17:58 +0200994 r = amdgpu_sync_fence(adev, &job->sync, exclusive);
995 if (r)
996 goto error_free;
997
Christian Könige86f9ce2016-02-08 12:13:05 +0100998 r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
Christian Königa1e08d32016-01-26 11:40:46 +0100999 owner);
1000 if (r)
1001 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001002
Christian Königa1e08d32016-01-26 11:40:46 +01001003 r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
1004 if (r)
1005 goto error_free;
1006
Christian König92696dd2016-08-05 13:56:35 +02001007 amdgpu_vm_frag_ptes(&params, vm, start, last + 1, addr, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001008
Christian König29efc4f2016-08-04 14:52:50 +02001009 amdgpu_ring_pad_ib(ring, params.ib);
1010 WARN_ON(params.ib->length_dw > ndw);
Christian König2bd9ccf2016-02-01 12:53:58 +01001011 r = amdgpu_job_submit(job, ring, &vm->entity,
1012 AMDGPU_FENCE_OWNER_VM, &f);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001013 if (r)
1014 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001015
Christian Königbf60efd2015-09-04 10:47:56 +02001016 amdgpu_bo_fence(vm->page_directory, f, true);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001017 if (fence) {
1018 fence_put(*fence);
1019 *fence = fence_get(f);
1020 }
Chunming Zhou281b4222015-08-12 12:58:31 +08001021 fence_put(f);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001022 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001023
1024error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001025 amdgpu_job_free(job);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001026 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001027}
1028
1029/**
Christian Königa14faa62016-01-25 14:27:31 +01001030 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
1031 *
1032 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +02001033 * @exclusive: fence we need to sync to
Christian König8358dce2016-03-30 10:50:25 +02001034 * @gtt_flags: flags as they are used for GTT
1035 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +01001036 * @vm: requested vm
1037 * @mapping: mapped range and flags to use for the update
1038 * @addr: addr to set the area to
Christian König8358dce2016-03-30 10:50:25 +02001039 * @flags: HW flags for the mapping
Christian Königa14faa62016-01-25 14:27:31 +01001040 * @fence: optional resulting fence
1041 *
1042 * Split the mapping into smaller chunks so that each update fits
1043 * into a SDMA IB.
1044 * Returns 0 for success, -EINVAL for failure.
1045 */
1046static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
Christian König3cabaa52016-06-06 10:17:58 +02001047 struct fence *exclusive,
Christian Königa14faa62016-01-25 14:27:31 +01001048 uint32_t gtt_flags,
Christian König8358dce2016-03-30 10:50:25 +02001049 dma_addr_t *pages_addr,
Christian Königa14faa62016-01-25 14:27:31 +01001050 struct amdgpu_vm *vm,
1051 struct amdgpu_bo_va_mapping *mapping,
Christian Königfa3ab3c2016-03-18 21:00:35 +01001052 uint32_t flags, uint64_t addr,
1053 struct fence **fence)
Christian Königa14faa62016-01-25 14:27:31 +01001054{
1055 const uint64_t max_size = 64ULL * 1024ULL * 1024ULL / AMDGPU_GPU_PAGE_SIZE;
1056
Christian Königfa3ab3c2016-03-18 21:00:35 +01001057 uint64_t src = 0, start = mapping->it.start;
Christian Königa14faa62016-01-25 14:27:31 +01001058 int r;
1059
1060 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1061 * but in case of something, we filter the flags in first place
1062 */
1063 if (!(mapping->flags & AMDGPU_PTE_READABLE))
1064 flags &= ~AMDGPU_PTE_READABLE;
1065 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1066 flags &= ~AMDGPU_PTE_WRITEABLE;
1067
1068 trace_amdgpu_vm_bo_update(mapping);
1069
Christian König8358dce2016-03-30 10:50:25 +02001070 if (pages_addr) {
Christian Königfa3ab3c2016-03-18 21:00:35 +01001071 if (flags == gtt_flags)
1072 src = adev->gart.table_addr + (addr >> 12) * 8;
Christian Königfa3ab3c2016-03-18 21:00:35 +01001073 addr = 0;
1074 }
Christian Königa14faa62016-01-25 14:27:31 +01001075 addr += mapping->offset;
1076
Christian König8358dce2016-03-30 10:50:25 +02001077 if (!pages_addr || src)
Christian König3cabaa52016-06-06 10:17:58 +02001078 return amdgpu_vm_bo_update_mapping(adev, exclusive,
1079 src, pages_addr, vm,
Christian Königa14faa62016-01-25 14:27:31 +01001080 start, mapping->it.last,
1081 flags, addr, fence);
1082
1083 while (start != mapping->it.last + 1) {
1084 uint64_t last;
1085
Felix Kuehlingfb29b572016-03-03 19:13:20 -05001086 last = min((uint64_t)mapping->it.last, start + max_size - 1);
Christian König3cabaa52016-06-06 10:17:58 +02001087 r = amdgpu_vm_bo_update_mapping(adev, exclusive,
1088 src, pages_addr, vm,
Christian Königa14faa62016-01-25 14:27:31 +01001089 start, last, flags, addr,
1090 fence);
1091 if (r)
1092 return r;
1093
1094 start = last + 1;
Felix Kuehlingfb29b572016-03-03 19:13:20 -05001095 addr += max_size * AMDGPU_GPU_PAGE_SIZE;
Christian Königa14faa62016-01-25 14:27:31 +01001096 }
1097
1098 return 0;
1099}
1100
1101/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001102 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1103 *
1104 * @adev: amdgpu_device pointer
1105 * @bo_va: requested BO and VM object
1106 * @mem: ttm mem
1107 *
1108 * Fill in the page table entries for @bo_va.
1109 * Returns 0 for success, -EINVAL for failure.
1110 *
1111 * Object have to be reserved and mutex must be locked!
1112 */
1113int amdgpu_vm_bo_update(struct amdgpu_device *adev,
1114 struct amdgpu_bo_va *bo_va,
1115 struct ttm_mem_reg *mem)
1116{
1117 struct amdgpu_vm *vm = bo_va->vm;
1118 struct amdgpu_bo_va_mapping *mapping;
Christian König8358dce2016-03-30 10:50:25 +02001119 dma_addr_t *pages_addr = NULL;
Christian Königfa3ab3c2016-03-18 21:00:35 +01001120 uint32_t gtt_flags, flags;
Christian König3cabaa52016-06-06 10:17:58 +02001121 struct fence *exclusive;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001122 uint64_t addr;
1123 int r;
1124
1125 if (mem) {
Christian König8358dce2016-03-30 10:50:25 +02001126 struct ttm_dma_tt *ttm;
1127
Christian Königb7d698d2015-09-07 12:32:09 +02001128 addr = (u64)mem->start << PAGE_SHIFT;
Christian König9ab21462015-11-30 14:19:26 +01001129 switch (mem->mem_type) {
1130 case TTM_PL_TT:
Christian König8358dce2016-03-30 10:50:25 +02001131 ttm = container_of(bo_va->bo->tbo.ttm, struct
1132 ttm_dma_tt, ttm);
1133 pages_addr = ttm->dma_address;
Christian König9ab21462015-11-30 14:19:26 +01001134 break;
1135
1136 case TTM_PL_VRAM:
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001137 addr += adev->vm_manager.vram_base_offset;
Christian König9ab21462015-11-30 14:19:26 +01001138 break;
1139
1140 default:
1141 break;
1142 }
Christian König3cabaa52016-06-06 10:17:58 +02001143
1144 exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001145 } else {
1146 addr = 0;
Christian König3cabaa52016-06-06 10:17:58 +02001147 exclusive = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001148 }
1149
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001150 flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
Christian Königfa3ab3c2016-03-18 21:00:35 +01001151 gtt_flags = (adev == bo_va->bo->adev) ? flags : 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001152
Christian König7fc11952015-07-30 11:53:42 +02001153 spin_lock(&vm->status_lock);
1154 if (!list_empty(&bo_va->vm_status))
1155 list_splice_init(&bo_va->valids, &bo_va->invalids);
1156 spin_unlock(&vm->status_lock);
1157
1158 list_for_each_entry(mapping, &bo_va->invalids, list) {
Christian König3cabaa52016-06-06 10:17:58 +02001159 r = amdgpu_vm_bo_split_mapping(adev, exclusive,
1160 gtt_flags, pages_addr, vm,
Christian König8358dce2016-03-30 10:50:25 +02001161 mapping, flags, addr,
1162 &bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001163 if (r)
1164 return r;
1165 }
1166
Christian Königd6c10f62015-09-28 12:00:23 +02001167 if (trace_amdgpu_vm_bo_mapping_enabled()) {
1168 list_for_each_entry(mapping, &bo_va->valids, list)
1169 trace_amdgpu_vm_bo_mapping(mapping);
1170
1171 list_for_each_entry(mapping, &bo_va->invalids, list)
1172 trace_amdgpu_vm_bo_mapping(mapping);
1173 }
1174
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001175 spin_lock(&vm->status_lock);
monk.liu6d1d0ef2015-08-14 13:36:41 +08001176 list_splice_init(&bo_va->invalids, &bo_va->valids);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001177 list_del_init(&bo_va->vm_status);
Christian König7fc11952015-07-30 11:53:42 +02001178 if (!mem)
1179 list_add(&bo_va->vm_status, &vm->cleared);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001180 spin_unlock(&vm->status_lock);
1181
1182 return 0;
1183}
1184
1185/**
1186 * amdgpu_vm_clear_freed - clear freed BOs in the PT
1187 *
1188 * @adev: amdgpu_device pointer
1189 * @vm: requested vm
1190 *
1191 * Make sure all freed BOs are cleared in the PT.
1192 * Returns 0 for success.
1193 *
1194 * PTs have to be reserved and mutex must be locked!
1195 */
1196int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1197 struct amdgpu_vm *vm)
1198{
1199 struct amdgpu_bo_va_mapping *mapping;
1200 int r;
1201
1202 while (!list_empty(&vm->freed)) {
1203 mapping = list_first_entry(&vm->freed,
1204 struct amdgpu_bo_va_mapping, list);
1205 list_del(&mapping->list);
Christian Könige17841b2016-03-08 17:52:01 +01001206
Christian König3cabaa52016-06-06 10:17:58 +02001207 r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
Christian Königfa3ab3c2016-03-18 21:00:35 +01001208 0, 0, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001209 kfree(mapping);
1210 if (r)
1211 return r;
1212
1213 }
1214 return 0;
1215
1216}
1217
1218/**
1219 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
1220 *
1221 * @adev: amdgpu_device pointer
1222 * @vm: requested vm
1223 *
1224 * Make sure all invalidated BOs are cleared in the PT.
1225 * Returns 0 for success.
1226 *
1227 * PTs have to be reserved and mutex must be locked!
1228 */
1229int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
monk.liucfe2c972015-05-26 15:01:54 +08001230 struct amdgpu_vm *vm, struct amdgpu_sync *sync)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001231{
monk.liucfe2c972015-05-26 15:01:54 +08001232 struct amdgpu_bo_va *bo_va = NULL;
Christian König91e1a522015-07-06 22:06:40 +02001233 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001234
1235 spin_lock(&vm->status_lock);
1236 while (!list_empty(&vm->invalidated)) {
1237 bo_va = list_first_entry(&vm->invalidated,
1238 struct amdgpu_bo_va, vm_status);
1239 spin_unlock(&vm->status_lock);
Christian König32b41ac2016-03-08 18:03:27 +01001240
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001241 r = amdgpu_vm_bo_update(adev, bo_va, NULL);
1242 if (r)
1243 return r;
1244
1245 spin_lock(&vm->status_lock);
1246 }
1247 spin_unlock(&vm->status_lock);
1248
monk.liucfe2c972015-05-26 15:01:54 +08001249 if (bo_va)
Chunming Zhoubb1e38a42015-08-03 18:19:38 +08001250 r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
Christian König91e1a522015-07-06 22:06:40 +02001251
1252 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001253}
1254
1255/**
1256 * amdgpu_vm_bo_add - add a bo to a specific vm
1257 *
1258 * @adev: amdgpu_device pointer
1259 * @vm: requested vm
1260 * @bo: amdgpu buffer object
1261 *
Christian König8843dbb2016-01-26 12:17:11 +01001262 * Add @bo into the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001263 * Add @bo to the list of bos associated with the vm
1264 * Returns newly added bo_va or NULL for failure
1265 *
1266 * Object has to be reserved!
1267 */
1268struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
1269 struct amdgpu_vm *vm,
1270 struct amdgpu_bo *bo)
1271{
1272 struct amdgpu_bo_va *bo_va;
1273
1274 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
1275 if (bo_va == NULL) {
1276 return NULL;
1277 }
1278 bo_va->vm = vm;
1279 bo_va->bo = bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001280 bo_va->ref_count = 1;
1281 INIT_LIST_HEAD(&bo_va->bo_list);
Christian König7fc11952015-07-30 11:53:42 +02001282 INIT_LIST_HEAD(&bo_va->valids);
1283 INIT_LIST_HEAD(&bo_va->invalids);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001284 INIT_LIST_HEAD(&bo_va->vm_status);
Christian König32b41ac2016-03-08 18:03:27 +01001285
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001286 list_add_tail(&bo_va->bo_list, &bo->va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001287
1288 return bo_va;
1289}
1290
1291/**
1292 * amdgpu_vm_bo_map - map bo inside a vm
1293 *
1294 * @adev: amdgpu_device pointer
1295 * @bo_va: bo_va to store the address
1296 * @saddr: where to map the BO
1297 * @offset: requested offset in the BO
1298 * @flags: attributes of pages (read/write/valid/etc.)
1299 *
1300 * Add a mapping of the BO at the specefied addr into the VM.
1301 * Returns 0 for success, error for failure.
1302 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08001303 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001304 */
1305int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1306 struct amdgpu_bo_va *bo_va,
1307 uint64_t saddr, uint64_t offset,
1308 uint64_t size, uint32_t flags)
1309{
1310 struct amdgpu_bo_va_mapping *mapping;
1311 struct amdgpu_vm *vm = bo_va->vm;
1312 struct interval_tree_node *it;
1313 unsigned last_pfn, pt_idx;
1314 uint64_t eaddr;
1315 int r;
1316
Christian König0be52de2015-05-18 14:37:27 +02001317 /* validate the parameters */
1318 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
Chunming Zhou49b02b12015-11-13 14:18:38 +08001319 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
Christian König0be52de2015-05-18 14:37:27 +02001320 return -EINVAL;
Christian König0be52de2015-05-18 14:37:27 +02001321
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001322 /* make sure object fit at this offset */
Felix Kuehling005ae952015-11-23 17:43:48 -05001323 eaddr = saddr + size - 1;
Chunming Zhou49b02b12015-11-13 14:18:38 +08001324 if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo)))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001325 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001326
1327 last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
Felix Kuehling005ae952015-11-23 17:43:48 -05001328 if (last_pfn >= adev->vm_manager.max_pfn) {
1329 dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001330 last_pfn, adev->vm_manager.max_pfn);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001331 return -EINVAL;
1332 }
1333
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001334 saddr /= AMDGPU_GPU_PAGE_SIZE;
1335 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1336
Felix Kuehling005ae952015-11-23 17:43:48 -05001337 it = interval_tree_iter_first(&vm->va, saddr, eaddr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001338 if (it) {
1339 struct amdgpu_bo_va_mapping *tmp;
1340 tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
1341 /* bo and tmp overlap, invalid addr */
1342 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1343 "0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
1344 tmp->it.start, tmp->it.last + 1);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001345 r = -EINVAL;
Chunming Zhouf48b2652015-10-16 14:06:19 +08001346 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001347 }
1348
1349 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1350 if (!mapping) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001351 r = -ENOMEM;
Chunming Zhouf48b2652015-10-16 14:06:19 +08001352 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001353 }
1354
1355 INIT_LIST_HEAD(&mapping->list);
1356 mapping->it.start = saddr;
Felix Kuehling005ae952015-11-23 17:43:48 -05001357 mapping->it.last = eaddr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001358 mapping->offset = offset;
1359 mapping->flags = flags;
1360
Christian König7fc11952015-07-30 11:53:42 +02001361 list_add(&mapping->list, &bo_va->invalids);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001362 interval_tree_insert(&mapping->it, &vm->va);
1363
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001364 /* Make sure the page tables are allocated */
1365 saddr >>= amdgpu_vm_block_size;
1366 eaddr >>= amdgpu_vm_block_size;
1367
1368 BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));
1369
1370 if (eaddr > vm->max_pde_used)
1371 vm->max_pde_used = eaddr;
1372
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001373 /* walk over the address space and allocate the page tables */
1374 for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
Christian Königbf60efd2015-09-04 10:47:56 +02001375 struct reservation_object *resv = vm->page_directory->tbo.resv;
Christian Königee1782c2015-12-11 21:01:23 +01001376 struct amdgpu_bo_list_entry *entry;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001377 struct amdgpu_bo *pt;
1378
Christian Königee1782c2015-12-11 21:01:23 +01001379 entry = &vm->page_tables[pt_idx].entry;
1380 if (entry->robj)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001381 continue;
1382
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001383 r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
1384 AMDGPU_GPU_PAGE_SIZE, true,
Alex Deucher857d9132015-08-27 00:14:16 -04001385 AMDGPU_GEM_DOMAIN_VRAM,
Chunming Zhou1baa4392016-08-04 13:59:32 +08001386 AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
1387 AMDGPU_GEM_CREATE_SHADOW,
Christian Königbf60efd2015-09-04 10:47:56 +02001388 NULL, resv, &pt);
Chunming Zhou49b02b12015-11-13 14:18:38 +08001389 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001390 goto error_free;
Chunming Zhou49b02b12015-11-13 14:18:38 +08001391
Christian König82b9c552015-11-27 16:49:00 +01001392 /* Keep a reference to the page table to avoid freeing
1393 * them up in the wrong order.
1394 */
1395 pt->parent = amdgpu_bo_ref(vm->page_directory);
1396
Christian König2bd9ccf2016-02-01 12:53:58 +01001397 r = amdgpu_vm_clear_bo(adev, vm, pt);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001398 if (r) {
1399 amdgpu_bo_unref(&pt);
1400 goto error_free;
1401 }
1402
Christian Königee1782c2015-12-11 21:01:23 +01001403 entry->robj = pt;
Christian Königee1782c2015-12-11 21:01:23 +01001404 entry->priority = 0;
1405 entry->tv.bo = &entry->robj->tbo;
1406 entry->tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +01001407 entry->user_pages = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001408 vm->page_tables[pt_idx].addr = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001409 }
1410
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001411 return 0;
1412
1413error_free:
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001414 list_del(&mapping->list);
1415 interval_tree_remove(&mapping->it, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02001416 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001417 kfree(mapping);
1418
Chunming Zhouf48b2652015-10-16 14:06:19 +08001419error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001420 return r;
1421}
1422
1423/**
1424 * amdgpu_vm_bo_unmap - remove bo mapping from vm
1425 *
1426 * @adev: amdgpu_device pointer
1427 * @bo_va: bo_va to remove the address from
1428 * @saddr: where to the BO is mapped
1429 *
1430 * Remove a mapping of the BO at the specefied addr from the VM.
1431 * Returns 0 for success, error for failure.
1432 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08001433 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001434 */
1435int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
1436 struct amdgpu_bo_va *bo_va,
1437 uint64_t saddr)
1438{
1439 struct amdgpu_bo_va_mapping *mapping;
1440 struct amdgpu_vm *vm = bo_va->vm;
Christian König7fc11952015-07-30 11:53:42 +02001441 bool valid = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001442
Christian König6c7fc502015-06-05 20:56:17 +02001443 saddr /= AMDGPU_GPU_PAGE_SIZE;
Christian König32b41ac2016-03-08 18:03:27 +01001444
Christian König7fc11952015-07-30 11:53:42 +02001445 list_for_each_entry(mapping, &bo_va->valids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001446 if (mapping->it.start == saddr)
1447 break;
1448 }
1449
Christian König7fc11952015-07-30 11:53:42 +02001450 if (&mapping->list == &bo_va->valids) {
1451 valid = false;
1452
1453 list_for_each_entry(mapping, &bo_va->invalids, list) {
1454 if (mapping->it.start == saddr)
1455 break;
1456 }
1457
Christian König32b41ac2016-03-08 18:03:27 +01001458 if (&mapping->list == &bo_va->invalids)
Christian König7fc11952015-07-30 11:53:42 +02001459 return -ENOENT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001460 }
Christian König32b41ac2016-03-08 18:03:27 +01001461
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001462 list_del(&mapping->list);
1463 interval_tree_remove(&mapping->it, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02001464 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001465
Christian Könige17841b2016-03-08 17:52:01 +01001466 if (valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001467 list_add(&mapping->list, &vm->freed);
Christian Könige17841b2016-03-08 17:52:01 +01001468 else
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001469 kfree(mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001470
1471 return 0;
1472}
1473
1474/**
1475 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
1476 *
1477 * @adev: amdgpu_device pointer
1478 * @bo_va: requested bo_va
1479 *
Christian König8843dbb2016-01-26 12:17:11 +01001480 * Remove @bo_va->bo from the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001481 *
1482 * Object have to be reserved!
1483 */
1484void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
1485 struct amdgpu_bo_va *bo_va)
1486{
1487 struct amdgpu_bo_va_mapping *mapping, *next;
1488 struct amdgpu_vm *vm = bo_va->vm;
1489
1490 list_del(&bo_va->bo_list);
1491
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001492 spin_lock(&vm->status_lock);
1493 list_del(&bo_va->vm_status);
1494 spin_unlock(&vm->status_lock);
1495
Christian König7fc11952015-07-30 11:53:42 +02001496 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001497 list_del(&mapping->list);
1498 interval_tree_remove(&mapping->it, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02001499 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Christian König7fc11952015-07-30 11:53:42 +02001500 list_add(&mapping->list, &vm->freed);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001501 }
Christian König7fc11952015-07-30 11:53:42 +02001502 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
1503 list_del(&mapping->list);
1504 interval_tree_remove(&mapping->it, &vm->va);
1505 kfree(mapping);
1506 }
Christian König32b41ac2016-03-08 18:03:27 +01001507
Chunming Zhoubb1e38a42015-08-03 18:19:38 +08001508 fence_put(bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001509 kfree(bo_va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001510}
1511
1512/**
1513 * amdgpu_vm_bo_invalidate - mark the bo as invalid
1514 *
1515 * @adev: amdgpu_device pointer
1516 * @vm: requested vm
1517 * @bo: amdgpu buffer object
1518 *
Christian König8843dbb2016-01-26 12:17:11 +01001519 * Mark @bo as invalid.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001520 */
1521void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
1522 struct amdgpu_bo *bo)
1523{
1524 struct amdgpu_bo_va *bo_va;
1525
1526 list_for_each_entry(bo_va, &bo->va, bo_list) {
Christian König7fc11952015-07-30 11:53:42 +02001527 spin_lock(&bo_va->vm->status_lock);
1528 if (list_empty(&bo_va->vm_status))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001529 list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
Christian König7fc11952015-07-30 11:53:42 +02001530 spin_unlock(&bo_va->vm->status_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001531 }
1532}
1533
1534/**
1535 * amdgpu_vm_init - initialize a vm instance
1536 *
1537 * @adev: amdgpu_device pointer
1538 * @vm: requested vm
1539 *
Christian König8843dbb2016-01-26 12:17:11 +01001540 * Init @vm fields.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001541 */
1542int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1543{
1544 const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
1545 AMDGPU_VM_PTE_COUNT * 8);
Michel Dänzer9571e1d2016-01-19 17:59:46 +09001546 unsigned pd_size, pd_entries;
Christian König2d55e452016-02-08 17:37:38 +01001547 unsigned ring_instance;
1548 struct amdgpu_ring *ring;
Christian König2bd9ccf2016-02-01 12:53:58 +01001549 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001550 int i, r;
1551
Christian Königbcb1ba32016-03-08 15:40:11 +01001552 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
1553 vm->ids[i] = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001554 vm->va = RB_ROOT;
Chunming Zhou031e2982016-04-25 10:19:13 +08001555 vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001556 spin_lock_init(&vm->status_lock);
1557 INIT_LIST_HEAD(&vm->invalidated);
Christian König7fc11952015-07-30 11:53:42 +02001558 INIT_LIST_HEAD(&vm->cleared);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001559 INIT_LIST_HEAD(&vm->freed);
Christian König20250212016-03-08 17:58:35 +01001560
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001561 pd_size = amdgpu_vm_directory_size(adev);
1562 pd_entries = amdgpu_vm_num_pdes(adev);
1563
1564 /* allocate page table array */
Michel Dänzer9571e1d2016-01-19 17:59:46 +09001565 vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001566 if (vm->page_tables == NULL) {
1567 DRM_ERROR("Cannot allocate memory for page table array\n");
1568 return -ENOMEM;
1569 }
1570
Christian König2bd9ccf2016-02-01 12:53:58 +01001571 /* create scheduler entity for page table updates */
Christian König2d55e452016-02-08 17:37:38 +01001572
1573 ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
1574 ring_instance %= adev->vm_manager.vm_pte_num_rings;
1575 ring = adev->vm_manager.vm_pte_rings[ring_instance];
Christian König2bd9ccf2016-02-01 12:53:58 +01001576 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
1577 r = amd_sched_entity_init(&ring->sched, &vm->entity,
1578 rq, amdgpu_sched_jobs);
1579 if (r)
1580 return r;
1581
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +02001582 vm->page_directory_fence = NULL;
1583
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001584 r = amdgpu_bo_create(adev, pd_size, align, true,
Alex Deucher857d9132015-08-27 00:14:16 -04001585 AMDGPU_GEM_DOMAIN_VRAM,
Chunming Zhou1baa4392016-08-04 13:59:32 +08001586 AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
1587 AMDGPU_GEM_CREATE_SHADOW,
Christian König72d76682015-09-03 17:34:59 +02001588 NULL, NULL, &vm->page_directory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001589 if (r)
Christian König2bd9ccf2016-02-01 12:53:58 +01001590 goto error_free_sched_entity;
1591
Chunming Zhouef9f0a82015-11-13 13:43:22 +08001592 r = amdgpu_bo_reserve(vm->page_directory, false);
Christian König2bd9ccf2016-02-01 12:53:58 +01001593 if (r)
1594 goto error_free_page_directory;
1595
1596 r = amdgpu_vm_clear_bo(adev, vm, vm->page_directory);
Chunming Zhouef9f0a82015-11-13 13:43:22 +08001597 amdgpu_bo_unreserve(vm->page_directory);
Christian König2bd9ccf2016-02-01 12:53:58 +01001598 if (r)
1599 goto error_free_page_directory;
Christian König5a712a82016-06-21 16:28:15 +02001600 vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001601
1602 return 0;
Christian König2bd9ccf2016-02-01 12:53:58 +01001603
1604error_free_page_directory:
1605 amdgpu_bo_unref(&vm->page_directory);
1606 vm->page_directory = NULL;
1607
1608error_free_sched_entity:
1609 amd_sched_entity_fini(&ring->sched, &vm->entity);
1610
1611 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001612}
1613
1614/**
1615 * amdgpu_vm_fini - tear down a vm instance
1616 *
1617 * @adev: amdgpu_device pointer
1618 * @vm: requested vm
1619 *
Christian König8843dbb2016-01-26 12:17:11 +01001620 * Tear down @vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001621 * Unbind the VM and remove all bos from the vm bo list
1622 */
1623void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1624{
1625 struct amdgpu_bo_va_mapping *mapping, *tmp;
1626 int i;
1627
Christian König2d55e452016-02-08 17:37:38 +01001628 amd_sched_entity_fini(vm->entity.sched, &vm->entity);
Christian König2bd9ccf2016-02-01 12:53:58 +01001629
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001630 if (!RB_EMPTY_ROOT(&vm->va)) {
1631 dev_err(adev->dev, "still active bo inside vm\n");
1632 }
1633 rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
1634 list_del(&mapping->list);
1635 interval_tree_remove(&mapping->it, &vm->va);
1636 kfree(mapping);
1637 }
1638 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
1639 list_del(&mapping->list);
1640 kfree(mapping);
1641 }
1642
Chunming Zhou1baa4392016-08-04 13:59:32 +08001643 for (i = 0; i < amdgpu_vm_num_pdes(adev); i++) {
1644 if (vm->page_tables[i].entry.robj &&
1645 vm->page_tables[i].entry.robj->shadow)
1646 amdgpu_bo_unref(&vm->page_tables[i].entry.robj->shadow);
Christian Königee1782c2015-12-11 21:01:23 +01001647 amdgpu_bo_unref(&vm->page_tables[i].entry.robj);
Chunming Zhou1baa4392016-08-04 13:59:32 +08001648 }
Michel Dänzer9571e1d2016-01-19 17:59:46 +09001649 drm_free_large(vm->page_tables);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001650
Chunming Zhou1baa4392016-08-04 13:59:32 +08001651 if (vm->page_directory->shadow)
1652 amdgpu_bo_unref(&vm->page_directory->shadow);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001653 amdgpu_bo_unref(&vm->page_directory);
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +02001654 fence_put(vm->page_directory_fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001655}
Christian Königea89f8c2015-11-15 20:52:06 +01001656
1657/**
Christian Königa9a78b32016-01-21 10:19:11 +01001658 * amdgpu_vm_manager_init - init the VM manager
1659 *
1660 * @adev: amdgpu_device pointer
1661 *
1662 * Initialize the VM manager structures
1663 */
1664void amdgpu_vm_manager_init(struct amdgpu_device *adev)
1665{
1666 unsigned i;
1667
1668 INIT_LIST_HEAD(&adev->vm_manager.ids_lru);
1669
1670 /* skip over VMID 0, since it is the system VM */
Christian König971fe9a92016-03-01 15:09:25 +01001671 for (i = 1; i < adev->vm_manager.num_ids; ++i) {
1672 amdgpu_vm_reset_id(adev, i);
Christian König832a9022016-02-15 12:33:02 +01001673 amdgpu_sync_create(&adev->vm_manager.ids[i].active);
Christian Königa9a78b32016-01-21 10:19:11 +01001674 list_add_tail(&adev->vm_manager.ids[i].list,
1675 &adev->vm_manager.ids_lru);
Christian König971fe9a92016-03-01 15:09:25 +01001676 }
Christian König2d55e452016-02-08 17:37:38 +01001677
Christian König1fbb2e92016-06-01 10:47:36 +02001678 adev->vm_manager.fence_context = fence_context_alloc(AMDGPU_MAX_RINGS);
1679 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
1680 adev->vm_manager.seqno[i] = 0;
1681
Christian König2d55e452016-02-08 17:37:38 +01001682 atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
Christian Königb1c8a812016-05-04 10:34:03 +02001683 atomic64_set(&adev->vm_manager.client_counter, 0);
Christian Königa9a78b32016-01-21 10:19:11 +01001684}
1685
1686/**
Christian Königea89f8c2015-11-15 20:52:06 +01001687 * amdgpu_vm_manager_fini - cleanup VM manager
1688 *
1689 * @adev: amdgpu_device pointer
1690 *
1691 * Cleanup the VM manager and free resources.
1692 */
1693void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
1694{
1695 unsigned i;
1696
Christian Königbcb1ba32016-03-08 15:40:11 +01001697 for (i = 0; i < AMDGPU_NUM_VM; ++i) {
1698 struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];
1699
Christian König832a9022016-02-15 12:33:02 +01001700 fence_put(adev->vm_manager.ids[i].first);
1701 amdgpu_sync_free(&adev->vm_manager.ids[i].active);
Christian Königbcb1ba32016-03-08 15:40:11 +01001702 fence_put(id->flushed_updates);
1703 }
Christian Königea89f8c2015-11-15 20:52:06 +01001704}