blob: bb7037c6c34744c84d292f46aae5db388a12054c [file] [log] [blame]
Zhi Wang12d14cc2016-08-30 11:06:17 +08001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Kevin Tian <kevin.tian@intel.com>
25 * Eddie Dong <eddie.dong@intel.com>
26 * Zhiyuan Lv <zhiyuan.lv@intel.com>
27 *
28 * Contributors:
29 * Min He <min.he@intel.com>
30 * Tina Zhang <tina.zhang@intel.com>
31 * Pei Zhang <pei.zhang@intel.com>
32 * Niu Bing <bing.niu@intel.com>
33 * Ping Gao <ping.a.gao@intel.com>
34 * Zhi Wang <zhi.a.wang@intel.com>
35 *
36
37 */
38
39#include "i915_drv.h"
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +080040#include "gvt.h"
41#include "i915_pvinfo.h"
Zhi Wang12d14cc2016-08-30 11:06:17 +080042
Zhi Wange39c5ad2016-09-02 13:33:29 +080043/* XXX FIXME i915 has changed PP_XXX definition */
44#define PCH_PP_STATUS _MMIO(0xc7200)
45#define PCH_PP_CONTROL _MMIO(0xc7204)
46#define PCH_PP_ON_DELAYS _MMIO(0xc7208)
47#define PCH_PP_OFF_DELAYS _MMIO(0xc720c)
48#define PCH_PP_DIVISOR _MMIO(0xc7210)
49
Zhi Wang12d14cc2016-08-30 11:06:17 +080050/* Register contains RO bits */
51#define F_RO (1 << 0)
52/* Register contains graphics address */
53#define F_GMADR (1 << 1)
54/* Mode mask registers with high 16 bits as the mask bits */
55#define F_MODE_MASK (1 << 2)
56/* This reg can be accessed by GPU commands */
57#define F_CMD_ACCESS (1 << 3)
58/* This reg has been accessed by a VM */
59#define F_ACCESSED (1 << 4)
60/* This reg has been accessed through GPU commands */
61#define F_CMD_ACCESSED (1 << 5)
62/* This reg could be accessed by unaligned address */
63#define F_UNALIGN (1 << 6)
64
65unsigned long intel_gvt_get_device_type(struct intel_gvt *gvt)
66{
67 if (IS_BROADWELL(gvt->dev_priv))
68 return D_BDW;
69 else if (IS_SKYLAKE(gvt->dev_priv))
70 return D_SKL;
Xu Hane3476c02017-03-29 10:13:59 +080071 else if (IS_KABYLAKE(gvt->dev_priv))
72 return D_KBL;
Zhi Wang12d14cc2016-08-30 11:06:17 +080073
74 return 0;
75}
76
77bool intel_gvt_match_device(struct intel_gvt *gvt,
78 unsigned long device)
79{
80 return intel_gvt_get_device_type(gvt) & device;
81}
82
Zhi Wange39c5ad2016-09-02 13:33:29 +080083static void read_vreg(struct intel_vgpu *vgpu, unsigned int offset,
84 void *p_data, unsigned int bytes)
85{
86 memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes);
87}
88
89static void write_vreg(struct intel_vgpu *vgpu, unsigned int offset,
90 void *p_data, unsigned int bytes)
91{
92 memcpy(&vgpu_vreg(vgpu, offset), p_data, bytes);
93}
94
Zhi Wang12d14cc2016-08-30 11:06:17 +080095static int new_mmio_info(struct intel_gvt *gvt,
96 u32 offset, u32 flags, u32 size,
97 u32 addr_mask, u32 ro_mask, u32 device,
Nicolas Iooss3e70c5d2016-12-26 14:52:23 +010098 int (*read)(struct intel_vgpu *, unsigned int, void *, unsigned int),
99 int (*write)(struct intel_vgpu *, unsigned int, void *, unsigned int))
Zhi Wang12d14cc2016-08-30 11:06:17 +0800100{
101 struct intel_gvt_mmio_info *info, *p;
102 u32 start, end, i;
103
104 if (!intel_gvt_match_device(gvt, device))
105 return 0;
106
107 if (WARN_ON(!IS_ALIGNED(offset, 4)))
108 return -EINVAL;
109
110 start = offset;
111 end = offset + size;
112
113 for (i = start; i < end; i += 4) {
114 info = kzalloc(sizeof(*info), GFP_KERNEL);
115 if (!info)
116 return -ENOMEM;
117
118 info->offset = i;
119 p = intel_gvt_find_mmio_info(gvt, info->offset);
120 if (p)
121 gvt_err("dup mmio definition offset %x\n",
122 info->offset);
123 info->size = size;
124 info->length = (i + 4) < end ? 4 : (end - i);
125 info->addr_mask = addr_mask;
Zhao Yan4ec3dd82017-03-02 15:12:47 +0800126 info->ro_mask = ro_mask;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800127 info->device = device;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800128 info->read = read ? read : intel_vgpu_default_mmio_read;
129 info->write = write ? write : intel_vgpu_default_mmio_write;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800130 gvt->mmio.mmio_attribute[info->offset / 4] = flags;
131 INIT_HLIST_NODE(&info->node);
132 hash_add(gvt->mmio.mmio_info_table, &info->node, info->offset);
133 }
134 return 0;
135}
136
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400137static int render_mmio_to_ring_id(struct intel_gvt *gvt, unsigned int reg)
138{
Zhenyu Wang0fac21e2016-10-20 13:30:33 +0800139 enum intel_engine_id id;
140 struct intel_engine_cs *engine;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400141
142 reg &= ~GENMASK(11, 0);
Zhenyu Wang0fac21e2016-10-20 13:30:33 +0800143 for_each_engine(engine, gvt->dev_priv, id) {
144 if (engine->mmio_base == reg)
145 return id;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400146 }
147 return -1;
148}
149
Zhi Wange39c5ad2016-09-02 13:33:29 +0800150#define offset_to_fence_num(offset) \
151 ((offset - i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0))) >> 3)
152
153#define fence_num_to_offset(num) \
154 (num * 8 + i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0)))
155
Min Hefd64be62017-02-17 15:02:36 +0800156
157static void enter_failsafe_mode(struct intel_vgpu *vgpu, int reason)
158{
159 switch (reason) {
160 case GVT_FAILSAFE_UNSUPPORTED_GUEST:
161 pr_err("Detected your guest driver doesn't support GVT-g.\n");
162 break;
Min Hea33fc7a2017-02-17 16:42:38 +0800163 case GVT_FAILSAFE_INSUFFICIENT_RESOURCE:
164 pr_err("Graphics resource is not enough for the guest\n");
Min Hefd64be62017-02-17 15:02:36 +0800165 default:
166 break;
167 }
168 pr_err("Now vgpu %d will enter failsafe mode.\n", vgpu->id);
169 vgpu->failsafe = true;
170}
171
Zhi Wange39c5ad2016-09-02 13:33:29 +0800172static int sanitize_fence_mmio_access(struct intel_vgpu *vgpu,
173 unsigned int fence_num, void *p_data, unsigned int bytes)
174{
175 if (fence_num >= vgpu_fence_sz(vgpu)) {
Min Hefd64be62017-02-17 15:02:36 +0800176
177 /* When guest access oob fence regs without access
178 * pv_info first, we treat guest not supporting GVT,
179 * and we will let vgpu enter failsafe mode.
180 */
Zhao, Xindad1be3712017-02-17 14:38:33 +0800181 if (!vgpu->pv_notified)
Min Hefd64be62017-02-17 15:02:36 +0800182 enter_failsafe_mode(vgpu,
183 GVT_FAILSAFE_UNSUPPORTED_GUEST);
Zhao, Xindad1be3712017-02-17 14:38:33 +0800184
185 if (!vgpu->mmio.disable_warn_untrack) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500186 gvt_vgpu_err("found oob fence register access\n");
187 gvt_vgpu_err("total fence %d, access fence %d\n",
188 vgpu_fence_sz(vgpu), fence_num);
Min Hefd64be62017-02-17 15:02:36 +0800189 }
Zhi Wange39c5ad2016-09-02 13:33:29 +0800190 memset(p_data, 0, bytes);
Zhao, Xindad1be3712017-02-17 14:38:33 +0800191 return -EINVAL;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800192 }
193 return 0;
194}
195
196static int fence_mmio_read(struct intel_vgpu *vgpu, unsigned int off,
197 void *p_data, unsigned int bytes)
198{
199 int ret;
200
201 ret = sanitize_fence_mmio_access(vgpu, offset_to_fence_num(off),
202 p_data, bytes);
203 if (ret)
204 return ret;
205 read_vreg(vgpu, off, p_data, bytes);
206 return 0;
207}
208
209static int fence_mmio_write(struct intel_vgpu *vgpu, unsigned int off,
210 void *p_data, unsigned int bytes)
211{
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +0800212 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800213 unsigned int fence_num = offset_to_fence_num(off);
214 int ret;
215
216 ret = sanitize_fence_mmio_access(vgpu, fence_num, p_data, bytes);
217 if (ret)
218 return ret;
219 write_vreg(vgpu, off, p_data, bytes);
220
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +0800221 mmio_hw_access_pre(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800222 intel_vgpu_write_fence(vgpu, fence_num,
223 vgpu_vreg64(vgpu, fence_num_to_offset(fence_num)));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +0800224 mmio_hw_access_post(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800225 return 0;
226}
227
228#define CALC_MODE_MASK_REG(old, new) \
229 (((new) & GENMASK(31, 16)) \
230 | ((((old) & GENMASK(15, 0)) & ~((new) >> 16)) \
231 | ((new) & ((new) >> 16))))
232
233static int mul_force_wake_write(struct intel_vgpu *vgpu,
234 unsigned int offset, void *p_data, unsigned int bytes)
235{
236 u32 old, new;
237 uint32_t ack_reg_offset;
238
239 old = vgpu_vreg(vgpu, offset);
240 new = CALC_MODE_MASK_REG(old, *(u32 *)p_data);
241
Xu Hane3476c02017-03-29 10:13:59 +0800242 if (IS_SKYLAKE(vgpu->gvt->dev_priv)
243 || IS_KABYLAKE(vgpu->gvt->dev_priv)) {
Zhi Wange39c5ad2016-09-02 13:33:29 +0800244 switch (offset) {
245 case FORCEWAKE_RENDER_GEN9_REG:
246 ack_reg_offset = FORCEWAKE_ACK_RENDER_GEN9_REG;
247 break;
248 case FORCEWAKE_BLITTER_GEN9_REG:
249 ack_reg_offset = FORCEWAKE_ACK_BLITTER_GEN9_REG;
250 break;
251 case FORCEWAKE_MEDIA_GEN9_REG:
252 ack_reg_offset = FORCEWAKE_ACK_MEDIA_GEN9_REG;
253 break;
254 default:
255 /*should not hit here*/
Tina Zhang695fbc02017-03-10 04:26:53 -0500256 gvt_vgpu_err("invalid forcewake offset 0x%x\n", offset);
Changbin Du39762ad2016-12-27 13:25:06 +0800257 return -EINVAL;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800258 }
259 } else {
260 ack_reg_offset = FORCEWAKE_ACK_HSW_REG;
261 }
262
263 vgpu_vreg(vgpu, offset) = new;
264 vgpu_vreg(vgpu, ack_reg_offset) = (new & GENMASK(15, 0));
265 return 0;
266}
267
268static int gdrst_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
Changbin Duc34eaa82017-01-13 11:16:03 +0800269 void *p_data, unsigned int bytes)
Zhi Wange39c5ad2016-09-02 13:33:29 +0800270{
Changbin Duc34eaa82017-01-13 11:16:03 +0800271 unsigned int engine_mask = 0;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800272 u32 data;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800273
Ping Gao40d24282016-10-26 09:38:50 +0800274 write_vreg(vgpu, offset, p_data, bytes);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800275 data = vgpu_vreg(vgpu, offset);
276
277 if (data & GEN6_GRDOM_FULL) {
278 gvt_dbg_mmio("vgpu%d: request full GPU reset\n", vgpu->id);
Changbin Duc34eaa82017-01-13 11:16:03 +0800279 engine_mask = ALL_ENGINES;
280 } else {
281 if (data & GEN6_GRDOM_RENDER) {
282 gvt_dbg_mmio("vgpu%d: request RCS reset\n", vgpu->id);
283 engine_mask |= (1 << RCS);
284 }
285 if (data & GEN6_GRDOM_MEDIA) {
286 gvt_dbg_mmio("vgpu%d: request VCS reset\n", vgpu->id);
287 engine_mask |= (1 << VCS);
288 }
289 if (data & GEN6_GRDOM_BLT) {
290 gvt_dbg_mmio("vgpu%d: request BCS Reset\n", vgpu->id);
291 engine_mask |= (1 << BCS);
292 }
293 if (data & GEN6_GRDOM_VECS) {
294 gvt_dbg_mmio("vgpu%d: request VECS Reset\n", vgpu->id);
295 engine_mask |= (1 << VECS);
296 }
297 if (data & GEN8_GRDOM_MEDIA2) {
298 gvt_dbg_mmio("vgpu%d: request VCS2 Reset\n", vgpu->id);
299 if (HAS_BSD2(vgpu->gvt->dev_priv))
300 engine_mask |= (1 << VCS2);
301 }
Zhi Wange39c5ad2016-09-02 13:33:29 +0800302 }
Changbin Duc34eaa82017-01-13 11:16:03 +0800303
304 intel_gvt_reset_vgpu_locked(vgpu, false, engine_mask);
305
306 return 0;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800307}
308
Zhi Wang04d348a2016-04-25 18:28:56 -0400309static int gmbus_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
310 void *p_data, unsigned int bytes)
311{
312 return intel_gvt_i2c_handle_gmbus_read(vgpu, offset, p_data, bytes);
313}
314
315static int gmbus_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
316 void *p_data, unsigned int bytes)
317{
318 return intel_gvt_i2c_handle_gmbus_write(vgpu, offset, p_data, bytes);
319}
320
321static int pch_pp_control_mmio_write(struct intel_vgpu *vgpu,
322 unsigned int offset, void *p_data, unsigned int bytes)
323{
324 write_vreg(vgpu, offset, p_data, bytes);
325
326 if (vgpu_vreg(vgpu, offset) & PANEL_POWER_ON) {
327 vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_ON;
328 vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_SEQUENCE_STATE_ON_IDLE;
329 vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_SEQUENCE_POWER_DOWN;
330 vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_CYCLE_DELAY_ACTIVE;
331
332 } else
333 vgpu_vreg(vgpu, PCH_PP_STATUS) &=
334 ~(PP_ON | PP_SEQUENCE_POWER_DOWN
335 | PP_CYCLE_DELAY_ACTIVE);
336 return 0;
337}
338
339static int transconf_mmio_write(struct intel_vgpu *vgpu,
340 unsigned int offset, void *p_data, unsigned int bytes)
341{
342 write_vreg(vgpu, offset, p_data, bytes);
343
344 if (vgpu_vreg(vgpu, offset) & TRANS_ENABLE)
345 vgpu_vreg(vgpu, offset) |= TRANS_STATE_ENABLE;
346 else
347 vgpu_vreg(vgpu, offset) &= ~TRANS_STATE_ENABLE;
348 return 0;
349}
350
351static int lcpll_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
352 void *p_data, unsigned int bytes)
353{
354 write_vreg(vgpu, offset, p_data, bytes);
355
356 if (vgpu_vreg(vgpu, offset) & LCPLL_PLL_DISABLE)
357 vgpu_vreg(vgpu, offset) &= ~LCPLL_PLL_LOCK;
358 else
359 vgpu_vreg(vgpu, offset) |= LCPLL_PLL_LOCK;
360
361 if (vgpu_vreg(vgpu, offset) & LCPLL_CD_SOURCE_FCLK)
362 vgpu_vreg(vgpu, offset) |= LCPLL_CD_SOURCE_FCLK_DONE;
363 else
364 vgpu_vreg(vgpu, offset) &= ~LCPLL_CD_SOURCE_FCLK_DONE;
365
366 return 0;
367}
368
369static int dpy_reg_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
370 void *p_data, unsigned int bytes)
371{
372 *(u32 *)p_data = (1 << 17);
373 return 0;
374}
375
376static int dpy_reg_mmio_read_2(struct intel_vgpu *vgpu, unsigned int offset,
377 void *p_data, unsigned int bytes)
378{
379 *(u32 *)p_data = 3;
380 return 0;
381}
382
383static int dpy_reg_mmio_read_3(struct intel_vgpu *vgpu, unsigned int offset,
384 void *p_data, unsigned int bytes)
385{
386 *(u32 *)p_data = (0x2f << 16);
387 return 0;
388}
389
390static int pipeconf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
391 void *p_data, unsigned int bytes)
392{
393 u32 data;
394
395 write_vreg(vgpu, offset, p_data, bytes);
396 data = vgpu_vreg(vgpu, offset);
397
398 if (data & PIPECONF_ENABLE)
399 vgpu_vreg(vgpu, offset) |= I965_PIPECONF_ACTIVE;
400 else
401 vgpu_vreg(vgpu, offset) &= ~I965_PIPECONF_ACTIVE;
402 intel_gvt_check_vblank_emulation(vgpu->gvt);
403 return 0;
404}
405
Zhao Yane6cedfe2017-02-21 10:38:53 +0800406/* ascendingly sorted */
407static i915_reg_t force_nonpriv_white_list[] = {
408 GEN9_CS_DEBUG_MODE1, //_MMIO(0x20ec)
409 GEN9_CTX_PREEMPT_REG,//_MMIO(0x2248)
410 GEN8_CS_CHICKEN1,//_MMIO(0x2580)
411 _MMIO(0x2690),
412 _MMIO(0x2694),
413 _MMIO(0x2698),
414 _MMIO(0x4de0),
415 _MMIO(0x4de4),
416 _MMIO(0x4dfc),
417 GEN7_COMMON_SLICE_CHICKEN1,//_MMIO(0x7010)
418 _MMIO(0x7014),
419 HDC_CHICKEN0,//_MMIO(0x7300)
420 GEN8_HDC_CHICKEN1,//_MMIO(0x7304)
421 _MMIO(0x7700),
422 _MMIO(0x7704),
423 _MMIO(0x7708),
424 _MMIO(0x770c),
425 _MMIO(0xb110),
426 GEN8_L3SQCREG4,//_MMIO(0xb118)
427 _MMIO(0xe100),
428 _MMIO(0xe18c),
429 _MMIO(0xe48c),
430 _MMIO(0xe5f4),
431};
432
433/* a simple bsearch */
434static inline bool in_whitelist(unsigned int reg)
435{
436 int left = 0, right = ARRAY_SIZE(force_nonpriv_white_list);
437 i915_reg_t *array = force_nonpriv_white_list;
438
439 while (left < right) {
440 int mid = (left + right)/2;
441
442 if (reg > array[mid].reg)
443 left = mid + 1;
444 else if (reg < array[mid].reg)
445 right = mid;
446 else
447 return true;
448 }
449 return false;
450}
451
452static int force_nonpriv_write(struct intel_vgpu *vgpu,
453 unsigned int offset, void *p_data, unsigned int bytes)
454{
455 u32 reg_nonpriv = *(u32 *)p_data;
456 int ret = -EINVAL;
457
458 if ((bytes != 4) || ((offset & (bytes - 1)) != 0)) {
459 gvt_err("vgpu(%d) Invalid FORCE_NONPRIV offset %x(%dB)\n",
460 vgpu->id, offset, bytes);
461 return ret;
462 }
463
464 if (in_whitelist(reg_nonpriv)) {
465 ret = intel_vgpu_default_mmio_write(vgpu, offset, p_data,
466 bytes);
467 } else {
468 gvt_err("vgpu(%d) Invalid FORCE_NONPRIV write %x\n",
469 vgpu->id, reg_nonpriv);
470 }
471 return ret;
472}
473
Zhi Wang04d348a2016-04-25 18:28:56 -0400474static int ddi_buf_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
475 void *p_data, unsigned int bytes)
476{
477 write_vreg(vgpu, offset, p_data, bytes);
478
479 if (vgpu_vreg(vgpu, offset) & DDI_BUF_CTL_ENABLE) {
480 vgpu_vreg(vgpu, offset) &= ~DDI_BUF_IS_IDLE;
481 } else {
482 vgpu_vreg(vgpu, offset) |= DDI_BUF_IS_IDLE;
483 if (offset == i915_mmio_reg_offset(DDI_BUF_CTL(PORT_E)))
484 vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E))
485 &= ~DP_TP_STATUS_AUTOTRAIN_DONE;
486 }
487 return 0;
488}
489
490static int fdi_rx_iir_mmio_write(struct intel_vgpu *vgpu,
491 unsigned int offset, void *p_data, unsigned int bytes)
492{
493 vgpu_vreg(vgpu, offset) &= ~*(u32 *)p_data;
494 return 0;
495}
496
497#define FDI_LINK_TRAIN_PATTERN1 0
498#define FDI_LINK_TRAIN_PATTERN2 1
499
500static int fdi_auto_training_started(struct intel_vgpu *vgpu)
501{
502 u32 ddi_buf_ctl = vgpu_vreg(vgpu, DDI_BUF_CTL(PORT_E));
503 u32 rx_ctl = vgpu_vreg(vgpu, _FDI_RXA_CTL);
504 u32 tx_ctl = vgpu_vreg(vgpu, DP_TP_CTL(PORT_E));
505
506 if ((ddi_buf_ctl & DDI_BUF_CTL_ENABLE) &&
507 (rx_ctl & FDI_RX_ENABLE) &&
508 (rx_ctl & FDI_AUTO_TRAINING) &&
509 (tx_ctl & DP_TP_CTL_ENABLE) &&
510 (tx_ctl & DP_TP_CTL_FDI_AUTOTRAIN))
511 return 1;
512 else
513 return 0;
514}
515
516static int check_fdi_rx_train_status(struct intel_vgpu *vgpu,
517 enum pipe pipe, unsigned int train_pattern)
518{
519 i915_reg_t fdi_rx_imr, fdi_tx_ctl, fdi_rx_ctl;
520 unsigned int fdi_rx_check_bits, fdi_tx_check_bits;
521 unsigned int fdi_rx_train_bits, fdi_tx_train_bits;
522 unsigned int fdi_iir_check_bits;
523
524 fdi_rx_imr = FDI_RX_IMR(pipe);
525 fdi_tx_ctl = FDI_TX_CTL(pipe);
526 fdi_rx_ctl = FDI_RX_CTL(pipe);
527
528 if (train_pattern == FDI_LINK_TRAIN_PATTERN1) {
529 fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_1_CPT;
530 fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_1;
531 fdi_iir_check_bits = FDI_RX_BIT_LOCK;
532 } else if (train_pattern == FDI_LINK_TRAIN_PATTERN2) {
533 fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_2_CPT;
534 fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_2;
535 fdi_iir_check_bits = FDI_RX_SYMBOL_LOCK;
536 } else {
Tina Zhang695fbc02017-03-10 04:26:53 -0500537 gvt_vgpu_err("Invalid train pattern %d\n", train_pattern);
Zhi Wang04d348a2016-04-25 18:28:56 -0400538 return -EINVAL;
539 }
540
541 fdi_rx_check_bits = FDI_RX_ENABLE | fdi_rx_train_bits;
542 fdi_tx_check_bits = FDI_TX_ENABLE | fdi_tx_train_bits;
543
544 /* If imr bit has been masked */
545 if (vgpu_vreg(vgpu, fdi_rx_imr) & fdi_iir_check_bits)
546 return 0;
547
548 if (((vgpu_vreg(vgpu, fdi_tx_ctl) & fdi_tx_check_bits)
549 == fdi_tx_check_bits)
550 && ((vgpu_vreg(vgpu, fdi_rx_ctl) & fdi_rx_check_bits)
551 == fdi_rx_check_bits))
552 return 1;
553 else
554 return 0;
555}
556
557#define INVALID_INDEX (~0U)
558
559static unsigned int calc_index(unsigned int offset, unsigned int start,
560 unsigned int next, unsigned int end, i915_reg_t i915_end)
561{
562 unsigned int range = next - start;
563
564 if (!end)
565 end = i915_mmio_reg_offset(i915_end);
566 if (offset < start || offset > end)
567 return INVALID_INDEX;
568 offset -= start;
569 return offset / range;
570}
571
572#define FDI_RX_CTL_TO_PIPE(offset) \
573 calc_index(offset, _FDI_RXA_CTL, _FDI_RXB_CTL, 0, FDI_RX_CTL(PIPE_C))
574
575#define FDI_TX_CTL_TO_PIPE(offset) \
576 calc_index(offset, _FDI_TXA_CTL, _FDI_TXB_CTL, 0, FDI_TX_CTL(PIPE_C))
577
578#define FDI_RX_IMR_TO_PIPE(offset) \
579 calc_index(offset, _FDI_RXA_IMR, _FDI_RXB_IMR, 0, FDI_RX_IMR(PIPE_C))
580
581static int update_fdi_rx_iir_status(struct intel_vgpu *vgpu,
582 unsigned int offset, void *p_data, unsigned int bytes)
583{
584 i915_reg_t fdi_rx_iir;
585 unsigned int index;
586 int ret;
587
588 if (FDI_RX_CTL_TO_PIPE(offset) != INVALID_INDEX)
589 index = FDI_RX_CTL_TO_PIPE(offset);
590 else if (FDI_TX_CTL_TO_PIPE(offset) != INVALID_INDEX)
591 index = FDI_TX_CTL_TO_PIPE(offset);
592 else if (FDI_RX_IMR_TO_PIPE(offset) != INVALID_INDEX)
593 index = FDI_RX_IMR_TO_PIPE(offset);
594 else {
Tina Zhang695fbc02017-03-10 04:26:53 -0500595 gvt_vgpu_err("Unsupport registers %x\n", offset);
Zhi Wang04d348a2016-04-25 18:28:56 -0400596 return -EINVAL;
597 }
598
599 write_vreg(vgpu, offset, p_data, bytes);
600
601 fdi_rx_iir = FDI_RX_IIR(index);
602
603 ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN1);
604 if (ret < 0)
605 return ret;
606 if (ret)
607 vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_BIT_LOCK;
608
609 ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN2);
610 if (ret < 0)
611 return ret;
612 if (ret)
613 vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_SYMBOL_LOCK;
614
615 if (offset == _FDI_RXA_CTL)
616 if (fdi_auto_training_started(vgpu))
617 vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E)) |=
618 DP_TP_STATUS_AUTOTRAIN_DONE;
619 return 0;
620}
621
622#define DP_TP_CTL_TO_PORT(offset) \
623 calc_index(offset, _DP_TP_CTL_A, _DP_TP_CTL_B, 0, DP_TP_CTL(PORT_E))
624
625static int dp_tp_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
626 void *p_data, unsigned int bytes)
627{
628 i915_reg_t status_reg;
629 unsigned int index;
630 u32 data;
631
632 write_vreg(vgpu, offset, p_data, bytes);
633
634 index = DP_TP_CTL_TO_PORT(offset);
635 data = (vgpu_vreg(vgpu, offset) & GENMASK(10, 8)) >> 8;
636 if (data == 0x2) {
637 status_reg = DP_TP_STATUS(index);
638 vgpu_vreg(vgpu, status_reg) |= (1 << 25);
639 }
640 return 0;
641}
642
643static int dp_tp_status_mmio_write(struct intel_vgpu *vgpu,
644 unsigned int offset, void *p_data, unsigned int bytes)
645{
646 u32 reg_val;
647 u32 sticky_mask;
648
649 reg_val = *((u32 *)p_data);
650 sticky_mask = GENMASK(27, 26) | (1 << 24);
651
652 vgpu_vreg(vgpu, offset) = (reg_val & ~sticky_mask) |
653 (vgpu_vreg(vgpu, offset) & sticky_mask);
654 vgpu_vreg(vgpu, offset) &= ~(reg_val & sticky_mask);
655 return 0;
656}
657
658static int pch_adpa_mmio_write(struct intel_vgpu *vgpu,
659 unsigned int offset, void *p_data, unsigned int bytes)
660{
661 u32 data;
662
663 write_vreg(vgpu, offset, p_data, bytes);
664 data = vgpu_vreg(vgpu, offset);
665
666 if (data & ADPA_CRT_HOTPLUG_FORCE_TRIGGER)
667 vgpu_vreg(vgpu, offset) &= ~ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
668 return 0;
669}
670
671static int south_chicken2_mmio_write(struct intel_vgpu *vgpu,
672 unsigned int offset, void *p_data, unsigned int bytes)
673{
674 u32 data;
675
676 write_vreg(vgpu, offset, p_data, bytes);
677 data = vgpu_vreg(vgpu, offset);
678
679 if (data & FDI_MPHY_IOSFSB_RESET_CTL)
680 vgpu_vreg(vgpu, offset) |= FDI_MPHY_IOSFSB_RESET_STATUS;
681 else
682 vgpu_vreg(vgpu, offset) &= ~FDI_MPHY_IOSFSB_RESET_STATUS;
683 return 0;
684}
685
686#define DSPSURF_TO_PIPE(offset) \
687 calc_index(offset, _DSPASURF, _DSPBSURF, 0, DSPSURF(PIPE_C))
688
689static int pri_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
690 void *p_data, unsigned int bytes)
691{
692 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
693 unsigned int index = DSPSURF_TO_PIPE(offset);
694 i915_reg_t surflive_reg = DSPSURFLIVE(index);
695 int flip_event[] = {
696 [PIPE_A] = PRIMARY_A_FLIP_DONE,
697 [PIPE_B] = PRIMARY_B_FLIP_DONE,
698 [PIPE_C] = PRIMARY_C_FLIP_DONE,
699 };
700
701 write_vreg(vgpu, offset, p_data, bytes);
702 vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
703
704 set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
705 return 0;
706}
707
708#define SPRSURF_TO_PIPE(offset) \
709 calc_index(offset, _SPRA_SURF, _SPRB_SURF, 0, SPRSURF(PIPE_C))
710
711static int spr_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
712 void *p_data, unsigned int bytes)
713{
714 unsigned int index = SPRSURF_TO_PIPE(offset);
715 i915_reg_t surflive_reg = SPRSURFLIVE(index);
716 int flip_event[] = {
717 [PIPE_A] = SPRITE_A_FLIP_DONE,
718 [PIPE_B] = SPRITE_B_FLIP_DONE,
719 [PIPE_C] = SPRITE_C_FLIP_DONE,
720 };
721
722 write_vreg(vgpu, offset, p_data, bytes);
723 vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
724
725 set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
726 return 0;
727}
728
729static int trigger_aux_channel_interrupt(struct intel_vgpu *vgpu,
730 unsigned int reg)
731{
732 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
733 enum intel_gvt_event_type event;
734
735 if (reg == _DPA_AUX_CH_CTL)
736 event = AUX_CHANNEL_A;
737 else if (reg == _PCH_DPB_AUX_CH_CTL || reg == _DPB_AUX_CH_CTL)
738 event = AUX_CHANNEL_B;
739 else if (reg == _PCH_DPC_AUX_CH_CTL || reg == _DPC_AUX_CH_CTL)
740 event = AUX_CHANNEL_C;
741 else if (reg == _PCH_DPD_AUX_CH_CTL || reg == _DPD_AUX_CH_CTL)
742 event = AUX_CHANNEL_D;
743 else {
744 WARN_ON(true);
745 return -EINVAL;
746 }
747
748 intel_vgpu_trigger_virtual_event(vgpu, event);
749 return 0;
750}
751
752static int dp_aux_ch_ctl_trans_done(struct intel_vgpu *vgpu, u32 value,
753 unsigned int reg, int len, bool data_valid)
754{
755 /* mark transaction done */
756 value |= DP_AUX_CH_CTL_DONE;
757 value &= ~DP_AUX_CH_CTL_SEND_BUSY;
758 value &= ~DP_AUX_CH_CTL_RECEIVE_ERROR;
759
760 if (data_valid)
761 value &= ~DP_AUX_CH_CTL_TIME_OUT_ERROR;
762 else
763 value |= DP_AUX_CH_CTL_TIME_OUT_ERROR;
764
765 /* message size */
766 value &= ~(0xf << 20);
767 value |= (len << 20);
768 vgpu_vreg(vgpu, reg) = value;
769
770 if (value & DP_AUX_CH_CTL_INTERRUPT)
771 return trigger_aux_channel_interrupt(vgpu, reg);
772 return 0;
773}
774
775static void dp_aux_ch_ctl_link_training(struct intel_vgpu_dpcd_data *dpcd,
776 uint8_t t)
777{
778 if ((t & DPCD_TRAINING_PATTERN_SET_MASK) == DPCD_TRAINING_PATTERN_1) {
779 /* training pattern 1 for CR */
780 /* set LANE0_CR_DONE, LANE1_CR_DONE */
781 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_CR_DONE;
782 /* set LANE2_CR_DONE, LANE3_CR_DONE */
783 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_CR_DONE;
784 } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
785 DPCD_TRAINING_PATTERN_2) {
786 /* training pattern 2 for EQ */
787 /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane0_1 */
788 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_EQ_DONE;
789 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_SYMBOL_LOCKED;
790 /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane2_3 */
791 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_EQ_DONE;
792 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_SYMBOL_LOCKED;
793 /* set INTERLANE_ALIGN_DONE */
794 dpcd->data[DPCD_LANE_ALIGN_STATUS_UPDATED] |=
795 DPCD_INTERLANE_ALIGN_DONE;
796 } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
797 DPCD_LINK_TRAINING_DISABLED) {
798 /* finish link training */
799 /* set sink status as synchronized */
800 dpcd->data[DPCD_SINK_STATUS] = DPCD_SINK_IN_SYNC;
801 }
802}
803
804#define _REG_HSW_DP_AUX_CH_CTL(dp) \
805 ((dp) ? (_PCH_DPB_AUX_CH_CTL + ((dp)-1)*0x100) : 0x64010)
806
807#define _REG_SKL_DP_AUX_CH_CTL(dp) (0x64010 + (dp) * 0x100)
808
809#define OFFSET_TO_DP_AUX_PORT(offset) (((offset) & 0xF00) >> 8)
810
811#define dpy_is_valid_port(port) \
812 (((port) >= PORT_A) && ((port) < I915_MAX_PORTS))
813
814static int dp_aux_ch_ctl_mmio_write(struct intel_vgpu *vgpu,
815 unsigned int offset, void *p_data, unsigned int bytes)
816{
817 struct intel_vgpu_display *display = &vgpu->display;
818 int msg, addr, ctrl, op, len;
819 int port_index = OFFSET_TO_DP_AUX_PORT(offset);
820 struct intel_vgpu_dpcd_data *dpcd = NULL;
821 struct intel_vgpu_port *port = NULL;
822 u32 data;
823
824 if (!dpy_is_valid_port(port_index)) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500825 gvt_vgpu_err("Unsupported DP port access!\n");
Zhi Wang04d348a2016-04-25 18:28:56 -0400826 return 0;
827 }
828
829 write_vreg(vgpu, offset, p_data, bytes);
830 data = vgpu_vreg(vgpu, offset);
831
Xu Hane3476c02017-03-29 10:13:59 +0800832 if ((IS_SKYLAKE(vgpu->gvt->dev_priv)
833 || IS_KABYLAKE(vgpu->gvt->dev_priv))
834 && offset != _REG_SKL_DP_AUX_CH_CTL(port_index)) {
Zhi Wang04d348a2016-04-25 18:28:56 -0400835 /* SKL DPB/C/D aux ctl register changed */
836 return 0;
837 } else if (IS_BROADWELL(vgpu->gvt->dev_priv) &&
838 offset != _REG_HSW_DP_AUX_CH_CTL(port_index)) {
839 /* write to the data registers */
840 return 0;
841 }
842
843 if (!(data & DP_AUX_CH_CTL_SEND_BUSY)) {
844 /* just want to clear the sticky bits */
845 vgpu_vreg(vgpu, offset) = 0;
846 return 0;
847 }
848
849 port = &display->ports[port_index];
850 dpcd = port->dpcd;
851
852 /* read out message from DATA1 register */
853 msg = vgpu_vreg(vgpu, offset + 4);
854 addr = (msg >> 8) & 0xffff;
855 ctrl = (msg >> 24) & 0xff;
856 len = msg & 0xff;
857 op = ctrl >> 4;
858
859 if (op == GVT_AUX_NATIVE_WRITE) {
860 int t;
861 uint8_t buf[16];
862
863 if ((addr + len + 1) >= DPCD_SIZE) {
864 /*
865 * Write request exceeds what we supported,
866 * DCPD spec: When a Source Device is writing a DPCD
867 * address not supported by the Sink Device, the Sink
868 * Device shall reply with AUX NACK and “M” equal to
869 * zero.
870 */
871
872 /* NAK the write */
873 vgpu_vreg(vgpu, offset + 4) = AUX_NATIVE_REPLY_NAK;
874 dp_aux_ch_ctl_trans_done(vgpu, data, offset, 2, true);
875 return 0;
876 }
877
878 /*
879 * Write request format: (command + address) occupies
880 * 3 bytes, followed by (len + 1) bytes of data.
881 */
882 if (WARN_ON((len + 4) > AUX_BURST_SIZE))
883 return -EINVAL;
884
885 /* unpack data from vreg to buf */
886 for (t = 0; t < 4; t++) {
887 u32 r = vgpu_vreg(vgpu, offset + 8 + t * 4);
888
889 buf[t * 4] = (r >> 24) & 0xff;
890 buf[t * 4 + 1] = (r >> 16) & 0xff;
891 buf[t * 4 + 2] = (r >> 8) & 0xff;
892 buf[t * 4 + 3] = r & 0xff;
893 }
894
895 /* write to virtual DPCD */
896 if (dpcd && dpcd->data_valid) {
897 for (t = 0; t <= len; t++) {
898 int p = addr + t;
899
900 dpcd->data[p] = buf[t];
901 /* check for link training */
902 if (p == DPCD_TRAINING_PATTERN_SET)
903 dp_aux_ch_ctl_link_training(dpcd,
904 buf[t]);
905 }
906 }
907
908 /* ACK the write */
909 vgpu_vreg(vgpu, offset + 4) = 0;
910 dp_aux_ch_ctl_trans_done(vgpu, data, offset, 1,
911 dpcd && dpcd->data_valid);
912 return 0;
913 }
914
915 if (op == GVT_AUX_NATIVE_READ) {
916 int idx, i, ret = 0;
917
918 if ((addr + len + 1) >= DPCD_SIZE) {
919 /*
920 * read request exceeds what we supported
921 * DPCD spec: A Sink Device receiving a Native AUX CH
922 * read request for an unsupported DPCD address must
923 * reply with an AUX ACK and read data set equal to
924 * zero instead of replying with AUX NACK.
925 */
926
927 /* ACK the READ*/
928 vgpu_vreg(vgpu, offset + 4) = 0;
929 vgpu_vreg(vgpu, offset + 8) = 0;
930 vgpu_vreg(vgpu, offset + 12) = 0;
931 vgpu_vreg(vgpu, offset + 16) = 0;
932 vgpu_vreg(vgpu, offset + 20) = 0;
933
934 dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
935 true);
936 return 0;
937 }
938
939 for (idx = 1; idx <= 5; idx++) {
940 /* clear the data registers */
941 vgpu_vreg(vgpu, offset + 4 * idx) = 0;
942 }
943
944 /*
945 * Read reply format: ACK (1 byte) plus (len + 1) bytes of data.
946 */
947 if (WARN_ON((len + 2) > AUX_BURST_SIZE))
948 return -EINVAL;
949
950 /* read from virtual DPCD to vreg */
951 /* first 4 bytes: [ACK][addr][addr+1][addr+2] */
952 if (dpcd && dpcd->data_valid) {
953 for (i = 1; i <= (len + 1); i++) {
954 int t;
955
956 t = dpcd->data[addr + i - 1];
957 t <<= (24 - 8 * (i % 4));
958 ret |= t;
959
960 if ((i % 4 == 3) || (i == (len + 1))) {
961 vgpu_vreg(vgpu, offset +
962 (i / 4 + 1) * 4) = ret;
963 ret = 0;
964 }
965 }
966 }
967 dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
968 dpcd && dpcd->data_valid);
969 return 0;
970 }
971
972 /* i2c transaction starts */
973 intel_gvt_i2c_handle_aux_ch_write(vgpu, port_index, offset, p_data);
974
975 if (data & DP_AUX_CH_CTL_INTERRUPT)
976 trigger_aux_channel_interrupt(vgpu, offset);
977 return 0;
978}
979
Pei Zhang975629c2017-03-20 23:49:19 +0800980static int mbctl_write(struct intel_vgpu *vgpu, unsigned int offset,
981 void *p_data, unsigned int bytes)
982{
983 *(u32 *)p_data &= (~GEN6_MBCTL_ENABLE_BOOT_FETCH);
984 write_vreg(vgpu, offset, p_data, bytes);
985 return 0;
986}
987
Zhi Wang04d348a2016-04-25 18:28:56 -0400988static int vga_control_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
989 void *p_data, unsigned int bytes)
990{
991 bool vga_disable;
992
993 write_vreg(vgpu, offset, p_data, bytes);
994 vga_disable = vgpu_vreg(vgpu, offset) & VGA_DISP_DISABLE;
995
996 gvt_dbg_core("vgpu%d: %s VGA mode\n", vgpu->id,
997 vga_disable ? "Disable" : "Enable");
998 return 0;
999}
1000
1001static u32 read_virtual_sbi_register(struct intel_vgpu *vgpu,
1002 unsigned int sbi_offset)
1003{
1004 struct intel_vgpu_display *display = &vgpu->display;
1005 int num = display->sbi.number;
1006 int i;
1007
1008 for (i = 0; i < num; ++i)
1009 if (display->sbi.registers[i].offset == sbi_offset)
1010 break;
1011
1012 if (i == num)
1013 return 0;
1014
1015 return display->sbi.registers[i].value;
1016}
1017
1018static void write_virtual_sbi_register(struct intel_vgpu *vgpu,
1019 unsigned int offset, u32 value)
1020{
1021 struct intel_vgpu_display *display = &vgpu->display;
1022 int num = display->sbi.number;
1023 int i;
1024
1025 for (i = 0; i < num; ++i) {
1026 if (display->sbi.registers[i].offset == offset)
1027 break;
1028 }
1029
1030 if (i == num) {
1031 if (num == SBI_REG_MAX) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001032 gvt_vgpu_err("SBI caching meets maximum limits\n");
Zhi Wang04d348a2016-04-25 18:28:56 -04001033 return;
1034 }
1035 display->sbi.number++;
1036 }
1037
1038 display->sbi.registers[i].offset = offset;
1039 display->sbi.registers[i].value = value;
1040}
1041
1042static int sbi_data_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
1043 void *p_data, unsigned int bytes)
1044{
1045 if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
1046 SBI_OPCODE_SHIFT) == SBI_CMD_CRRD) {
1047 unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
1048 SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
1049 vgpu_vreg(vgpu, offset) = read_virtual_sbi_register(vgpu,
1050 sbi_offset);
1051 }
1052 read_vreg(vgpu, offset, p_data, bytes);
1053 return 0;
1054}
1055
Nicolas Iooss3e70c5d2016-12-26 14:52:23 +01001056static int sbi_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
Zhi Wang04d348a2016-04-25 18:28:56 -04001057 void *p_data, unsigned int bytes)
1058{
1059 u32 data;
1060
1061 write_vreg(vgpu, offset, p_data, bytes);
1062 data = vgpu_vreg(vgpu, offset);
1063
1064 data &= ~(SBI_STAT_MASK << SBI_STAT_SHIFT);
1065 data |= SBI_READY;
1066
1067 data &= ~(SBI_RESPONSE_MASK << SBI_RESPONSE_SHIFT);
1068 data |= SBI_RESPONSE_SUCCESS;
1069
1070 vgpu_vreg(vgpu, offset) = data;
1071
1072 if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
1073 SBI_OPCODE_SHIFT) == SBI_CMD_CRWR) {
1074 unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
1075 SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
1076
1077 write_virtual_sbi_register(vgpu, sbi_offset,
1078 vgpu_vreg(vgpu, SBI_DATA));
1079 }
1080 return 0;
1081}
1082
Zhi Wange39c5ad2016-09-02 13:33:29 +08001083#define _vgtif_reg(x) \
1084 (VGT_PVINFO_PAGE + offsetof(struct vgt_if, x))
1085
1086static int pvinfo_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
1087 void *p_data, unsigned int bytes)
1088{
1089 bool invalid_read = false;
1090
1091 read_vreg(vgpu, offset, p_data, bytes);
1092
1093 switch (offset) {
1094 case _vgtif_reg(magic) ... _vgtif_reg(vgt_id):
1095 if (offset + bytes > _vgtif_reg(vgt_id) + 4)
1096 invalid_read = true;
1097 break;
1098 case _vgtif_reg(avail_rs.mappable_gmadr.base) ...
1099 _vgtif_reg(avail_rs.fence_num):
1100 if (offset + bytes >
1101 _vgtif_reg(avail_rs.fence_num) + 4)
1102 invalid_read = true;
1103 break;
1104 case 0x78010: /* vgt_caps */
1105 case 0x7881c:
1106 break;
1107 default:
1108 invalid_read = true;
1109 break;
1110 }
1111 if (invalid_read)
Tina Zhang695fbc02017-03-10 04:26:53 -05001112 gvt_vgpu_err("invalid pvinfo read: [%x:%x] = %x\n",
Zhi Wange39c5ad2016-09-02 13:33:29 +08001113 offset, bytes, *(u32 *)p_data);
Min Hefd64be62017-02-17 15:02:36 +08001114 vgpu->pv_notified = true;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001115 return 0;
1116}
1117
1118static int handle_g2v_notification(struct intel_vgpu *vgpu, int notification)
1119{
1120 int ret = 0;
1121
1122 switch (notification) {
1123 case VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE:
1124 ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 3);
1125 break;
1126 case VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY:
1127 ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 3);
1128 break;
1129 case VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE:
1130 ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 4);
1131 break;
1132 case VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY:
1133 ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 4);
1134 break;
1135 case VGT_G2V_EXECLIST_CONTEXT_CREATE:
1136 case VGT_G2V_EXECLIST_CONTEXT_DESTROY:
1137 case 1: /* Remove this in guest driver. */
1138 break;
1139 default:
Tina Zhang695fbc02017-03-10 04:26:53 -05001140 gvt_vgpu_err("Invalid PV notification %d\n", notification);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001141 }
1142 return ret;
1143}
1144
Zhi Wang04d348a2016-04-25 18:28:56 -04001145static int send_display_ready_uevent(struct intel_vgpu *vgpu, int ready)
1146{
1147 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1148 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
1149 char *env[3] = {NULL, NULL, NULL};
1150 char vmid_str[20];
1151 char display_ready_str[20];
1152
Takashi Iwaid8e9b2b2017-02-20 14:58:25 +01001153 snprintf(display_ready_str, 20, "GVT_DISPLAY_READY=%d", ready);
Zhi Wang04d348a2016-04-25 18:28:56 -04001154 env[0] = display_ready_str;
1155
1156 snprintf(vmid_str, 20, "VMID=%d", vgpu->id);
1157 env[1] = vmid_str;
1158
1159 return kobject_uevent_env(kobj, KOBJ_ADD, env);
1160}
1161
Zhi Wange39c5ad2016-09-02 13:33:29 +08001162static int pvinfo_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1163 void *p_data, unsigned int bytes)
1164{
1165 u32 data;
1166 int ret;
1167
1168 write_vreg(vgpu, offset, p_data, bytes);
1169 data = vgpu_vreg(vgpu, offset);
1170
1171 switch (offset) {
1172 case _vgtif_reg(display_ready):
Zhi Wang04d348a2016-04-25 18:28:56 -04001173 send_display_ready_uevent(vgpu, data ? 1 : 0);
1174 break;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001175 case _vgtif_reg(g2v_notify):
1176 ret = handle_g2v_notification(vgpu, data);
1177 break;
1178 /* add xhot and yhot to handled list to avoid error log */
1179 case 0x78830:
1180 case 0x78834:
1181 case _vgtif_reg(pdp[0].lo):
1182 case _vgtif_reg(pdp[0].hi):
1183 case _vgtif_reg(pdp[1].lo):
1184 case _vgtif_reg(pdp[1].hi):
1185 case _vgtif_reg(pdp[2].lo):
1186 case _vgtif_reg(pdp[2].hi):
1187 case _vgtif_reg(pdp[3].lo):
1188 case _vgtif_reg(pdp[3].hi):
1189 case _vgtif_reg(execlist_context_descriptor_lo):
1190 case _vgtif_reg(execlist_context_descriptor_hi):
1191 break;
Min Hea33fc7a2017-02-17 16:42:38 +08001192 case _vgtif_reg(rsv5[0])..._vgtif_reg(rsv5[3]):
1193 enter_failsafe_mode(vgpu, GVT_FAILSAFE_INSUFFICIENT_RESOURCE);
1194 break;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001195 default:
Tina Zhang695fbc02017-03-10 04:26:53 -05001196 gvt_vgpu_err("invalid pvinfo write offset %x bytes %x data %x\n",
Zhi Wange39c5ad2016-09-02 13:33:29 +08001197 offset, bytes, data);
1198 break;
1199 }
1200 return 0;
1201}
1202
Zhi Wang04d348a2016-04-25 18:28:56 -04001203static int pf_write(struct intel_vgpu *vgpu,
1204 unsigned int offset, void *p_data, unsigned int bytes)
1205{
1206 u32 val = *(u32 *)p_data;
1207
1208 if ((offset == _PS_1A_CTRL || offset == _PS_2A_CTRL ||
1209 offset == _PS_1B_CTRL || offset == _PS_2B_CTRL ||
1210 offset == _PS_1C_CTRL) && (val & PS_PLANE_SEL_MASK) != 0) {
1211 WARN_ONCE(true, "VM(%d): guest is trying to scaling a plane\n",
1212 vgpu->id);
1213 return 0;
1214 }
1215
1216 return intel_vgpu_default_mmio_write(vgpu, offset, p_data, bytes);
1217}
1218
1219static int power_well_ctl_mmio_write(struct intel_vgpu *vgpu,
1220 unsigned int offset, void *p_data, unsigned int bytes)
1221{
1222 write_vreg(vgpu, offset, p_data, bytes);
1223
1224 if (vgpu_vreg(vgpu, offset) & HSW_PWR_WELL_ENABLE_REQUEST)
1225 vgpu_vreg(vgpu, offset) |= HSW_PWR_WELL_STATE_ENABLED;
1226 else
1227 vgpu_vreg(vgpu, offset) &= ~HSW_PWR_WELL_STATE_ENABLED;
1228 return 0;
1229}
1230
Zhi Wange39c5ad2016-09-02 13:33:29 +08001231static int fpga_dbg_mmio_write(struct intel_vgpu *vgpu,
1232 unsigned int offset, void *p_data, unsigned int bytes)
1233{
1234 write_vreg(vgpu, offset, p_data, bytes);
1235
1236 if (vgpu_vreg(vgpu, offset) & FPGA_DBG_RM_NOCLAIM)
1237 vgpu_vreg(vgpu, offset) &= ~FPGA_DBG_RM_NOCLAIM;
1238 return 0;
1239}
1240
1241static int dma_ctrl_write(struct intel_vgpu *vgpu, unsigned int offset,
1242 void *p_data, unsigned int bytes)
1243{
Ping Gao5f399f12016-10-27 14:46:40 +08001244 u32 mode;
1245
1246 write_vreg(vgpu, offset, p_data, bytes);
1247 mode = vgpu_vreg(vgpu, offset);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001248
1249 if (GFX_MODE_BIT_SET_IN_MASK(mode, START_DMA)) {
1250 WARN_ONCE(1, "VM(%d): iGVT-g doesn't supporte GuC\n",
1251 vgpu->id);
1252 return 0;
1253 }
1254
1255 return 0;
1256}
1257
1258static int gen9_trtte_write(struct intel_vgpu *vgpu, unsigned int offset,
1259 void *p_data, unsigned int bytes)
1260{
1261 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1262 u32 trtte = *(u32 *)p_data;
1263
1264 if ((trtte & 1) && (trtte & (1 << 1)) == 0) {
1265 WARN(1, "VM(%d): Use physical address for TRTT!\n",
1266 vgpu->id);
1267 return -EINVAL;
1268 }
1269 write_vreg(vgpu, offset, p_data, bytes);
1270 /* TRTTE is not per-context */
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001271
1272 mmio_hw_access_pre(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001273 I915_WRITE(_MMIO(offset), vgpu_vreg(vgpu, offset));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001274 mmio_hw_access_post(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001275
1276 return 0;
1277}
1278
1279static int gen9_trtt_chicken_write(struct intel_vgpu *vgpu, unsigned int offset,
1280 void *p_data, unsigned int bytes)
1281{
1282 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1283 u32 val = *(u32 *)p_data;
1284
1285 if (val & 1) {
1286 /* unblock hw logic */
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001287 mmio_hw_access_pre(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001288 I915_WRITE(_MMIO(offset), val);
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001289 mmio_hw_access_post(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001290 }
1291 write_vreg(vgpu, offset, p_data, bytes);
1292 return 0;
1293}
1294
Zhi Wang04d348a2016-04-25 18:28:56 -04001295static int dpll_status_read(struct intel_vgpu *vgpu, unsigned int offset,
1296 void *p_data, unsigned int bytes)
1297{
1298 u32 v = 0;
1299
1300 if (vgpu_vreg(vgpu, 0x46010) & (1 << 31))
1301 v |= (1 << 0);
1302
1303 if (vgpu_vreg(vgpu, 0x46014) & (1 << 31))
1304 v |= (1 << 8);
1305
1306 if (vgpu_vreg(vgpu, 0x46040) & (1 << 31))
1307 v |= (1 << 16);
1308
1309 if (vgpu_vreg(vgpu, 0x46060) & (1 << 31))
1310 v |= (1 << 24);
1311
1312 vgpu_vreg(vgpu, offset) = v;
1313
1314 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1315}
1316
1317static int mailbox_write(struct intel_vgpu *vgpu, unsigned int offset,
1318 void *p_data, unsigned int bytes)
1319{
1320 u32 value = *(u32 *)p_data;
1321 u32 cmd = value & 0xff;
1322 u32 *data0 = &vgpu_vreg(vgpu, GEN6_PCODE_DATA);
1323
1324 switch (cmd) {
Weinan Li8bcd7c12017-02-24 17:07:38 +08001325 case GEN9_PCODE_READ_MEM_LATENCY:
Xu Hane3476c02017-03-29 10:13:59 +08001326 if (IS_SKYLAKE(vgpu->gvt->dev_priv)
1327 || IS_KABYLAKE(vgpu->gvt->dev_priv)) {
Weinan Li8bcd7c12017-02-24 17:07:38 +08001328 /**
1329 * "Read memory latency" command on gen9.
1330 * Below memory latency values are read
1331 * from skylake platform.
1332 */
1333 if (!*data0)
1334 *data0 = 0x1e1a1100;
1335 else
1336 *data0 = 0x61514b3d;
1337 }
Zhi Wang04d348a2016-04-25 18:28:56 -04001338 break;
Weinan Lid8a355b2017-02-22 11:03:24 +08001339 case SKL_PCODE_CDCLK_CONTROL:
Xu Hane3476c02017-03-29 10:13:59 +08001340 if (IS_SKYLAKE(vgpu->gvt->dev_priv)
1341 || IS_KABYLAKE(vgpu->gvt->dev_priv))
Weinan Li8bcd7c12017-02-24 17:07:38 +08001342 *data0 = SKL_CDCLK_READY_FOR_CHANGE;
Weinan Lid8a355b2017-02-22 11:03:24 +08001343 break;
Weinan Li8bcd7c12017-02-24 17:07:38 +08001344 case GEN6_PCODE_READ_RC6VIDS:
Zhi Wang04d348a2016-04-25 18:28:56 -04001345 *data0 |= 0x1;
1346 break;
1347 }
1348
1349 gvt_dbg_core("VM(%d) write %x to mailbox, return data0 %x\n",
1350 vgpu->id, value, *data0);
Weinan Lid8a355b2017-02-22 11:03:24 +08001351 /**
1352 * PCODE_READY clear means ready for pcode read/write,
1353 * PCODE_ERROR_MASK clear means no error happened. In GVT-g we
1354 * always emulate as pcode read/write success and ready for access
1355 * anytime, since we don't touch real physical registers here.
1356 */
1357 value &= ~(GEN6_PCODE_READY | GEN6_PCODE_ERROR_MASK);
Zhi Wang04d348a2016-04-25 18:28:56 -04001358 return intel_vgpu_default_mmio_write(vgpu, offset, &value, bytes);
1359}
1360
1361static int skl_power_well_ctl_write(struct intel_vgpu *vgpu,
1362 unsigned int offset, void *p_data, unsigned int bytes)
1363{
1364 u32 v = *(u32 *)p_data;
1365
1366 v &= (1 << 31) | (1 << 29) | (1 << 9) |
1367 (1 << 7) | (1 << 5) | (1 << 3) | (1 << 1);
1368 v |= (v >> 1);
1369
1370 return intel_vgpu_default_mmio_write(vgpu, offset, &v, bytes);
1371}
1372
1373static int skl_misc_ctl_write(struct intel_vgpu *vgpu, unsigned int offset,
1374 void *p_data, unsigned int bytes)
1375{
1376 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1377 i915_reg_t reg = {.reg = offset};
1378
1379 switch (offset) {
1380 case 0x4ddc:
1381 vgpu_vreg(vgpu, offset) = 0x8000003c;
Ping Gaod4362222016-10-28 10:21:45 +08001382 /* WaCompressedResourceSamplerPbeMediaNewHashMode:skl */
Jani Nikula955c1dd2016-11-16 12:13:59 +02001383 I915_WRITE(reg, vgpu_vreg(vgpu, offset));
Zhi Wang04d348a2016-04-25 18:28:56 -04001384 break;
1385 case 0x42080:
1386 vgpu_vreg(vgpu, offset) = 0x8000;
Ping Gaod4362222016-10-28 10:21:45 +08001387 /* WaCompressedResourceDisplayNewHashMode:skl */
Jani Nikula955c1dd2016-11-16 12:13:59 +02001388 I915_WRITE(reg, vgpu_vreg(vgpu, offset));
Zhi Wang04d348a2016-04-25 18:28:56 -04001389 break;
1390 default:
1391 return -EINVAL;
1392 }
1393
Zhi Wang04d348a2016-04-25 18:28:56 -04001394 return 0;
1395}
1396
1397static int skl_lcpll_write(struct intel_vgpu *vgpu, unsigned int offset,
1398 void *p_data, unsigned int bytes)
1399{
1400 u32 v = *(u32 *)p_data;
1401
1402 /* other bits are MBZ. */
1403 v &= (1 << 31) | (1 << 30);
1404 v & (1 << 31) ? (v |= (1 << 30)) : (v &= ~(1 << 30));
1405
1406 vgpu_vreg(vgpu, offset) = v;
1407
1408 return 0;
1409}
1410
1411static int ring_timestamp_mmio_read(struct intel_vgpu *vgpu,
1412 unsigned int offset, void *p_data, unsigned int bytes)
1413{
1414 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1415
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001416 mmio_hw_access_pre(dev_priv);
Zhi Wang04d348a2016-04-25 18:28:56 -04001417 vgpu_vreg(vgpu, offset) = I915_READ(_MMIO(offset));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001418 mmio_hw_access_post(dev_priv);
Zhi Wang04d348a2016-04-25 18:28:56 -04001419 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1420}
1421
Weinan Li23ce0592017-05-19 23:48:34 +08001422static int instdone_mmio_read(struct intel_vgpu *vgpu,
1423 unsigned int offset, void *p_data, unsigned int bytes)
1424{
1425 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1426
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001427 mmio_hw_access_pre(dev_priv);
Weinan Li23ce0592017-05-19 23:48:34 +08001428 vgpu_vreg(vgpu, offset) = I915_READ(_MMIO(offset));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001429 mmio_hw_access_post(dev_priv);
Weinan Li23ce0592017-05-19 23:48:34 +08001430 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1431}
1432
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001433static int elsp_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1434 void *p_data, unsigned int bytes)
1435{
1436 int ring_id = render_mmio_to_ring_id(vgpu->gvt, offset);
1437 struct intel_vgpu_execlist *execlist;
1438 u32 data = *(u32 *)p_data;
Bing Niu6fb50822016-10-31 17:35:12 +08001439 int ret = 0;
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001440
Zhenyu Wang0fac21e2016-10-20 13:30:33 +08001441 if (WARN_ON(ring_id < 0 || ring_id > I915_NUM_ENGINES - 1))
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001442 return -EINVAL;
1443
1444 execlist = &vgpu->execlist[ring_id];
1445
1446 execlist->elsp_dwords.data[execlist->elsp_dwords.index] = data;
Bing Niu6fb50822016-10-31 17:35:12 +08001447 if (execlist->elsp_dwords.index == 3) {
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001448 ret = intel_vgpu_submit_execlist(vgpu, ring_id);
Bing Niu6fb50822016-10-31 17:35:12 +08001449 if(ret)
Tina Zhang695fbc02017-03-10 04:26:53 -05001450 gvt_vgpu_err("fail submit workload on ring %d\n",
1451 ring_id);
Bing Niu6fb50822016-10-31 17:35:12 +08001452 }
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001453
1454 ++execlist->elsp_dwords.index;
1455 execlist->elsp_dwords.index &= 0x3;
Bing Niu6fb50822016-10-31 17:35:12 +08001456 return ret;
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001457}
1458
Zhi Wang4b639602016-05-01 17:09:58 -04001459static int ring_mode_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1460 void *p_data, unsigned int bytes)
1461{
1462 u32 data = *(u32 *)p_data;
1463 int ring_id = render_mmio_to_ring_id(vgpu->gvt, offset);
1464 bool enable_execlist;
1465
1466 write_vreg(vgpu, offset, p_data, bytes);
Min Hefd64be62017-02-17 15:02:36 +08001467
1468 /* when PPGTT mode enabled, we will check if guest has called
1469 * pvinfo, if not, we will treat this guest as non-gvtg-aware
1470 * guest, and stop emulating its cfg space, mmio, gtt, etc.
1471 */
1472 if (((data & _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)) ||
1473 (data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE)))
1474 && !vgpu->pv_notified) {
1475 enter_failsafe_mode(vgpu, GVT_FAILSAFE_UNSUPPORTED_GUEST);
1476 return 0;
1477 }
Zhi Wang4b639602016-05-01 17:09:58 -04001478 if ((data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE))
1479 || (data & _MASKED_BIT_DISABLE(GFX_RUN_LIST_ENABLE))) {
1480 enable_execlist = !!(data & GFX_RUN_LIST_ENABLE);
1481
1482 gvt_dbg_core("EXECLIST %s on ring %d\n",
1483 (enable_execlist ? "enabling" : "disabling"),
1484 ring_id);
1485
1486 if (enable_execlist)
1487 intel_vgpu_start_schedule(vgpu);
1488 }
1489 return 0;
1490}
1491
Zhi Wang17865712016-05-01 19:02:37 -04001492static int gvt_reg_tlb_control_handler(struct intel_vgpu *vgpu,
1493 unsigned int offset, void *p_data, unsigned int bytes)
1494{
Zhi Wang17865712016-05-01 19:02:37 -04001495 unsigned int id = 0;
1496
Ping Gaof24940e2016-10-27 14:37:41 +08001497 write_vreg(vgpu, offset, p_data, bytes);
Ping Gao4f3f1ae2016-11-10 15:27:20 +08001498 vgpu_vreg(vgpu, offset) = 0;
Ping Gaof24940e2016-10-27 14:37:41 +08001499
Zhi Wang17865712016-05-01 19:02:37 -04001500 switch (offset) {
1501 case 0x4260:
1502 id = RCS;
1503 break;
1504 case 0x4264:
1505 id = VCS;
1506 break;
1507 case 0x4268:
1508 id = VCS2;
1509 break;
1510 case 0x426c:
1511 id = BCS;
1512 break;
1513 case 0x4270:
1514 id = VECS;
1515 break;
1516 default:
Changbin Dua1201052016-12-27 13:24:52 +08001517 return -EINVAL;
Zhi Wang17865712016-05-01 19:02:37 -04001518 }
1519 set_bit(id, (void *)vgpu->tlb_handle_pending);
1520
Changbin Dua1201052016-12-27 13:24:52 +08001521 return 0;
Zhi Wang17865712016-05-01 19:02:37 -04001522}
1523
Du, Changbin2fb39fa2016-11-04 12:21:37 +08001524static int ring_reset_ctl_write(struct intel_vgpu *vgpu,
1525 unsigned int offset, void *p_data, unsigned int bytes)
1526{
1527 u32 data;
1528
1529 write_vreg(vgpu, offset, p_data, bytes);
1530 data = vgpu_vreg(vgpu, offset);
1531
1532 if (data & _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET))
1533 data |= RESET_CTL_READY_TO_RESET;
1534 else if (data & _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET))
1535 data &= ~RESET_CTL_READY_TO_RESET;
1536
1537 vgpu_vreg(vgpu, offset) = data;
1538 return 0;
1539}
1540
Zhi Wang12d14cc2016-08-30 11:06:17 +08001541#define MMIO_F(reg, s, f, am, rm, d, r, w) do { \
1542 ret = new_mmio_info(gvt, INTEL_GVT_MMIO_OFFSET(reg), \
1543 f, s, am, rm, d, r, w); \
1544 if (ret) \
1545 return ret; \
1546} while (0)
1547
1548#define MMIO_D(reg, d) \
1549 MMIO_F(reg, 4, 0, 0, 0, d, NULL, NULL)
1550
1551#define MMIO_DH(reg, d, r, w) \
1552 MMIO_F(reg, 4, 0, 0, 0, d, r, w)
1553
1554#define MMIO_DFH(reg, d, f, r, w) \
1555 MMIO_F(reg, 4, f, 0, 0, d, r, w)
1556
1557#define MMIO_GM(reg, d, r, w) \
1558 MMIO_F(reg, 4, F_GMADR, 0xFFFFF000, 0, d, r, w)
1559
Zhao Yan0aa52772017-02-28 15:39:25 +08001560#define MMIO_GM_RDR(reg, d, r, w) \
1561 MMIO_F(reg, 4, F_GMADR | F_CMD_ACCESS, 0xFFFFF000, 0, d, r, w)
1562
Zhi Wang12d14cc2016-08-30 11:06:17 +08001563#define MMIO_RO(reg, d, f, rm, r, w) \
1564 MMIO_F(reg, 4, F_RO | f, 0, rm, d, r, w)
1565
1566#define MMIO_RING_F(prefix, s, f, am, rm, d, r, w) do { \
1567 MMIO_F(prefix(RENDER_RING_BASE), s, f, am, rm, d, r, w); \
1568 MMIO_F(prefix(BLT_RING_BASE), s, f, am, rm, d, r, w); \
1569 MMIO_F(prefix(GEN6_BSD_RING_BASE), s, f, am, rm, d, r, w); \
1570 MMIO_F(prefix(VEBOX_RING_BASE), s, f, am, rm, d, r, w); \
1571} while (0)
1572
1573#define MMIO_RING_D(prefix, d) \
1574 MMIO_RING_F(prefix, 4, 0, 0, 0, d, NULL, NULL)
1575
1576#define MMIO_RING_DFH(prefix, d, f, r, w) \
1577 MMIO_RING_F(prefix, 4, f, 0, 0, d, r, w)
1578
1579#define MMIO_RING_GM(prefix, d, r, w) \
1580 MMIO_RING_F(prefix, 4, F_GMADR, 0xFFFF0000, 0, d, r, w)
1581
Zhao Yan0aa52772017-02-28 15:39:25 +08001582#define MMIO_RING_GM_RDR(prefix, d, r, w) \
1583 MMIO_RING_F(prefix, 4, F_GMADR | F_CMD_ACCESS, 0xFFFF0000, 0, d, r, w)
1584
Zhi Wang12d14cc2016-08-30 11:06:17 +08001585#define MMIO_RING_RO(prefix, d, f, rm, r, w) \
1586 MMIO_RING_F(prefix, 4, F_RO | f, 0, rm, d, r, w)
1587
1588static int init_generic_mmio_info(struct intel_gvt *gvt)
1589{
Zhi Wange39c5ad2016-09-02 13:33:29 +08001590 struct drm_i915_private *dev_priv = gvt->dev_priv;
Zhi Wang12d14cc2016-08-30 11:06:17 +08001591 int ret;
1592
Zhao Yan0aa52772017-02-28 15:39:25 +08001593 MMIO_RING_DFH(RING_IMR, D_ALL, F_CMD_ACCESS, NULL,
1594 intel_vgpu_reg_imr_handler);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001595
1596 MMIO_DFH(SDEIMR, D_ALL, 0, NULL, intel_vgpu_reg_imr_handler);
1597 MMIO_DFH(SDEIER, D_ALL, 0, NULL, intel_vgpu_reg_ier_handler);
1598 MMIO_DFH(SDEIIR, D_ALL, 0, NULL, intel_vgpu_reg_iir_handler);
1599 MMIO_D(SDEISR, D_ALL);
1600
Zhao Yan0aa52772017-02-28 15:39:25 +08001601 MMIO_RING_DFH(RING_HWSTAM, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001602
Zhao Yan0aa52772017-02-28 15:39:25 +08001603 MMIO_GM_RDR(RENDER_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1604 MMIO_GM_RDR(BSD_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1605 MMIO_GM_RDR(BLT_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1606 MMIO_GM_RDR(VEBOX_HWS_PGA_GEN7, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001607
1608#define RING_REG(base) (base + 0x28)
Zhao Yan0aa52772017-02-28 15:39:25 +08001609 MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001610#undef RING_REG
1611
1612#define RING_REG(base) (base + 0x134)
Zhao Yan0aa52772017-02-28 15:39:25 +08001613 MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001614#undef RING_REG
1615
Weinan Li23ce0592017-05-19 23:48:34 +08001616#define RING_REG(base) (base + 0x6c)
1617 MMIO_RING_DFH(RING_REG, D_ALL, 0, instdone_mmio_read, NULL);
1618 MMIO_DH(RING_REG(GEN8_BSD2_RING_BASE), D_ALL, instdone_mmio_read, NULL);
1619#undef RING_REG
fred gaoa1dcba92017-05-25 15:32:27 +08001620 MMIO_DH(GEN7_SC_INSTDONE, D_BDW_PLUS, instdone_mmio_read, NULL);
Weinan Li23ce0592017-05-19 23:48:34 +08001621
Zhao Yan0aa52772017-02-28 15:39:25 +08001622 MMIO_GM_RDR(0x2148, D_ALL, NULL, NULL);
1623 MMIO_GM_RDR(CCID, D_ALL, NULL, NULL);
1624 MMIO_GM_RDR(0x12198, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001625 MMIO_D(GEN7_CXT_SIZE, D_ALL);
1626
Zhao Yan0aa52772017-02-28 15:39:25 +08001627 MMIO_RING_DFH(RING_TAIL, D_ALL, F_CMD_ACCESS, NULL, NULL);
1628 MMIO_RING_DFH(RING_HEAD, D_ALL, F_CMD_ACCESS, NULL, NULL);
1629 MMIO_RING_DFH(RING_CTL, D_ALL, F_CMD_ACCESS, NULL, NULL);
1630 MMIO_RING_DFH(RING_ACTHD, D_ALL, F_CMD_ACCESS, NULL, NULL);
1631 MMIO_RING_GM_RDR(RING_START, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001632
1633 /* RING MODE */
1634#define RING_REG(base) (base + 0x29c)
Zhao Yan0aa52772017-02-28 15:39:25 +08001635 MMIO_RING_DFH(RING_REG, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL,
1636 ring_mode_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001637#undef RING_REG
1638
Zhao Yan0aa52772017-02-28 15:39:25 +08001639 MMIO_RING_DFH(RING_MI_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1640 NULL, NULL);
Pei Zhang41bfab32017-02-24 16:03:28 +08001641 MMIO_RING_DFH(RING_INSTPM, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1642 NULL, NULL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001643 MMIO_RING_DFH(RING_TIMESTAMP, D_ALL, F_CMD_ACCESS,
1644 ring_timestamp_mmio_read, NULL);
1645 MMIO_RING_DFH(RING_TIMESTAMP_UDW, D_ALL, F_CMD_ACCESS,
1646 ring_timestamp_mmio_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001647
Zhao Yan0aa52772017-02-28 15:39:25 +08001648 MMIO_DFH(GEN7_GT_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1649 MMIO_DFH(CACHE_MODE_0_GEN7, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1650 NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001651 MMIO_DFH(CACHE_MODE_1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08001652 MMIO_DFH(CACHE_MODE_0, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1653 MMIO_DFH(0x2124, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001654
Zhao Yan0aa52772017-02-28 15:39:25 +08001655 MMIO_DFH(0x20dc, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1656 MMIO_DFH(_3D_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1657 MMIO_DFH(0x2088, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1658 MMIO_DFH(0x20e4, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1659 MMIO_DFH(0x2470, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1660 MMIO_DFH(GAM_ECOCHK, D_ALL, F_CMD_ACCESS, NULL, NULL);
1661 MMIO_DFH(GEN7_COMMON_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1662 NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001663 MMIO_DFH(COMMON_SLICE_CHICKEN2, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08001664 MMIO_DFH(0x9030, D_ALL, F_CMD_ACCESS, NULL, NULL);
1665 MMIO_DFH(0x20a0, D_ALL, F_CMD_ACCESS, NULL, NULL);
1666 MMIO_DFH(0x2420, D_ALL, F_CMD_ACCESS, NULL, NULL);
1667 MMIO_DFH(0x2430, D_ALL, F_CMD_ACCESS, NULL, NULL);
1668 MMIO_DFH(0x2434, D_ALL, F_CMD_ACCESS, NULL, NULL);
1669 MMIO_DFH(0x2438, D_ALL, F_CMD_ACCESS, NULL, NULL);
1670 MMIO_DFH(0x243c, D_ALL, F_CMD_ACCESS, NULL, NULL);
1671 MMIO_DFH(0x7018, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001672 MMIO_DFH(HALF_SLICE_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Pei Zhang187447a2017-02-21 21:58:14 +08001673 MMIO_DFH(GEN7_HALF_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001674
1675 /* display */
1676 MMIO_F(0x60220, 0x20, 0, 0, 0, D_ALL, NULL, NULL);
1677 MMIO_D(0x602a0, D_ALL);
1678
1679 MMIO_D(0x65050, D_ALL);
1680 MMIO_D(0x650b4, D_ALL);
1681
1682 MMIO_D(0xc4040, D_ALL);
1683 MMIO_D(DERRMR, D_ALL);
1684
1685 MMIO_D(PIPEDSL(PIPE_A), D_ALL);
1686 MMIO_D(PIPEDSL(PIPE_B), D_ALL);
1687 MMIO_D(PIPEDSL(PIPE_C), D_ALL);
1688 MMIO_D(PIPEDSL(_PIPE_EDP), D_ALL);
1689
Zhi Wang04d348a2016-04-25 18:28:56 -04001690 MMIO_DH(PIPECONF(PIPE_A), D_ALL, NULL, pipeconf_mmio_write);
1691 MMIO_DH(PIPECONF(PIPE_B), D_ALL, NULL, pipeconf_mmio_write);
1692 MMIO_DH(PIPECONF(PIPE_C), D_ALL, NULL, pipeconf_mmio_write);
1693 MMIO_DH(PIPECONF(_PIPE_EDP), D_ALL, NULL, pipeconf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001694
1695 MMIO_D(PIPESTAT(PIPE_A), D_ALL);
1696 MMIO_D(PIPESTAT(PIPE_B), D_ALL);
1697 MMIO_D(PIPESTAT(PIPE_C), D_ALL);
1698 MMIO_D(PIPESTAT(_PIPE_EDP), D_ALL);
1699
1700 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_A), D_ALL);
1701 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_B), D_ALL);
1702 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_C), D_ALL);
1703 MMIO_D(PIPE_FLIPCOUNT_G4X(_PIPE_EDP), D_ALL);
1704
1705 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_A), D_ALL);
1706 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_B), D_ALL);
1707 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_C), D_ALL);
1708 MMIO_D(PIPE_FRMCOUNT_G4X(_PIPE_EDP), D_ALL);
1709
1710 MMIO_D(CURCNTR(PIPE_A), D_ALL);
1711 MMIO_D(CURCNTR(PIPE_B), D_ALL);
1712 MMIO_D(CURCNTR(PIPE_C), D_ALL);
1713
1714 MMIO_D(CURPOS(PIPE_A), D_ALL);
1715 MMIO_D(CURPOS(PIPE_B), D_ALL);
1716 MMIO_D(CURPOS(PIPE_C), D_ALL);
1717
1718 MMIO_D(CURBASE(PIPE_A), D_ALL);
1719 MMIO_D(CURBASE(PIPE_B), D_ALL);
1720 MMIO_D(CURBASE(PIPE_C), D_ALL);
1721
1722 MMIO_D(0x700ac, D_ALL);
1723 MMIO_D(0x710ac, D_ALL);
1724 MMIO_D(0x720ac, D_ALL);
1725
1726 MMIO_D(0x70090, D_ALL);
1727 MMIO_D(0x70094, D_ALL);
1728 MMIO_D(0x70098, D_ALL);
1729 MMIO_D(0x7009c, D_ALL);
1730
1731 MMIO_D(DSPCNTR(PIPE_A), D_ALL);
1732 MMIO_D(DSPADDR(PIPE_A), D_ALL);
1733 MMIO_D(DSPSTRIDE(PIPE_A), D_ALL);
1734 MMIO_D(DSPPOS(PIPE_A), D_ALL);
1735 MMIO_D(DSPSIZE(PIPE_A), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001736 MMIO_DH(DSPSURF(PIPE_A), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001737 MMIO_D(DSPOFFSET(PIPE_A), D_ALL);
1738 MMIO_D(DSPSURFLIVE(PIPE_A), D_ALL);
1739
1740 MMIO_D(DSPCNTR(PIPE_B), D_ALL);
1741 MMIO_D(DSPADDR(PIPE_B), D_ALL);
1742 MMIO_D(DSPSTRIDE(PIPE_B), D_ALL);
1743 MMIO_D(DSPPOS(PIPE_B), D_ALL);
1744 MMIO_D(DSPSIZE(PIPE_B), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001745 MMIO_DH(DSPSURF(PIPE_B), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001746 MMIO_D(DSPOFFSET(PIPE_B), D_ALL);
1747 MMIO_D(DSPSURFLIVE(PIPE_B), D_ALL);
1748
1749 MMIO_D(DSPCNTR(PIPE_C), D_ALL);
1750 MMIO_D(DSPADDR(PIPE_C), D_ALL);
1751 MMIO_D(DSPSTRIDE(PIPE_C), D_ALL);
1752 MMIO_D(DSPPOS(PIPE_C), D_ALL);
1753 MMIO_D(DSPSIZE(PIPE_C), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001754 MMIO_DH(DSPSURF(PIPE_C), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001755 MMIO_D(DSPOFFSET(PIPE_C), D_ALL);
1756 MMIO_D(DSPSURFLIVE(PIPE_C), D_ALL);
1757
1758 MMIO_D(SPRCTL(PIPE_A), D_ALL);
1759 MMIO_D(SPRLINOFF(PIPE_A), D_ALL);
1760 MMIO_D(SPRSTRIDE(PIPE_A), D_ALL);
1761 MMIO_D(SPRPOS(PIPE_A), D_ALL);
1762 MMIO_D(SPRSIZE(PIPE_A), D_ALL);
1763 MMIO_D(SPRKEYVAL(PIPE_A), D_ALL);
1764 MMIO_D(SPRKEYMSK(PIPE_A), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001765 MMIO_DH(SPRSURF(PIPE_A), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001766 MMIO_D(SPRKEYMAX(PIPE_A), D_ALL);
1767 MMIO_D(SPROFFSET(PIPE_A), D_ALL);
1768 MMIO_D(SPRSCALE(PIPE_A), D_ALL);
1769 MMIO_D(SPRSURFLIVE(PIPE_A), D_ALL);
1770
1771 MMIO_D(SPRCTL(PIPE_B), D_ALL);
1772 MMIO_D(SPRLINOFF(PIPE_B), D_ALL);
1773 MMIO_D(SPRSTRIDE(PIPE_B), D_ALL);
1774 MMIO_D(SPRPOS(PIPE_B), D_ALL);
1775 MMIO_D(SPRSIZE(PIPE_B), D_ALL);
1776 MMIO_D(SPRKEYVAL(PIPE_B), D_ALL);
1777 MMIO_D(SPRKEYMSK(PIPE_B), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001778 MMIO_DH(SPRSURF(PIPE_B), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001779 MMIO_D(SPRKEYMAX(PIPE_B), D_ALL);
1780 MMIO_D(SPROFFSET(PIPE_B), D_ALL);
1781 MMIO_D(SPRSCALE(PIPE_B), D_ALL);
1782 MMIO_D(SPRSURFLIVE(PIPE_B), D_ALL);
1783
1784 MMIO_D(SPRCTL(PIPE_C), D_ALL);
1785 MMIO_D(SPRLINOFF(PIPE_C), D_ALL);
1786 MMIO_D(SPRSTRIDE(PIPE_C), D_ALL);
1787 MMIO_D(SPRPOS(PIPE_C), D_ALL);
1788 MMIO_D(SPRSIZE(PIPE_C), D_ALL);
1789 MMIO_D(SPRKEYVAL(PIPE_C), D_ALL);
1790 MMIO_D(SPRKEYMSK(PIPE_C), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001791 MMIO_DH(SPRSURF(PIPE_C), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001792 MMIO_D(SPRKEYMAX(PIPE_C), D_ALL);
1793 MMIO_D(SPROFFSET(PIPE_C), D_ALL);
1794 MMIO_D(SPRSCALE(PIPE_C), D_ALL);
1795 MMIO_D(SPRSURFLIVE(PIPE_C), D_ALL);
1796
1797 MMIO_F(LGC_PALETTE(PIPE_A, 0), 4 * 256, 0, 0, 0, D_ALL, NULL, NULL);
1798 MMIO_F(LGC_PALETTE(PIPE_B, 0), 4 * 256, 0, 0, 0, D_ALL, NULL, NULL);
1799 MMIO_F(LGC_PALETTE(PIPE_C, 0), 4 * 256, 0, 0, 0, D_ALL, NULL, NULL);
1800
1801 MMIO_D(HTOTAL(TRANSCODER_A), D_ALL);
1802 MMIO_D(HBLANK(TRANSCODER_A), D_ALL);
1803 MMIO_D(HSYNC(TRANSCODER_A), D_ALL);
1804 MMIO_D(VTOTAL(TRANSCODER_A), D_ALL);
1805 MMIO_D(VBLANK(TRANSCODER_A), D_ALL);
1806 MMIO_D(VSYNC(TRANSCODER_A), D_ALL);
1807 MMIO_D(BCLRPAT(TRANSCODER_A), D_ALL);
1808 MMIO_D(VSYNCSHIFT(TRANSCODER_A), D_ALL);
1809 MMIO_D(PIPESRC(TRANSCODER_A), D_ALL);
1810
1811 MMIO_D(HTOTAL(TRANSCODER_B), D_ALL);
1812 MMIO_D(HBLANK(TRANSCODER_B), D_ALL);
1813 MMIO_D(HSYNC(TRANSCODER_B), D_ALL);
1814 MMIO_D(VTOTAL(TRANSCODER_B), D_ALL);
1815 MMIO_D(VBLANK(TRANSCODER_B), D_ALL);
1816 MMIO_D(VSYNC(TRANSCODER_B), D_ALL);
1817 MMIO_D(BCLRPAT(TRANSCODER_B), D_ALL);
1818 MMIO_D(VSYNCSHIFT(TRANSCODER_B), D_ALL);
1819 MMIO_D(PIPESRC(TRANSCODER_B), D_ALL);
1820
1821 MMIO_D(HTOTAL(TRANSCODER_C), D_ALL);
1822 MMIO_D(HBLANK(TRANSCODER_C), D_ALL);
1823 MMIO_D(HSYNC(TRANSCODER_C), D_ALL);
1824 MMIO_D(VTOTAL(TRANSCODER_C), D_ALL);
1825 MMIO_D(VBLANK(TRANSCODER_C), D_ALL);
1826 MMIO_D(VSYNC(TRANSCODER_C), D_ALL);
1827 MMIO_D(BCLRPAT(TRANSCODER_C), D_ALL);
1828 MMIO_D(VSYNCSHIFT(TRANSCODER_C), D_ALL);
1829 MMIO_D(PIPESRC(TRANSCODER_C), D_ALL);
1830
1831 MMIO_D(HTOTAL(TRANSCODER_EDP), D_ALL);
1832 MMIO_D(HBLANK(TRANSCODER_EDP), D_ALL);
1833 MMIO_D(HSYNC(TRANSCODER_EDP), D_ALL);
1834 MMIO_D(VTOTAL(TRANSCODER_EDP), D_ALL);
1835 MMIO_D(VBLANK(TRANSCODER_EDP), D_ALL);
1836 MMIO_D(VSYNC(TRANSCODER_EDP), D_ALL);
1837 MMIO_D(BCLRPAT(TRANSCODER_EDP), D_ALL);
1838 MMIO_D(VSYNCSHIFT(TRANSCODER_EDP), D_ALL);
1839
1840 MMIO_D(PIPE_DATA_M1(TRANSCODER_A), D_ALL);
1841 MMIO_D(PIPE_DATA_N1(TRANSCODER_A), D_ALL);
1842 MMIO_D(PIPE_DATA_M2(TRANSCODER_A), D_ALL);
1843 MMIO_D(PIPE_DATA_N2(TRANSCODER_A), D_ALL);
1844 MMIO_D(PIPE_LINK_M1(TRANSCODER_A), D_ALL);
1845 MMIO_D(PIPE_LINK_N1(TRANSCODER_A), D_ALL);
1846 MMIO_D(PIPE_LINK_M2(TRANSCODER_A), D_ALL);
1847 MMIO_D(PIPE_LINK_N2(TRANSCODER_A), D_ALL);
1848
1849 MMIO_D(PIPE_DATA_M1(TRANSCODER_B), D_ALL);
1850 MMIO_D(PIPE_DATA_N1(TRANSCODER_B), D_ALL);
1851 MMIO_D(PIPE_DATA_M2(TRANSCODER_B), D_ALL);
1852 MMIO_D(PIPE_DATA_N2(TRANSCODER_B), D_ALL);
1853 MMIO_D(PIPE_LINK_M1(TRANSCODER_B), D_ALL);
1854 MMIO_D(PIPE_LINK_N1(TRANSCODER_B), D_ALL);
1855 MMIO_D(PIPE_LINK_M2(TRANSCODER_B), D_ALL);
1856 MMIO_D(PIPE_LINK_N2(TRANSCODER_B), D_ALL);
1857
1858 MMIO_D(PIPE_DATA_M1(TRANSCODER_C), D_ALL);
1859 MMIO_D(PIPE_DATA_N1(TRANSCODER_C), D_ALL);
1860 MMIO_D(PIPE_DATA_M2(TRANSCODER_C), D_ALL);
1861 MMIO_D(PIPE_DATA_N2(TRANSCODER_C), D_ALL);
1862 MMIO_D(PIPE_LINK_M1(TRANSCODER_C), D_ALL);
1863 MMIO_D(PIPE_LINK_N1(TRANSCODER_C), D_ALL);
1864 MMIO_D(PIPE_LINK_M2(TRANSCODER_C), D_ALL);
1865 MMIO_D(PIPE_LINK_N2(TRANSCODER_C), D_ALL);
1866
1867 MMIO_D(PIPE_DATA_M1(TRANSCODER_EDP), D_ALL);
1868 MMIO_D(PIPE_DATA_N1(TRANSCODER_EDP), D_ALL);
1869 MMIO_D(PIPE_DATA_M2(TRANSCODER_EDP), D_ALL);
1870 MMIO_D(PIPE_DATA_N2(TRANSCODER_EDP), D_ALL);
1871 MMIO_D(PIPE_LINK_M1(TRANSCODER_EDP), D_ALL);
1872 MMIO_D(PIPE_LINK_N1(TRANSCODER_EDP), D_ALL);
1873 MMIO_D(PIPE_LINK_M2(TRANSCODER_EDP), D_ALL);
1874 MMIO_D(PIPE_LINK_N2(TRANSCODER_EDP), D_ALL);
1875
1876 MMIO_D(PF_CTL(PIPE_A), D_ALL);
1877 MMIO_D(PF_WIN_SZ(PIPE_A), D_ALL);
1878 MMIO_D(PF_WIN_POS(PIPE_A), D_ALL);
1879 MMIO_D(PF_VSCALE(PIPE_A), D_ALL);
1880 MMIO_D(PF_HSCALE(PIPE_A), D_ALL);
1881
1882 MMIO_D(PF_CTL(PIPE_B), D_ALL);
1883 MMIO_D(PF_WIN_SZ(PIPE_B), D_ALL);
1884 MMIO_D(PF_WIN_POS(PIPE_B), D_ALL);
1885 MMIO_D(PF_VSCALE(PIPE_B), D_ALL);
1886 MMIO_D(PF_HSCALE(PIPE_B), D_ALL);
1887
1888 MMIO_D(PF_CTL(PIPE_C), D_ALL);
1889 MMIO_D(PF_WIN_SZ(PIPE_C), D_ALL);
1890 MMIO_D(PF_WIN_POS(PIPE_C), D_ALL);
1891 MMIO_D(PF_VSCALE(PIPE_C), D_ALL);
1892 MMIO_D(PF_HSCALE(PIPE_C), D_ALL);
1893
1894 MMIO_D(WM0_PIPEA_ILK, D_ALL);
1895 MMIO_D(WM0_PIPEB_ILK, D_ALL);
1896 MMIO_D(WM0_PIPEC_IVB, D_ALL);
1897 MMIO_D(WM1_LP_ILK, D_ALL);
1898 MMIO_D(WM2_LP_ILK, D_ALL);
1899 MMIO_D(WM3_LP_ILK, D_ALL);
1900 MMIO_D(WM1S_LP_ILK, D_ALL);
1901 MMIO_D(WM2S_LP_IVB, D_ALL);
1902 MMIO_D(WM3S_LP_IVB, D_ALL);
1903
1904 MMIO_D(BLC_PWM_CPU_CTL2, D_ALL);
1905 MMIO_D(BLC_PWM_CPU_CTL, D_ALL);
1906 MMIO_D(BLC_PWM_PCH_CTL1, D_ALL);
1907 MMIO_D(BLC_PWM_PCH_CTL2, D_ALL);
1908
1909 MMIO_D(0x48268, D_ALL);
1910
Zhi Wang04d348a2016-04-25 18:28:56 -04001911 MMIO_F(PCH_GMBUS0, 4 * 4, 0, 0, 0, D_ALL, gmbus_mmio_read,
1912 gmbus_mmio_write);
1913 MMIO_F(PCH_GPIOA, 6 * 4, F_UNALIGN, 0, 0, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001914 MMIO_F(0xe4f00, 0x28, 0, 0, 0, D_ALL, NULL, NULL);
1915
Zhi Wang04d348a2016-04-25 18:28:56 -04001916 MMIO_F(_PCH_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1917 dp_aux_ch_ctl_mmio_write);
1918 MMIO_F(_PCH_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1919 dp_aux_ch_ctl_mmio_write);
1920 MMIO_F(_PCH_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1921 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001922
Zhi Wang04d348a2016-04-25 18:28:56 -04001923 MMIO_RO(PCH_ADPA, D_ALL, 0, ADPA_CRT_HOTPLUG_MONITOR_MASK, NULL, pch_adpa_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001924
Zhi Wang04d348a2016-04-25 18:28:56 -04001925 MMIO_DH(_PCH_TRANSACONF, D_ALL, NULL, transconf_mmio_write);
1926 MMIO_DH(_PCH_TRANSBCONF, D_ALL, NULL, transconf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001927
Zhi Wang04d348a2016-04-25 18:28:56 -04001928 MMIO_DH(FDI_RX_IIR(PIPE_A), D_ALL, NULL, fdi_rx_iir_mmio_write);
1929 MMIO_DH(FDI_RX_IIR(PIPE_B), D_ALL, NULL, fdi_rx_iir_mmio_write);
1930 MMIO_DH(FDI_RX_IIR(PIPE_C), D_ALL, NULL, fdi_rx_iir_mmio_write);
1931 MMIO_DH(FDI_RX_IMR(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
1932 MMIO_DH(FDI_RX_IMR(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
1933 MMIO_DH(FDI_RX_IMR(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
1934 MMIO_DH(FDI_RX_CTL(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
1935 MMIO_DH(FDI_RX_CTL(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
1936 MMIO_DH(FDI_RX_CTL(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001937
1938 MMIO_D(_PCH_TRANS_HTOTAL_A, D_ALL);
1939 MMIO_D(_PCH_TRANS_HBLANK_A, D_ALL);
1940 MMIO_D(_PCH_TRANS_HSYNC_A, D_ALL);
1941 MMIO_D(_PCH_TRANS_VTOTAL_A, D_ALL);
1942 MMIO_D(_PCH_TRANS_VBLANK_A, D_ALL);
1943 MMIO_D(_PCH_TRANS_VSYNC_A, D_ALL);
1944 MMIO_D(_PCH_TRANS_VSYNCSHIFT_A, D_ALL);
1945
1946 MMIO_D(_PCH_TRANS_HTOTAL_B, D_ALL);
1947 MMIO_D(_PCH_TRANS_HBLANK_B, D_ALL);
1948 MMIO_D(_PCH_TRANS_HSYNC_B, D_ALL);
1949 MMIO_D(_PCH_TRANS_VTOTAL_B, D_ALL);
1950 MMIO_D(_PCH_TRANS_VBLANK_B, D_ALL);
1951 MMIO_D(_PCH_TRANS_VSYNC_B, D_ALL);
1952 MMIO_D(_PCH_TRANS_VSYNCSHIFT_B, D_ALL);
1953
1954 MMIO_D(_PCH_TRANSA_DATA_M1, D_ALL);
1955 MMIO_D(_PCH_TRANSA_DATA_N1, D_ALL);
1956 MMIO_D(_PCH_TRANSA_DATA_M2, D_ALL);
1957 MMIO_D(_PCH_TRANSA_DATA_N2, D_ALL);
1958 MMIO_D(_PCH_TRANSA_LINK_M1, D_ALL);
1959 MMIO_D(_PCH_TRANSA_LINK_N1, D_ALL);
1960 MMIO_D(_PCH_TRANSA_LINK_M2, D_ALL);
1961 MMIO_D(_PCH_TRANSA_LINK_N2, D_ALL);
1962
1963 MMIO_D(TRANS_DP_CTL(PIPE_A), D_ALL);
1964 MMIO_D(TRANS_DP_CTL(PIPE_B), D_ALL);
1965 MMIO_D(TRANS_DP_CTL(PIPE_C), D_ALL);
1966
1967 MMIO_D(TVIDEO_DIP_CTL(PIPE_A), D_ALL);
1968 MMIO_D(TVIDEO_DIP_DATA(PIPE_A), D_ALL);
1969 MMIO_D(TVIDEO_DIP_GCP(PIPE_A), D_ALL);
1970
1971 MMIO_D(TVIDEO_DIP_CTL(PIPE_B), D_ALL);
1972 MMIO_D(TVIDEO_DIP_DATA(PIPE_B), D_ALL);
1973 MMIO_D(TVIDEO_DIP_GCP(PIPE_B), D_ALL);
1974
1975 MMIO_D(TVIDEO_DIP_CTL(PIPE_C), D_ALL);
1976 MMIO_D(TVIDEO_DIP_DATA(PIPE_C), D_ALL);
1977 MMIO_D(TVIDEO_DIP_GCP(PIPE_C), D_ALL);
1978
1979 MMIO_D(_FDI_RXA_MISC, D_ALL);
1980 MMIO_D(_FDI_RXB_MISC, D_ALL);
1981 MMIO_D(_FDI_RXA_TUSIZE1, D_ALL);
1982 MMIO_D(_FDI_RXA_TUSIZE2, D_ALL);
1983 MMIO_D(_FDI_RXB_TUSIZE1, D_ALL);
1984 MMIO_D(_FDI_RXB_TUSIZE2, D_ALL);
1985
Zhi Wang04d348a2016-04-25 18:28:56 -04001986 MMIO_DH(PCH_PP_CONTROL, D_ALL, NULL, pch_pp_control_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001987 MMIO_D(PCH_PP_DIVISOR, D_ALL);
1988 MMIO_D(PCH_PP_STATUS, D_ALL);
1989 MMIO_D(PCH_LVDS, D_ALL);
1990 MMIO_D(_PCH_DPLL_A, D_ALL);
1991 MMIO_D(_PCH_DPLL_B, D_ALL);
1992 MMIO_D(_PCH_FPA0, D_ALL);
1993 MMIO_D(_PCH_FPA1, D_ALL);
1994 MMIO_D(_PCH_FPB0, D_ALL);
1995 MMIO_D(_PCH_FPB1, D_ALL);
1996 MMIO_D(PCH_DREF_CONTROL, D_ALL);
1997 MMIO_D(PCH_RAWCLK_FREQ, D_ALL);
1998 MMIO_D(PCH_DPLL_SEL, D_ALL);
1999
2000 MMIO_D(0x61208, D_ALL);
2001 MMIO_D(0x6120c, D_ALL);
2002 MMIO_D(PCH_PP_ON_DELAYS, D_ALL);
2003 MMIO_D(PCH_PP_OFF_DELAYS, D_ALL);
2004
Zhi Wang04d348a2016-04-25 18:28:56 -04002005 MMIO_DH(0xe651c, D_ALL, dpy_reg_mmio_read, NULL);
2006 MMIO_DH(0xe661c, D_ALL, dpy_reg_mmio_read, NULL);
2007 MMIO_DH(0xe671c, D_ALL, dpy_reg_mmio_read, NULL);
2008 MMIO_DH(0xe681c, D_ALL, dpy_reg_mmio_read, NULL);
2009 MMIO_DH(0xe6c04, D_ALL, dpy_reg_mmio_read_2, NULL);
2010 MMIO_DH(0xe6e1c, D_ALL, dpy_reg_mmio_read_3, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002011
2012 MMIO_RO(PCH_PORT_HOTPLUG, D_ALL, 0,
2013 PORTA_HOTPLUG_STATUS_MASK
2014 | PORTB_HOTPLUG_STATUS_MASK
2015 | PORTC_HOTPLUG_STATUS_MASK
2016 | PORTD_HOTPLUG_STATUS_MASK,
2017 NULL, NULL);
2018
Zhi Wang04d348a2016-04-25 18:28:56 -04002019 MMIO_DH(LCPLL_CTL, D_ALL, NULL, lcpll_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002020 MMIO_D(FUSE_STRAP, D_ALL);
2021 MMIO_D(DIGITAL_PORT_HOTPLUG_CNTRL, D_ALL);
2022
2023 MMIO_D(DISP_ARB_CTL, D_ALL);
2024 MMIO_D(DISP_ARB_CTL2, D_ALL);
2025
2026 MMIO_D(ILK_DISPLAY_CHICKEN1, D_ALL);
2027 MMIO_D(ILK_DISPLAY_CHICKEN2, D_ALL);
2028 MMIO_D(ILK_DSPCLK_GATE_D, D_ALL);
2029
2030 MMIO_D(SOUTH_CHICKEN1, D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002031 MMIO_DH(SOUTH_CHICKEN2, D_ALL, NULL, south_chicken2_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002032 MMIO_D(_TRANSA_CHICKEN1, D_ALL);
2033 MMIO_D(_TRANSB_CHICKEN1, D_ALL);
2034 MMIO_D(SOUTH_DSPCLK_GATE_D, D_ALL);
2035 MMIO_D(_TRANSA_CHICKEN2, D_ALL);
2036 MMIO_D(_TRANSB_CHICKEN2, D_ALL);
2037
2038 MMIO_D(ILK_DPFC_CB_BASE, D_ALL);
2039 MMIO_D(ILK_DPFC_CONTROL, D_ALL);
2040 MMIO_D(ILK_DPFC_RECOMP_CTL, D_ALL);
2041 MMIO_D(ILK_DPFC_STATUS, D_ALL);
2042 MMIO_D(ILK_DPFC_FENCE_YOFF, D_ALL);
2043 MMIO_D(ILK_DPFC_CHICKEN, D_ALL);
2044 MMIO_D(ILK_FBC_RT_BASE, D_ALL);
2045
2046 MMIO_D(IPS_CTL, D_ALL);
2047
2048 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_A), D_ALL);
2049 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_A), D_ALL);
2050 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_A), D_ALL);
2051 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_A), D_ALL);
2052 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_A), D_ALL);
2053 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_A), D_ALL);
2054 MMIO_D(PIPE_CSC_MODE(PIPE_A), D_ALL);
2055 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_A), D_ALL);
2056 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_A), D_ALL);
2057 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_A), D_ALL);
2058 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_A), D_ALL);
2059 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_A), D_ALL);
2060 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_A), D_ALL);
2061
2062 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_B), D_ALL);
2063 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_B), D_ALL);
2064 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_B), D_ALL);
2065 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_B), D_ALL);
2066 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_B), D_ALL);
2067 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_B), D_ALL);
2068 MMIO_D(PIPE_CSC_MODE(PIPE_B), D_ALL);
2069 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_B), D_ALL);
2070 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_B), D_ALL);
2071 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_B), D_ALL);
2072 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_B), D_ALL);
2073 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_B), D_ALL);
2074 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_B), D_ALL);
2075
2076 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_C), D_ALL);
2077 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_C), D_ALL);
2078 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_C), D_ALL);
2079 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_C), D_ALL);
2080 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_C), D_ALL);
2081 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_C), D_ALL);
2082 MMIO_D(PIPE_CSC_MODE(PIPE_C), D_ALL);
2083 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_C), D_ALL);
2084 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_C), D_ALL);
2085 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_C), D_ALL);
2086 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_C), D_ALL);
2087 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_C), D_ALL);
2088 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_C), D_ALL);
2089
Zhi Wang04d348a2016-04-25 18:28:56 -04002090 MMIO_D(PREC_PAL_INDEX(PIPE_A), D_ALL);
2091 MMIO_D(PREC_PAL_DATA(PIPE_A), D_ALL);
2092 MMIO_F(PREC_PAL_GC_MAX(PIPE_A, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2093
2094 MMIO_D(PREC_PAL_INDEX(PIPE_B), D_ALL);
2095 MMIO_D(PREC_PAL_DATA(PIPE_B), D_ALL);
2096 MMIO_F(PREC_PAL_GC_MAX(PIPE_B, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2097
2098 MMIO_D(PREC_PAL_INDEX(PIPE_C), D_ALL);
2099 MMIO_D(PREC_PAL_DATA(PIPE_C), D_ALL);
2100 MMIO_F(PREC_PAL_GC_MAX(PIPE_C, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2101
Zhi Wange39c5ad2016-09-02 13:33:29 +08002102 MMIO_D(0x60110, D_ALL);
2103 MMIO_D(0x61110, D_ALL);
2104 MMIO_F(0x70400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2105 MMIO_F(0x71400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2106 MMIO_F(0x72400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2107 MMIO_F(0x70440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2108 MMIO_F(0x71440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2109 MMIO_F(0x72440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2110 MMIO_F(0x7044c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2111 MMIO_F(0x7144c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2112 MMIO_F(0x7244c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2113
2114 MMIO_D(PIPE_WM_LINETIME(PIPE_A), D_ALL);
2115 MMIO_D(PIPE_WM_LINETIME(PIPE_B), D_ALL);
2116 MMIO_D(PIPE_WM_LINETIME(PIPE_C), D_ALL);
2117 MMIO_D(SPLL_CTL, D_ALL);
2118 MMIO_D(_WRPLL_CTL1, D_ALL);
2119 MMIO_D(_WRPLL_CTL2, D_ALL);
2120 MMIO_D(PORT_CLK_SEL(PORT_A), D_ALL);
2121 MMIO_D(PORT_CLK_SEL(PORT_B), D_ALL);
2122 MMIO_D(PORT_CLK_SEL(PORT_C), D_ALL);
2123 MMIO_D(PORT_CLK_SEL(PORT_D), D_ALL);
2124 MMIO_D(PORT_CLK_SEL(PORT_E), D_ALL);
2125 MMIO_D(TRANS_CLK_SEL(TRANSCODER_A), D_ALL);
2126 MMIO_D(TRANS_CLK_SEL(TRANSCODER_B), D_ALL);
2127 MMIO_D(TRANS_CLK_SEL(TRANSCODER_C), D_ALL);
2128
2129 MMIO_D(HSW_NDE_RSTWRN_OPT, D_ALL);
2130 MMIO_D(0x46508, D_ALL);
2131
2132 MMIO_D(0x49080, D_ALL);
2133 MMIO_D(0x49180, D_ALL);
2134 MMIO_D(0x49280, D_ALL);
2135
2136 MMIO_F(0x49090, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2137 MMIO_F(0x49190, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2138 MMIO_F(0x49290, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2139
2140 MMIO_D(GAMMA_MODE(PIPE_A), D_ALL);
2141 MMIO_D(GAMMA_MODE(PIPE_B), D_ALL);
2142 MMIO_D(GAMMA_MODE(PIPE_C), D_ALL);
2143
Zhi Wange39c5ad2016-09-02 13:33:29 +08002144 MMIO_D(PIPE_MULT(PIPE_A), D_ALL);
2145 MMIO_D(PIPE_MULT(PIPE_B), D_ALL);
2146 MMIO_D(PIPE_MULT(PIPE_C), D_ALL);
2147
2148 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_A), D_ALL);
2149 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_B), D_ALL);
2150 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_C), D_ALL);
2151
2152 MMIO_DH(SFUSE_STRAP, D_ALL, NULL, NULL);
2153 MMIO_D(SBI_ADDR, D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002154 MMIO_DH(SBI_DATA, D_ALL, sbi_data_mmio_read, NULL);
2155 MMIO_DH(SBI_CTL_STAT, D_ALL, NULL, sbi_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002156 MMIO_D(PIXCLK_GATE, D_ALL);
2157
Zhi Wang04d348a2016-04-25 18:28:56 -04002158 MMIO_F(_DPA_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_ALL, NULL,
2159 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002160
Zhi Wang04d348a2016-04-25 18:28:56 -04002161 MMIO_DH(DDI_BUF_CTL(PORT_A), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2162 MMIO_DH(DDI_BUF_CTL(PORT_B), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2163 MMIO_DH(DDI_BUF_CTL(PORT_C), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2164 MMIO_DH(DDI_BUF_CTL(PORT_D), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2165 MMIO_DH(DDI_BUF_CTL(PORT_E), D_ALL, NULL, ddi_buf_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002166
Zhi Wang04d348a2016-04-25 18:28:56 -04002167 MMIO_DH(DP_TP_CTL(PORT_A), D_ALL, NULL, dp_tp_ctl_mmio_write);
2168 MMIO_DH(DP_TP_CTL(PORT_B), D_ALL, NULL, dp_tp_ctl_mmio_write);
2169 MMIO_DH(DP_TP_CTL(PORT_C), D_ALL, NULL, dp_tp_ctl_mmio_write);
2170 MMIO_DH(DP_TP_CTL(PORT_D), D_ALL, NULL, dp_tp_ctl_mmio_write);
2171 MMIO_DH(DP_TP_CTL(PORT_E), D_ALL, NULL, dp_tp_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002172
Zhi Wang04d348a2016-04-25 18:28:56 -04002173 MMIO_DH(DP_TP_STATUS(PORT_A), D_ALL, NULL, dp_tp_status_mmio_write);
2174 MMIO_DH(DP_TP_STATUS(PORT_B), D_ALL, NULL, dp_tp_status_mmio_write);
2175 MMIO_DH(DP_TP_STATUS(PORT_C), D_ALL, NULL, dp_tp_status_mmio_write);
2176 MMIO_DH(DP_TP_STATUS(PORT_D), D_ALL, NULL, dp_tp_status_mmio_write);
2177 MMIO_DH(DP_TP_STATUS(PORT_E), D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002178
2179 MMIO_F(_DDI_BUF_TRANS_A, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2180 MMIO_F(0x64e60, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2181 MMIO_F(0x64eC0, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2182 MMIO_F(0x64f20, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2183 MMIO_F(0x64f80, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2184
2185 MMIO_D(HSW_AUD_CFG(PIPE_A), D_ALL);
2186 MMIO_D(HSW_AUD_PIN_ELD_CP_VLD, D_ALL);
2187
2188 MMIO_DH(_TRANS_DDI_FUNC_CTL_A, D_ALL, NULL, NULL);
2189 MMIO_DH(_TRANS_DDI_FUNC_CTL_B, D_ALL, NULL, NULL);
2190 MMIO_DH(_TRANS_DDI_FUNC_CTL_C, D_ALL, NULL, NULL);
2191 MMIO_DH(_TRANS_DDI_FUNC_CTL_EDP, D_ALL, NULL, NULL);
2192
2193 MMIO_D(_TRANSA_MSA_MISC, D_ALL);
2194 MMIO_D(_TRANSB_MSA_MISC, D_ALL);
2195 MMIO_D(_TRANSC_MSA_MISC, D_ALL);
2196 MMIO_D(_TRANS_EDP_MSA_MISC, D_ALL);
2197
2198 MMIO_DH(FORCEWAKE, D_ALL, NULL, NULL);
2199 MMIO_D(FORCEWAKE_ACK, D_ALL);
2200 MMIO_D(GEN6_GT_CORE_STATUS, D_ALL);
2201 MMIO_D(GEN6_GT_THREAD_STATUS_REG, D_ALL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002202 MMIO_DFH(GTFIFODBG, D_ALL, F_CMD_ACCESS, NULL, NULL);
2203 MMIO_DFH(GTFIFOCTL, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002204 MMIO_DH(FORCEWAKE_MT, D_PRE_SKL, NULL, mul_force_wake_write);
fred gaoa1dcba92017-05-25 15:32:27 +08002205 MMIO_DH(FORCEWAKE_ACK_HSW, D_BDW, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002206 MMIO_D(ECOBUS, D_ALL);
2207 MMIO_DH(GEN6_RC_CONTROL, D_ALL, NULL, NULL);
2208 MMIO_DH(GEN6_RC_STATE, D_ALL, NULL, NULL);
2209 MMIO_D(GEN6_RPNSWREQ, D_ALL);
2210 MMIO_D(GEN6_RC_VIDEO_FREQ, D_ALL);
2211 MMIO_D(GEN6_RP_DOWN_TIMEOUT, D_ALL);
2212 MMIO_D(GEN6_RP_INTERRUPT_LIMITS, D_ALL);
2213 MMIO_D(GEN6_RPSTAT1, D_ALL);
2214 MMIO_D(GEN6_RP_CONTROL, D_ALL);
2215 MMIO_D(GEN6_RP_UP_THRESHOLD, D_ALL);
2216 MMIO_D(GEN6_RP_DOWN_THRESHOLD, D_ALL);
2217 MMIO_D(GEN6_RP_CUR_UP_EI, D_ALL);
2218 MMIO_D(GEN6_RP_CUR_UP, D_ALL);
2219 MMIO_D(GEN6_RP_PREV_UP, D_ALL);
2220 MMIO_D(GEN6_RP_CUR_DOWN_EI, D_ALL);
2221 MMIO_D(GEN6_RP_CUR_DOWN, D_ALL);
2222 MMIO_D(GEN6_RP_PREV_DOWN, D_ALL);
2223 MMIO_D(GEN6_RP_UP_EI, D_ALL);
2224 MMIO_D(GEN6_RP_DOWN_EI, D_ALL);
2225 MMIO_D(GEN6_RP_IDLE_HYSTERSIS, D_ALL);
2226 MMIO_D(GEN6_RC1_WAKE_RATE_LIMIT, D_ALL);
2227 MMIO_D(GEN6_RC6_WAKE_RATE_LIMIT, D_ALL);
2228 MMIO_D(GEN6_RC6pp_WAKE_RATE_LIMIT, D_ALL);
2229 MMIO_D(GEN6_RC_EVALUATION_INTERVAL, D_ALL);
2230 MMIO_D(GEN6_RC_IDLE_HYSTERSIS, D_ALL);
2231 MMIO_D(GEN6_RC_SLEEP, D_ALL);
2232 MMIO_D(GEN6_RC1e_THRESHOLD, D_ALL);
2233 MMIO_D(GEN6_RC6_THRESHOLD, D_ALL);
2234 MMIO_D(GEN6_RC6p_THRESHOLD, D_ALL);
2235 MMIO_D(GEN6_RC6pp_THRESHOLD, D_ALL);
2236 MMIO_D(GEN6_PMINTRMSK, D_ALL);
fred gaoa1dcba92017-05-25 15:32:27 +08002237 MMIO_DH(HSW_PWR_WELL_BIOS, D_BDW, NULL, power_well_ctl_mmio_write);
2238 MMIO_DH(HSW_PWR_WELL_DRIVER, D_BDW, NULL, power_well_ctl_mmio_write);
2239 MMIO_DH(HSW_PWR_WELL_KVMR, D_BDW, NULL, power_well_ctl_mmio_write);
2240 MMIO_DH(HSW_PWR_WELL_DEBUG, D_BDW, NULL, power_well_ctl_mmio_write);
2241 MMIO_DH(HSW_PWR_WELL_CTL5, D_BDW, NULL, power_well_ctl_mmio_write);
2242 MMIO_DH(HSW_PWR_WELL_CTL6, D_BDW, NULL, power_well_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002243
2244 MMIO_D(RSTDBYCTL, D_ALL);
2245
2246 MMIO_DH(GEN6_GDRST, D_ALL, NULL, gdrst_mmio_write);
2247 MMIO_F(FENCE_REG_GEN6_LO(0), 0x80, 0, 0, 0, D_ALL, fence_mmio_read, fence_mmio_write);
2248 MMIO_F(VGT_PVINFO_PAGE, VGT_PVINFO_SIZE, F_UNALIGN, 0, 0, D_ALL, pvinfo_mmio_read, pvinfo_mmio_write);
Zhi Wang04d348a2016-04-25 18:28:56 -04002249 MMIO_DH(CPU_VGACNTRL, D_ALL, NULL, vga_control_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002250
2251 MMIO_F(MCHBAR_MIRROR_BASE_SNB, 0x40000, 0, 0, 0, D_ALL, NULL, NULL);
2252
2253 MMIO_D(TILECTL, D_ALL);
2254
2255 MMIO_D(GEN6_UCGCTL1, D_ALL);
2256 MMIO_D(GEN6_UCGCTL2, D_ALL);
2257
2258 MMIO_F(0x4f000, 0x90, 0, 0, 0, D_ALL, NULL, NULL);
2259
Zhi Wange39c5ad2016-09-02 13:33:29 +08002260 MMIO_D(GEN6_PCODE_DATA, D_ALL);
2261 MMIO_D(0x13812c, D_ALL);
2262 MMIO_DH(GEN7_ERR_INT, D_ALL, NULL, NULL);
2263 MMIO_D(HSW_EDRAM_CAP, D_ALL);
2264 MMIO_D(HSW_IDICR, D_ALL);
2265 MMIO_DH(GFX_FLSH_CNTL_GEN6, D_ALL, NULL, NULL);
2266
2267 MMIO_D(0x3c, D_ALL);
2268 MMIO_D(0x860, D_ALL);
2269 MMIO_D(ECOSKPD, D_ALL);
2270 MMIO_D(0x121d0, D_ALL);
2271 MMIO_D(GEN6_BLITTER_ECOSKPD, D_ALL);
2272 MMIO_D(0x41d0, D_ALL);
2273 MMIO_D(GAC_ECO_BITS, D_ALL);
2274 MMIO_D(0x6200, D_ALL);
2275 MMIO_D(0x6204, D_ALL);
2276 MMIO_D(0x6208, D_ALL);
2277 MMIO_D(0x7118, D_ALL);
2278 MMIO_D(0x7180, D_ALL);
2279 MMIO_D(0x7408, D_ALL);
2280 MMIO_D(0x7c00, D_ALL);
Pei Zhang975629c2017-03-20 23:49:19 +08002281 MMIO_DH(GEN6_MBCTL, D_ALL, NULL, mbctl_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002282 MMIO_D(0x911c, D_ALL);
2283 MMIO_D(0x9120, D_ALL);
Ping Gaoa045fba2016-11-14 10:22:54 +08002284 MMIO_DFH(GEN7_UCGCTL4, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002285
2286 MMIO_D(GAB_CTL, D_ALL);
2287 MMIO_D(0x48800, D_ALL);
2288 MMIO_D(0xce044, D_ALL);
2289 MMIO_D(0xe6500, D_ALL);
2290 MMIO_D(0xe6504, D_ALL);
2291 MMIO_D(0xe6600, D_ALL);
2292 MMIO_D(0xe6604, D_ALL);
2293 MMIO_D(0xe6700, D_ALL);
2294 MMIO_D(0xe6704, D_ALL);
2295 MMIO_D(0xe6800, D_ALL);
2296 MMIO_D(0xe6804, D_ALL);
2297 MMIO_D(PCH_GMBUS4, D_ALL);
2298 MMIO_D(PCH_GMBUS5, D_ALL);
2299
2300 MMIO_D(0x902c, D_ALL);
2301 MMIO_D(0xec008, D_ALL);
2302 MMIO_D(0xec00c, D_ALL);
2303 MMIO_D(0xec008 + 0x18, D_ALL);
2304 MMIO_D(0xec00c + 0x18, D_ALL);
2305 MMIO_D(0xec008 + 0x18 * 2, D_ALL);
2306 MMIO_D(0xec00c + 0x18 * 2, D_ALL);
2307 MMIO_D(0xec008 + 0x18 * 3, D_ALL);
2308 MMIO_D(0xec00c + 0x18 * 3, D_ALL);
2309 MMIO_D(0xec408, D_ALL);
2310 MMIO_D(0xec40c, D_ALL);
2311 MMIO_D(0xec408 + 0x18, D_ALL);
2312 MMIO_D(0xec40c + 0x18, D_ALL);
2313 MMIO_D(0xec408 + 0x18 * 2, D_ALL);
2314 MMIO_D(0xec40c + 0x18 * 2, D_ALL);
2315 MMIO_D(0xec408 + 0x18 * 3, D_ALL);
2316 MMIO_D(0xec40c + 0x18 * 3, D_ALL);
2317 MMIO_D(0xfc810, D_ALL);
2318 MMIO_D(0xfc81c, D_ALL);
2319 MMIO_D(0xfc828, D_ALL);
2320 MMIO_D(0xfc834, D_ALL);
2321 MMIO_D(0xfcc00, D_ALL);
2322 MMIO_D(0xfcc0c, D_ALL);
2323 MMIO_D(0xfcc18, D_ALL);
2324 MMIO_D(0xfcc24, D_ALL);
2325 MMIO_D(0xfd000, D_ALL);
2326 MMIO_D(0xfd00c, D_ALL);
2327 MMIO_D(0xfd018, D_ALL);
2328 MMIO_D(0xfd024, D_ALL);
2329 MMIO_D(0xfd034, D_ALL);
2330
2331 MMIO_DH(FPGA_DBG, D_ALL, NULL, fpga_dbg_mmio_write);
2332 MMIO_D(0x2054, D_ALL);
2333 MMIO_D(0x12054, D_ALL);
2334 MMIO_D(0x22054, D_ALL);
2335 MMIO_D(0x1a054, D_ALL);
2336
2337 MMIO_D(0x44070, D_ALL);
fred gaoa1dcba92017-05-25 15:32:27 +08002338 MMIO_DFH(0x215c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002339 MMIO_DFH(0x2178, D_ALL, F_CMD_ACCESS, NULL, NULL);
2340 MMIO_DFH(0x217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
2341 MMIO_DFH(0x12178, D_ALL, F_CMD_ACCESS, NULL, NULL);
2342 MMIO_DFH(0x1217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
2343
fred gaoa1dcba92017-05-25 15:32:27 +08002344 MMIO_F(0x2290, 8, F_CMD_ACCESS, 0, 0, D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002345 MMIO_D(0x2b00, D_BDW_PLUS);
2346 MMIO_D(0x2360, D_BDW_PLUS);
Zhao Yan0aa52772017-02-28 15:39:25 +08002347 MMIO_F(0x5200, 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2348 MMIO_F(0x5240, 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2349 MMIO_F(0x5280, 16, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002350
2351 MMIO_DFH(0x1c17c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2352 MMIO_DFH(0x1c178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002353 MMIO_DFH(BCS_SWCTRL, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002354
Zhao Yan0aa52772017-02-28 15:39:25 +08002355 MMIO_F(HS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2356 MMIO_F(DS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2357 MMIO_F(IA_VERTICES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2358 MMIO_F(IA_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2359 MMIO_F(VS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2360 MMIO_F(GS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2361 MMIO_F(GS_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2362 MMIO_F(CL_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2363 MMIO_F(CL_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2364 MMIO_F(PS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2365 MMIO_F(PS_DEPTH_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
Zhi Wang17865712016-05-01 19:02:37 -04002366 MMIO_DH(0x4260, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2367 MMIO_DH(0x4264, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2368 MMIO_DH(0x4268, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2369 MMIO_DH(0x426c, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2370 MMIO_DH(0x4270, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002371 MMIO_DFH(0x4094, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2372
Zhao Yan9112caa2017-02-28 15:40:10 +08002373 MMIO_DFH(ARB_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2374 MMIO_RING_GM_RDR(RING_BBADDR, D_ALL, NULL, NULL);
2375 MMIO_DFH(0x2220, D_ALL, F_CMD_ACCESS, NULL, NULL);
2376 MMIO_DFH(0x12220, D_ALL, F_CMD_ACCESS, NULL, NULL);
2377 MMIO_DFH(0x22220, D_ALL, F_CMD_ACCESS, NULL, NULL);
2378 MMIO_RING_DFH(RING_SYNC_1, D_ALL, F_CMD_ACCESS, NULL, NULL);
2379 MMIO_RING_DFH(RING_SYNC_0, D_ALL, F_CMD_ACCESS, NULL, NULL);
2380 MMIO_DFH(0x22178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2381 MMIO_DFH(0x1a178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2382 MMIO_DFH(0x1a17c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2383 MMIO_DFH(0x2217c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wang12d14cc2016-08-30 11:06:17 +08002384 return 0;
2385}
2386
2387static int init_broadwell_mmio_info(struct intel_gvt *gvt)
2388{
Zhi Wange39c5ad2016-09-02 13:33:29 +08002389 struct drm_i915_private *dev_priv = gvt->dev_priv;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002390 int ret;
2391
Zhao Yan0aa52772017-02-28 15:39:25 +08002392 MMIO_DFH(RING_IMR(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS, NULL,
Zhi Wange39c5ad2016-09-02 13:33:29 +08002393 intel_vgpu_reg_imr_handler);
2394
2395 MMIO_DH(GEN8_GT_IMR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2396 MMIO_DH(GEN8_GT_IER(0), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2397 MMIO_DH(GEN8_GT_IIR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2398 MMIO_D(GEN8_GT_ISR(0), D_BDW_PLUS);
2399
2400 MMIO_DH(GEN8_GT_IMR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2401 MMIO_DH(GEN8_GT_IER(1), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2402 MMIO_DH(GEN8_GT_IIR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2403 MMIO_D(GEN8_GT_ISR(1), D_BDW_PLUS);
2404
2405 MMIO_DH(GEN8_GT_IMR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2406 MMIO_DH(GEN8_GT_IER(2), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2407 MMIO_DH(GEN8_GT_IIR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2408 MMIO_D(GEN8_GT_ISR(2), D_BDW_PLUS);
2409
2410 MMIO_DH(GEN8_GT_IMR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2411 MMIO_DH(GEN8_GT_IER(3), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2412 MMIO_DH(GEN8_GT_IIR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2413 MMIO_D(GEN8_GT_ISR(3), D_BDW_PLUS);
2414
2415 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_A), D_BDW_PLUS, NULL,
2416 intel_vgpu_reg_imr_handler);
2417 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_A), D_BDW_PLUS, NULL,
2418 intel_vgpu_reg_ier_handler);
2419 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_A), D_BDW_PLUS, NULL,
2420 intel_vgpu_reg_iir_handler);
2421 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_A), D_BDW_PLUS);
2422
2423 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_B), D_BDW_PLUS, NULL,
2424 intel_vgpu_reg_imr_handler);
2425 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_B), D_BDW_PLUS, NULL,
2426 intel_vgpu_reg_ier_handler);
2427 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_B), D_BDW_PLUS, NULL,
2428 intel_vgpu_reg_iir_handler);
2429 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_B), D_BDW_PLUS);
2430
2431 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_C), D_BDW_PLUS, NULL,
2432 intel_vgpu_reg_imr_handler);
2433 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_C), D_BDW_PLUS, NULL,
2434 intel_vgpu_reg_ier_handler);
2435 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_C), D_BDW_PLUS, NULL,
2436 intel_vgpu_reg_iir_handler);
2437 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_C), D_BDW_PLUS);
2438
2439 MMIO_DH(GEN8_DE_PORT_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2440 MMIO_DH(GEN8_DE_PORT_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2441 MMIO_DH(GEN8_DE_PORT_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2442 MMIO_D(GEN8_DE_PORT_ISR, D_BDW_PLUS);
2443
2444 MMIO_DH(GEN8_DE_MISC_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2445 MMIO_DH(GEN8_DE_MISC_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2446 MMIO_DH(GEN8_DE_MISC_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2447 MMIO_D(GEN8_DE_MISC_ISR, D_BDW_PLUS);
2448
2449 MMIO_DH(GEN8_PCU_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2450 MMIO_DH(GEN8_PCU_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2451 MMIO_DH(GEN8_PCU_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2452 MMIO_D(GEN8_PCU_ISR, D_BDW_PLUS);
2453
2454 MMIO_DH(GEN8_MASTER_IRQ, D_BDW_PLUS, NULL,
2455 intel_vgpu_reg_master_irq_handler);
2456
Zhao Yan0aa52772017-02-28 15:39:25 +08002457 MMIO_DFH(RING_HWSTAM(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2458 F_CMD_ACCESS, NULL, NULL);
2459 MMIO_DFH(0x1c134, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002460
Zhao Yan0aa52772017-02-28 15:39:25 +08002461 MMIO_DFH(RING_TAIL(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2462 NULL, NULL);
2463 MMIO_DFH(RING_HEAD(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2464 F_CMD_ACCESS, NULL, NULL);
2465 MMIO_GM_RDR(RING_START(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, NULL);
2466 MMIO_DFH(RING_CTL(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2467 NULL, NULL);
2468 MMIO_DFH(RING_ACTHD(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2469 F_CMD_ACCESS, NULL, NULL);
2470 MMIO_DFH(RING_ACTHD_UDW(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2471 F_CMD_ACCESS, NULL, NULL);
2472 MMIO_DFH(0x1c29c, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL,
2473 ring_mode_mmio_write);
2474 MMIO_DFH(RING_MI_MODE(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2475 F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2476 MMIO_DFH(RING_INSTPM(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2477 F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002478 MMIO_DFH(RING_TIMESTAMP(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2479 ring_timestamp_mmio_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002480
Zhao Yan0aa52772017-02-28 15:39:25 +08002481 MMIO_RING_DFH(RING_ACTHD_UDW, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002482
Du, Changbin2fb39fa2016-11-04 12:21:37 +08002483#define RING_REG(base) (base + 0xd0)
2484 MMIO_RING_F(RING_REG, 4, F_RO, 0,
2485 ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
2486 ring_reset_ctl_write);
2487 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 4, F_RO, 0,
2488 ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
2489 ring_reset_ctl_write);
2490#undef RING_REG
2491
Zhi Wange39c5ad2016-09-02 13:33:29 +08002492#define RING_REG(base) (base + 0x230)
Zhi Wang28c4c6c2016-05-01 05:22:47 -04002493 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, 0, NULL, elsp_mmio_write);
2494 MMIO_DH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, elsp_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002495#undef RING_REG
2496
2497#define RING_REG(base) (base + 0x234)
Zhao Yan0aa52772017-02-28 15:39:25 +08002498 MMIO_RING_F(RING_REG, 8, F_RO | F_CMD_ACCESS, 0, ~0, D_BDW_PLUS,
2499 NULL, NULL);
2500 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 4, F_RO | F_CMD_ACCESS, 0,
2501 ~0LL, D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002502#undef RING_REG
2503
2504#define RING_REG(base) (base + 0x244)
Zhao Yan0aa52772017-02-28 15:39:25 +08002505 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2506 MMIO_DFH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2507 NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002508#undef RING_REG
2509
2510#define RING_REG(base) (base + 0x370)
2511 MMIO_RING_F(RING_REG, 48, F_RO, 0, ~0, D_BDW_PLUS, NULL, NULL);
2512 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 48, F_RO, 0, ~0, D_BDW_PLUS,
2513 NULL, NULL);
2514#undef RING_REG
2515
2516#define RING_REG(base) (base + 0x3a0)
2517 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
2518 MMIO_DFH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
2519#undef RING_REG
2520
2521 MMIO_D(PIPEMISC(PIPE_A), D_BDW_PLUS);
2522 MMIO_D(PIPEMISC(PIPE_B), D_BDW_PLUS);
2523 MMIO_D(PIPEMISC(PIPE_C), D_BDW_PLUS);
2524 MMIO_D(0x1c1d0, D_BDW_PLUS);
2525 MMIO_D(GEN6_MBCUNIT_SNPCR, D_BDW_PLUS);
2526 MMIO_D(GEN7_MISCCPCTL, D_BDW_PLUS);
2527 MMIO_D(0x1c054, D_BDW_PLUS);
2528
Weinan Li8bcd7c12017-02-24 17:07:38 +08002529 MMIO_DH(GEN6_PCODE_MAILBOX, D_BDW_PLUS, NULL, mailbox_write);
2530
Zhi Wange39c5ad2016-09-02 13:33:29 +08002531 MMIO_D(GEN8_PRIVATE_PAT_LO, D_BDW_PLUS);
2532 MMIO_D(GEN8_PRIVATE_PAT_HI, D_BDW_PLUS);
2533
2534 MMIO_D(GAMTARBMODE, D_BDW_PLUS);
2535
2536#define RING_REG(base) (base + 0x270)
2537 MMIO_RING_F(RING_REG, 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
2538 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
2539#undef RING_REG
2540
Zhao Yan0aa52772017-02-28 15:39:25 +08002541 MMIO_RING_GM_RDR(RING_HWS_PGA, D_BDW_PLUS, NULL, NULL);
2542 MMIO_GM_RDR(RING_HWS_PGA(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002543
Ping Gaoa045fba2016-11-14 10:22:54 +08002544 MMIO_DFH(HDC_CHICKEN0, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002545
Zhao Yan593e59b2017-02-20 15:51:13 +08002546 MMIO_D(CHICKEN_PIPESL_1(PIPE_A), D_BDW_PLUS);
2547 MMIO_D(CHICKEN_PIPESL_1(PIPE_B), D_BDW_PLUS);
2548 MMIO_D(CHICKEN_PIPESL_1(PIPE_C), D_BDW_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002549
2550 MMIO_D(WM_MISC, D_BDW);
2551 MMIO_D(BDW_EDP_PSR_BASE, D_BDW);
2552
2553 MMIO_D(0x66c00, D_BDW_PLUS);
2554 MMIO_D(0x66c04, D_BDW_PLUS);
2555
2556 MMIO_D(HSW_GTT_CACHE_EN, D_BDW_PLUS);
2557
2558 MMIO_D(GEN8_EU_DISABLE0, D_BDW_PLUS);
2559 MMIO_D(GEN8_EU_DISABLE1, D_BDW_PLUS);
2560 MMIO_D(GEN8_EU_DISABLE2, D_BDW_PLUS);
2561
Zhao Yan593e59b2017-02-20 15:51:13 +08002562 MMIO_D(0xfdc, D_BDW_PLUS);
Zhao Yan0aa52772017-02-28 15:39:25 +08002563 MMIO_DFH(GEN8_ROW_CHICKEN, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
2564 NULL, NULL);
2565 MMIO_DFH(GEN7_ROW_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
2566 NULL, NULL);
2567 MMIO_DFH(GEN8_UCGCTL6, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002568
Zhao Yan0aa52772017-02-28 15:39:25 +08002569 MMIO_DFH(0xb1f0, D_BDW, F_CMD_ACCESS, NULL, NULL);
2570 MMIO_DFH(0xb1c0, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002571 MMIO_DFH(GEN8_L3SQCREG4, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002572 MMIO_DFH(0xb100, D_BDW, F_CMD_ACCESS, NULL, NULL);
2573 MMIO_DFH(0xb10c, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002574 MMIO_D(0xb110, D_BDW);
2575
Zhao Yane6cedfe2017-02-21 10:38:53 +08002576 MMIO_F(0x24d0, 48, F_CMD_ACCESS, 0, 0, D_BDW_PLUS,
2577 NULL, force_nonpriv_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002578
Zhao Yan593e59b2017-02-20 15:51:13 +08002579 MMIO_D(0x22040, D_BDW_PLUS);
2580 MMIO_D(0x44484, D_BDW_PLUS);
2581 MMIO_D(0x4448c, D_BDW_PLUS);
2582
Zhao Yan0aa52772017-02-28 15:39:25 +08002583 MMIO_DFH(0x83a4, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002584 MMIO_D(GEN8_L3_LRA_1_GPGPU, D_BDW_PLUS);
2585
Zhao Yan0aa52772017-02-28 15:39:25 +08002586 MMIO_DFH(0x8430, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002587
2588 MMIO_D(0x110000, D_BDW_PLUS);
2589
2590 MMIO_D(0x48400, D_BDW_PLUS);
2591
2592 MMIO_D(0x6e570, D_BDW_PLUS);
2593 MMIO_D(0x65f10, D_BDW_PLUS);
2594
Ping Gaoa045fba2016-11-14 10:22:54 +08002595 MMIO_DFH(0xe194, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2596 MMIO_DFH(0xe188, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2597 MMIO_DFH(HALF_SLICE_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002598 MMIO_DFH(0x2580, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002599
Zhao Yan0aa52772017-02-28 15:39:25 +08002600 MMIO_DFH(0x2248, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002601
Zhao Yan9112caa2017-02-28 15:40:10 +08002602 MMIO_DFH(0xe220, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2603 MMIO_DFH(0xe230, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2604 MMIO_DFH(0xe240, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2605 MMIO_DFH(0xe260, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2606 MMIO_DFH(0xe270, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2607 MMIO_DFH(0xe280, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2608 MMIO_DFH(0xe2a0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2609 MMIO_DFH(0xe2b0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2610 MMIO_DFH(0xe2c0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wang12d14cc2016-08-30 11:06:17 +08002611 return 0;
2612}
2613
Zhi Wange39c5ad2016-09-02 13:33:29 +08002614static int init_skl_mmio_info(struct intel_gvt *gvt)
2615{
2616 struct drm_i915_private *dev_priv = gvt->dev_priv;
2617 int ret;
2618
2619 MMIO_DH(FORCEWAKE_RENDER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2620 MMIO_DH(FORCEWAKE_ACK_RENDER_GEN9, D_SKL_PLUS, NULL, NULL);
2621 MMIO_DH(FORCEWAKE_BLITTER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2622 MMIO_DH(FORCEWAKE_ACK_BLITTER_GEN9, D_SKL_PLUS, NULL, NULL);
2623 MMIO_DH(FORCEWAKE_MEDIA_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2624 MMIO_DH(FORCEWAKE_ACK_MEDIA_GEN9, D_SKL_PLUS, NULL, NULL);
2625
Xu Han5cf5fe82017-03-29 10:13:57 +08002626 MMIO_F(_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2627 dp_aux_ch_ctl_mmio_write);
2628 MMIO_F(_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2629 dp_aux_ch_ctl_mmio_write);
2630 MMIO_F(_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2631 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002632
Xu Han5cf5fe82017-03-29 10:13:57 +08002633 MMIO_D(HSW_PWR_WELL_BIOS, D_SKL_PLUS);
2634 MMIO_DH(HSW_PWR_WELL_DRIVER, D_SKL_PLUS, NULL,
2635 skl_power_well_ctl_write);
2636 MMIO_DH(GEN6_PCODE_MAILBOX, D_SKL_PLUS, NULL, mailbox_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002637
Zhi Wange39c5ad2016-09-02 13:33:29 +08002638 MMIO_D(0xa210, D_SKL_PLUS);
2639 MMIO_D(GEN9_MEDIA_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
2640 MMIO_D(GEN9_RENDER_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
Ping Gaoa045fba2016-11-14 10:22:54 +08002641 MMIO_DFH(GEN9_GAMT_ECO_REG_RW_IA, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002642 MMIO_DH(0x4ddc, D_SKL_PLUS, NULL, skl_misc_ctl_write);
2643 MMIO_DH(0x42080, D_SKL_PLUS, NULL, skl_misc_ctl_write);
2644 MMIO_D(0x45504, D_SKL_PLUS);
2645 MMIO_D(0x45520, D_SKL_PLUS);
2646 MMIO_D(0x46000, D_SKL_PLUS);
2647 MMIO_DH(0x46010, D_SKL | D_KBL, NULL, skl_lcpll_write);
2648 MMIO_DH(0x46014, D_SKL | D_KBL, NULL, skl_lcpll_write);
2649 MMIO_D(0x6C040, D_SKL | D_KBL);
2650 MMIO_D(0x6C048, D_SKL | D_KBL);
2651 MMIO_D(0x6C050, D_SKL | D_KBL);
2652 MMIO_D(0x6C044, D_SKL | D_KBL);
2653 MMIO_D(0x6C04C, D_SKL | D_KBL);
2654 MMIO_D(0x6C054, D_SKL | D_KBL);
2655 MMIO_D(0x6c058, D_SKL | D_KBL);
2656 MMIO_D(0x6c05c, D_SKL | D_KBL);
2657 MMIO_DH(0X6c060, D_SKL | D_KBL, dpll_status_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002658
Xu Han5cf5fe82017-03-29 10:13:57 +08002659 MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2660 MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2661 MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2662 MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2663 MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2664 MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002665
Xu Han5cf5fe82017-03-29 10:13:57 +08002666 MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2667 MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2668 MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2669 MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2670 MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2671 MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002672
Xu Han5cf5fe82017-03-29 10:13:57 +08002673 MMIO_DH(SKL_PS_CTRL(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2674 MMIO_DH(SKL_PS_CTRL(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2675 MMIO_DH(SKL_PS_CTRL(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2676 MMIO_DH(SKL_PS_CTRL(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2677 MMIO_DH(SKL_PS_CTRL(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2678 MMIO_DH(SKL_PS_CTRL(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002679
Xu Han5cf5fe82017-03-29 10:13:57 +08002680 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
2681 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2682 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2683 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002684
Xu Han5cf5fe82017-03-29 10:13:57 +08002685 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
2686 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2687 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2688 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002689
Xu Han5cf5fe82017-03-29 10:13:57 +08002690 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
2691 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2692 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2693 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002694
Xu Han5cf5fe82017-03-29 10:13:57 +08002695 MMIO_DH(CUR_BUF_CFG(PIPE_A), D_SKL_PLUS, NULL, NULL);
2696 MMIO_DH(CUR_BUF_CFG(PIPE_B), D_SKL_PLUS, NULL, NULL);
2697 MMIO_DH(CUR_BUF_CFG(PIPE_C), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002698
Xu Han5cf5fe82017-03-29 10:13:57 +08002699 MMIO_F(PLANE_WM(PIPE_A, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2700 MMIO_F(PLANE_WM(PIPE_A, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2701 MMIO_F(PLANE_WM(PIPE_A, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002702
Xu Han5cf5fe82017-03-29 10:13:57 +08002703 MMIO_F(PLANE_WM(PIPE_B, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2704 MMIO_F(PLANE_WM(PIPE_B, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2705 MMIO_F(PLANE_WM(PIPE_B, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002706
Xu Han5cf5fe82017-03-29 10:13:57 +08002707 MMIO_F(PLANE_WM(PIPE_C, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2708 MMIO_F(PLANE_WM(PIPE_C, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2709 MMIO_F(PLANE_WM(PIPE_C, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002710
Xu Han5cf5fe82017-03-29 10:13:57 +08002711 MMIO_F(CUR_WM(PIPE_A, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2712 MMIO_F(CUR_WM(PIPE_B, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2713 MMIO_F(CUR_WM(PIPE_C, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002714
Xu Han5cf5fe82017-03-29 10:13:57 +08002715 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
2716 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2717 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002718
Xu Han5cf5fe82017-03-29 10:13:57 +08002719 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
2720 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2721 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002722
Xu Han5cf5fe82017-03-29 10:13:57 +08002723 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
2724 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2725 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002726
Xu Han5cf5fe82017-03-29 10:13:57 +08002727 MMIO_DH(CUR_WM_TRANS(PIPE_A), D_SKL_PLUS, NULL, NULL);
2728 MMIO_DH(CUR_WM_TRANS(PIPE_B), D_SKL_PLUS, NULL, NULL);
2729 MMIO_DH(CUR_WM_TRANS(PIPE_C), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002730
Xu Han5cf5fe82017-03-29 10:13:57 +08002731 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
2732 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2733 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2734 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002735
Xu Han5cf5fe82017-03-29 10:13:57 +08002736 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
2737 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2738 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2739 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002740
Xu Han5cf5fe82017-03-29 10:13:57 +08002741 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
2742 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2743 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2744 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002745
Xu Han5cf5fe82017-03-29 10:13:57 +08002746 MMIO_DH(_REG_701C0(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2747 MMIO_DH(_REG_701C0(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2748 MMIO_DH(_REG_701C0(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
2749 MMIO_DH(_REG_701C0(PIPE_A, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002750
Xu Han5cf5fe82017-03-29 10:13:57 +08002751 MMIO_DH(_REG_701C0(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2752 MMIO_DH(_REG_701C0(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2753 MMIO_DH(_REG_701C0(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
2754 MMIO_DH(_REG_701C0(PIPE_B, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002755
Xu Han5cf5fe82017-03-29 10:13:57 +08002756 MMIO_DH(_REG_701C0(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2757 MMIO_DH(_REG_701C0(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2758 MMIO_DH(_REG_701C0(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
2759 MMIO_DH(_REG_701C0(PIPE_C, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002760
Xu Han5cf5fe82017-03-29 10:13:57 +08002761 MMIO_DH(_REG_701C4(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2762 MMIO_DH(_REG_701C4(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2763 MMIO_DH(_REG_701C4(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
2764 MMIO_DH(_REG_701C4(PIPE_A, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002765
Xu Han5cf5fe82017-03-29 10:13:57 +08002766 MMIO_DH(_REG_701C4(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2767 MMIO_DH(_REG_701C4(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2768 MMIO_DH(_REG_701C4(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
2769 MMIO_DH(_REG_701C4(PIPE_B, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002770
Xu Han5cf5fe82017-03-29 10:13:57 +08002771 MMIO_DH(_REG_701C4(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2772 MMIO_DH(_REG_701C4(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2773 MMIO_DH(_REG_701C4(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
2774 MMIO_DH(_REG_701C4(PIPE_C, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002775
Xu Han5cf5fe82017-03-29 10:13:57 +08002776 MMIO_D(0x70380, D_SKL_PLUS);
2777 MMIO_D(0x71380, D_SKL_PLUS);
2778 MMIO_D(0x72380, D_SKL_PLUS);
2779 MMIO_D(0x7039c, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002780
Xu Han5cf5fe82017-03-29 10:13:57 +08002781 MMIO_F(0x80000, 0x3000, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2782 MMIO_D(0x8f074, D_SKL | D_KBL);
2783 MMIO_D(0x8f004, D_SKL | D_KBL);
2784 MMIO_D(0x8f034, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002785
Xu Han5cf5fe82017-03-29 10:13:57 +08002786 MMIO_D(0xb11c, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002787
Xu Han5cf5fe82017-03-29 10:13:57 +08002788 MMIO_D(0x51000, D_SKL | D_KBL);
2789 MMIO_D(0x6c00c, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002790
Xu Han5cf5fe82017-03-29 10:13:57 +08002791 MMIO_F(0xc800, 0x7f8, F_CMD_ACCESS, 0, 0, D_SKL | D_KBL, NULL, NULL);
2792 MMIO_F(0xb020, 0x80, F_CMD_ACCESS, 0, 0, D_SKL | D_KBL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002793
Xu Han5cf5fe82017-03-29 10:13:57 +08002794 MMIO_D(0xd08, D_SKL_PLUS);
2795 MMIO_DFH(0x20e0, D_SKL_PLUS, F_MODE_MASK, NULL, NULL);
2796 MMIO_DFH(0x20ec, D_SKL_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002797
2798 /* TRTT */
Xu Han5cf5fe82017-03-29 10:13:57 +08002799 MMIO_DFH(0x4de0, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2800 MMIO_DFH(0x4de4, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2801 MMIO_DFH(0x4de8, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2802 MMIO_DFH(0x4dec, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2803 MMIO_DFH(0x4df0, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2804 MMIO_DFH(0x4df4, D_SKL | D_KBL, F_CMD_ACCESS, NULL, gen9_trtte_write);
2805 MMIO_DH(0x4dfc, D_SKL | D_KBL, NULL, gen9_trtt_chicken_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002806
Xu Han5cf5fe82017-03-29 10:13:57 +08002807 MMIO_D(0x45008, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002808
Xu Han5cf5fe82017-03-29 10:13:57 +08002809 MMIO_D(0x46430, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002810
Xu Han5cf5fe82017-03-29 10:13:57 +08002811 MMIO_D(0x46520, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002812
Xu Han5cf5fe82017-03-29 10:13:57 +08002813 MMIO_D(0xc403c, D_SKL | D_KBL);
2814 MMIO_D(0xb004, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002815 MMIO_DH(DMA_CTRL, D_SKL_PLUS, NULL, dma_ctrl_write);
2816
Xu Han5cf5fe82017-03-29 10:13:57 +08002817 MMIO_D(0x65900, D_SKL_PLUS);
2818 MMIO_D(0x1082c0, D_SKL | D_KBL);
2819 MMIO_D(0x4068, D_SKL | D_KBL);
2820 MMIO_D(0x67054, D_SKL | D_KBL);
2821 MMIO_D(0x6e560, D_SKL | D_KBL);
2822 MMIO_D(0x6e554, D_SKL | D_KBL);
2823 MMIO_D(0x2b20, D_SKL | D_KBL);
2824 MMIO_D(0x65f00, D_SKL | D_KBL);
2825 MMIO_D(0x65f08, D_SKL | D_KBL);
2826 MMIO_D(0x320f0, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002827
Xu Han5cf5fe82017-03-29 10:13:57 +08002828 MMIO_DFH(_REG_VCS2_EXCC, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
2829 MMIO_DFH(_REG_VECS_EXCC, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
2830 MMIO_D(0x70034, D_SKL_PLUS);
2831 MMIO_D(0x71034, D_SKL_PLUS);
2832 MMIO_D(0x72034, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002833
Xu Han5cf5fe82017-03-29 10:13:57 +08002834 MMIO_D(_PLANE_KEYVAL_1(PIPE_A), D_SKL_PLUS);
2835 MMIO_D(_PLANE_KEYVAL_1(PIPE_B), D_SKL_PLUS);
2836 MMIO_D(_PLANE_KEYVAL_1(PIPE_C), D_SKL_PLUS);
2837 MMIO_D(_PLANE_KEYMSK_1(PIPE_A), D_SKL_PLUS);
2838 MMIO_D(_PLANE_KEYMSK_1(PIPE_B), D_SKL_PLUS);
2839 MMIO_D(_PLANE_KEYMSK_1(PIPE_C), D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002840
Xu Han5cf5fe82017-03-29 10:13:57 +08002841 MMIO_D(0x44500, D_SKL_PLUS);
Zhao Yan0aa52772017-02-28 15:39:25 +08002842 MMIO_DFH(GEN9_CSFE_CHICKEN1_RCS, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002843 MMIO_DFH(GEN8_HDC_CHICKEN1, D_SKL | D_KBL, F_MODE_MASK | F_CMD_ACCESS,
Zhao Yan9112caa2017-02-28 15:40:10 +08002844 NULL, NULL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002845
2846 MMIO_D(0x4ab8, D_KBL);
2847 MMIO_D(0x940c, D_SKL_PLUS);
2848 MMIO_D(0x2248, D_SKL_PLUS | D_KBL);
2849 MMIO_D(0x4ab0, D_SKL | D_KBL);
2850 MMIO_D(0x20d4, D_SKL | D_KBL);
2851
Zhi Wange39c5ad2016-09-02 13:33:29 +08002852 return 0;
2853}
Zhi Wang04d348a2016-04-25 18:28:56 -04002854
Zhi Wang12d14cc2016-08-30 11:06:17 +08002855/**
2856 * intel_gvt_find_mmio_info - find MMIO information entry by aligned offset
2857 * @gvt: GVT device
2858 * @offset: register offset
2859 *
2860 * This function is used to find the MMIO information entry from hash table
2861 *
2862 * Returns:
2863 * pointer to MMIO information entry, NULL if not exists
2864 */
2865struct intel_gvt_mmio_info *intel_gvt_find_mmio_info(struct intel_gvt *gvt,
2866 unsigned int offset)
2867{
2868 struct intel_gvt_mmio_info *e;
2869
2870 WARN_ON(!IS_ALIGNED(offset, 4));
2871
2872 hash_for_each_possible(gvt->mmio.mmio_info_table, e, node, offset) {
2873 if (e->offset == offset)
2874 return e;
2875 }
2876 return NULL;
2877}
2878
2879/**
2880 * intel_gvt_clean_mmio_info - clean up MMIO information table for GVT device
2881 * @gvt: GVT device
2882 *
2883 * This function is called at the driver unloading stage, to clean up the MMIO
2884 * information table of GVT device
2885 *
2886 */
2887void intel_gvt_clean_mmio_info(struct intel_gvt *gvt)
2888{
2889 struct hlist_node *tmp;
2890 struct intel_gvt_mmio_info *e;
2891 int i;
2892
2893 hash_for_each_safe(gvt->mmio.mmio_info_table, i, tmp, e, node)
2894 kfree(e);
2895
2896 vfree(gvt->mmio.mmio_attribute);
2897 gvt->mmio.mmio_attribute = NULL;
2898}
2899
2900/**
2901 * intel_gvt_setup_mmio_info - setup MMIO information table for GVT device
2902 * @gvt: GVT device
2903 *
2904 * This function is called at the initialization stage, to setup the MMIO
2905 * information table for GVT device
2906 *
2907 * Returns:
2908 * zero on success, negative if failed.
2909 */
2910int intel_gvt_setup_mmio_info(struct intel_gvt *gvt)
2911{
2912 struct intel_gvt_device_info *info = &gvt->device_info;
2913 struct drm_i915_private *dev_priv = gvt->dev_priv;
2914 int ret;
2915
2916 gvt->mmio.mmio_attribute = vzalloc(info->mmio_size);
2917 if (!gvt->mmio.mmio_attribute)
2918 return -ENOMEM;
2919
2920 ret = init_generic_mmio_info(gvt);
2921 if (ret)
2922 goto err;
2923
2924 if (IS_BROADWELL(dev_priv)) {
2925 ret = init_broadwell_mmio_info(gvt);
2926 if (ret)
2927 goto err;
Xu Hane3476c02017-03-29 10:13:59 +08002928 } else if (IS_SKYLAKE(dev_priv)
2929 || IS_KABYLAKE(dev_priv)) {
Zhi Wange39c5ad2016-09-02 13:33:29 +08002930 ret = init_broadwell_mmio_info(gvt);
2931 if (ret)
2932 goto err;
2933 ret = init_skl_mmio_info(gvt);
2934 if (ret)
2935 goto err;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002936 }
2937 return 0;
2938err:
2939 intel_gvt_clean_mmio_info(gvt);
2940 return ret;
2941}
Zhi Wange39c5ad2016-09-02 13:33:29 +08002942
2943/**
2944 * intel_gvt_mmio_set_accessed - mark a MMIO has been accessed
2945 * @gvt: a GVT device
2946 * @offset: register offset
2947 *
2948 */
2949void intel_gvt_mmio_set_accessed(struct intel_gvt *gvt, unsigned int offset)
2950{
2951 gvt->mmio.mmio_attribute[offset >> 2] |=
2952 F_ACCESSED;
2953}
2954
2955/**
2956 * intel_gvt_mmio_is_cmd_accessed - mark a MMIO could be accessed by command
2957 * @gvt: a GVT device
2958 * @offset: register offset
2959 *
2960 */
2961bool intel_gvt_mmio_is_cmd_access(struct intel_gvt *gvt,
2962 unsigned int offset)
2963{
2964 return gvt->mmio.mmio_attribute[offset >> 2] &
2965 F_CMD_ACCESS;
2966}
2967
2968/**
2969 * intel_gvt_mmio_is_unalign - mark a MMIO could be accessed unaligned
2970 * @gvt: a GVT device
2971 * @offset: register offset
2972 *
2973 */
2974bool intel_gvt_mmio_is_unalign(struct intel_gvt *gvt,
2975 unsigned int offset)
2976{
2977 return gvt->mmio.mmio_attribute[offset >> 2] &
2978 F_UNALIGN;
2979}
2980
2981/**
2982 * intel_gvt_mmio_set_cmd_accessed - mark a MMIO has been accessed by command
2983 * @gvt: a GVT device
2984 * @offset: register offset
2985 *
2986 */
2987void intel_gvt_mmio_set_cmd_accessed(struct intel_gvt *gvt,
2988 unsigned int offset)
2989{
2990 gvt->mmio.mmio_attribute[offset >> 2] |=
2991 F_CMD_ACCESSED;
2992}
2993
2994/**
2995 * intel_gvt_mmio_has_mode_mask - if a MMIO has a mode mask
2996 * @gvt: a GVT device
2997 * @offset: register offset
2998 *
2999 * Returns:
3000 * True if a MMIO has a mode mask in its higher 16 bits, false if it isn't.
3001 *
3002 */
3003bool intel_gvt_mmio_has_mode_mask(struct intel_gvt *gvt, unsigned int offset)
3004{
3005 return gvt->mmio.mmio_attribute[offset >> 2] &
3006 F_MODE_MASK;
3007}
3008
3009/**
3010 * intel_vgpu_default_mmio_read - default MMIO read handler
3011 * @vgpu: a vGPU
3012 * @offset: access offset
3013 * @p_data: data return buffer
3014 * @bytes: access data length
3015 *
3016 * Returns:
3017 * Zero on success, negative error code if failed.
3018 */
3019int intel_vgpu_default_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
3020 void *p_data, unsigned int bytes)
3021{
3022 read_vreg(vgpu, offset, p_data, bytes);
3023 return 0;
3024}
3025
3026/**
3027 * intel_t_default_mmio_write - default MMIO write handler
3028 * @vgpu: a vGPU
3029 * @offset: access offset
3030 * @p_data: write data buffer
3031 * @bytes: access data length
3032 *
3033 * Returns:
3034 * Zero on success, negative error code if failed.
3035 */
3036int intel_vgpu_default_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
3037 void *p_data, unsigned int bytes)
3038{
3039 write_vreg(vgpu, offset, p_data, bytes);
3040 return 0;
3041}
Zhao Yan4938ca92017-03-09 10:09:44 +08003042
3043/**
3044 * intel_gvt_in_force_nonpriv_whitelist - if a mmio is in whitelist to be
3045 * force-nopriv register
3046 *
3047 * @gvt: a GVT device
3048 * @offset: register offset
3049 *
3050 * Returns:
3051 * True if the register is in force-nonpriv whitelist;
3052 * False if outside;
3053 */
3054bool intel_gvt_in_force_nonpriv_whitelist(struct intel_gvt *gvt,
3055 unsigned int offset)
3056{
3057 return in_whitelist(offset);
3058}