blob: fcd973d5131e8f767cbe2af45cfac7bad74aed24 [file] [log] [blame]
Baruch Siach1ab52cf2009-06-22 16:36:29 +03001/*
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +09002 * Synopsys DesignWare I2C adapter driver (master only).
Baruch Siach1ab52cf2009-06-22 16:36:29 +03003 *
4 * Based on the TI DAVINCI I2C adapter driver.
5 *
6 * Copyright (C) 2006 Texas Instruments.
7 * Copyright (C) 2007 MontaVista Software Inc.
8 * Copyright (C) 2009 Provigent Ltd.
9 *
10 * ----------------------------------------------------------------------------
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
Baruch Siach1ab52cf2009-06-22 16:36:29 +030021 * ----------------------------------------------------------------------------
22 *
23 */
Axel Line68bb912012-09-10 10:14:02 +020024#include <linux/export.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030025#include <linux/errno.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030026#include <linux/err.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010027#include <linux/i2c.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030028#include <linux/interrupt.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030029#include <linux/io.h>
Dirk Brandewie18dbdda2011-10-06 11:26:36 -070030#include <linux/pm_runtime.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010031#include <linux/delay.h>
Mika Westerberg9dd31622013-01-17 12:31:04 +020032#include <linux/module.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010033#include "i2c-designware-core.h"
Shinya Kuribayashice6eb572009-11-06 21:51:57 +090034
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070035/*
36 * Registers offset
37 */
38#define DW_IC_CON 0x0
39#define DW_IC_TAR 0x4
40#define DW_IC_DATA_CMD 0x10
41#define DW_IC_SS_SCL_HCNT 0x14
42#define DW_IC_SS_SCL_LCNT 0x18
43#define DW_IC_FS_SCL_HCNT 0x1c
44#define DW_IC_FS_SCL_LCNT 0x20
45#define DW_IC_INTR_STAT 0x2c
46#define DW_IC_INTR_MASK 0x30
47#define DW_IC_RAW_INTR_STAT 0x34
48#define DW_IC_RX_TL 0x38
49#define DW_IC_TX_TL 0x3c
50#define DW_IC_CLR_INTR 0x40
51#define DW_IC_CLR_RX_UNDER 0x44
52#define DW_IC_CLR_RX_OVER 0x48
53#define DW_IC_CLR_TX_OVER 0x4c
54#define DW_IC_CLR_RD_REQ 0x50
55#define DW_IC_CLR_TX_ABRT 0x54
56#define DW_IC_CLR_RX_DONE 0x58
57#define DW_IC_CLR_ACTIVITY 0x5c
58#define DW_IC_CLR_STOP_DET 0x60
59#define DW_IC_CLR_START_DET 0x64
60#define DW_IC_CLR_GEN_CALL 0x68
61#define DW_IC_ENABLE 0x6c
62#define DW_IC_STATUS 0x70
63#define DW_IC_TXFLR 0x74
64#define DW_IC_RXFLR 0x78
Christian Ruppert9803f862013-06-26 10:55:06 +020065#define DW_IC_SDA_HOLD 0x7c
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070066#define DW_IC_TX_ABRT_SOURCE 0x80
Mika Westerberg3ca4ed82013-04-10 00:36:40 +000067#define DW_IC_ENABLE_STATUS 0x9c
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070068#define DW_IC_COMP_PARAM_1 0xf4
Christian Ruppert9803f862013-06-26 10:55:06 +020069#define DW_IC_COMP_VERSION 0xf8
70#define DW_IC_SDA_HOLD_MIN_VERS 0x3131312A
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070071#define DW_IC_COMP_TYPE 0xfc
72#define DW_IC_COMP_TYPE_VALUE 0x44570140
73
74#define DW_IC_INTR_RX_UNDER 0x001
75#define DW_IC_INTR_RX_OVER 0x002
76#define DW_IC_INTR_RX_FULL 0x004
77#define DW_IC_INTR_TX_OVER 0x008
78#define DW_IC_INTR_TX_EMPTY 0x010
79#define DW_IC_INTR_RD_REQ 0x020
80#define DW_IC_INTR_TX_ABRT 0x040
81#define DW_IC_INTR_RX_DONE 0x080
82#define DW_IC_INTR_ACTIVITY 0x100
83#define DW_IC_INTR_STOP_DET 0x200
84#define DW_IC_INTR_START_DET 0x400
85#define DW_IC_INTR_GEN_CALL 0x800
86
87#define DW_IC_INTR_DEFAULT_MASK (DW_IC_INTR_RX_FULL | \
88 DW_IC_INTR_TX_EMPTY | \
89 DW_IC_INTR_TX_ABRT | \
90 DW_IC_INTR_STOP_DET)
91
92#define DW_IC_STATUS_ACTIVITY 0x1
93
94#define DW_IC_ERR_TX_ABRT 0x1
95
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +080096#define DW_IC_TAR_10BITADDR_MASTER BIT(12)
97
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070098/*
99 * status codes
100 */
101#define STATUS_IDLE 0x0
102#define STATUS_WRITE_IN_PROGRESS 0x1
103#define STATUS_READ_IN_PROGRESS 0x2
104
105#define TIMEOUT 20 /* ms */
106
107/*
108 * hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
109 *
110 * only expected abort codes are listed here
111 * refer to the datasheet for the full list
112 */
113#define ABRT_7B_ADDR_NOACK 0
114#define ABRT_10ADDR1_NOACK 1
115#define ABRT_10ADDR2_NOACK 2
116#define ABRT_TXDATA_NOACK 3
117#define ABRT_GCALL_NOACK 4
118#define ABRT_GCALL_READ 5
119#define ABRT_SBYTE_ACKDET 7
120#define ABRT_SBYTE_NORSTRT 9
121#define ABRT_10B_RD_NORSTRT 10
122#define ABRT_MASTER_DIS 11
123#define ARB_LOST 12
124
125#define DW_IC_TX_ABRT_7B_ADDR_NOACK (1UL << ABRT_7B_ADDR_NOACK)
126#define DW_IC_TX_ABRT_10ADDR1_NOACK (1UL << ABRT_10ADDR1_NOACK)
127#define DW_IC_TX_ABRT_10ADDR2_NOACK (1UL << ABRT_10ADDR2_NOACK)
128#define DW_IC_TX_ABRT_TXDATA_NOACK (1UL << ABRT_TXDATA_NOACK)
129#define DW_IC_TX_ABRT_GCALL_NOACK (1UL << ABRT_GCALL_NOACK)
130#define DW_IC_TX_ABRT_GCALL_READ (1UL << ABRT_GCALL_READ)
131#define DW_IC_TX_ABRT_SBYTE_ACKDET (1UL << ABRT_SBYTE_ACKDET)
132#define DW_IC_TX_ABRT_SBYTE_NORSTRT (1UL << ABRT_SBYTE_NORSTRT)
133#define DW_IC_TX_ABRT_10B_RD_NORSTRT (1UL << ABRT_10B_RD_NORSTRT)
134#define DW_IC_TX_ABRT_MASTER_DIS (1UL << ABRT_MASTER_DIS)
135#define DW_IC_TX_ARB_LOST (1UL << ARB_LOST)
136
137#define DW_IC_TX_ABRT_NOACK (DW_IC_TX_ABRT_7B_ADDR_NOACK | \
138 DW_IC_TX_ABRT_10ADDR1_NOACK | \
139 DW_IC_TX_ABRT_10ADDR2_NOACK | \
140 DW_IC_TX_ABRT_TXDATA_NOACK | \
141 DW_IC_TX_ABRT_GCALL_NOACK)
142
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300143static char *abort_sources[] = {
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900144 [ABRT_7B_ADDR_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300145 "slave address not acknowledged (7bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900146 [ABRT_10ADDR1_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300147 "first address byte not acknowledged (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900148 [ABRT_10ADDR2_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300149 "second address byte not acknowledged (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900150 [ABRT_TXDATA_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300151 "data not acknowledged",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900152 [ABRT_GCALL_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300153 "no acknowledgement for a general call",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900154 [ABRT_GCALL_READ] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300155 "read after general call",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900156 [ABRT_SBYTE_ACKDET] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300157 "start byte acknowledged",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900158 [ABRT_SBYTE_NORSTRT] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300159 "trying to send start byte when restart is disabled",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900160 [ABRT_10B_RD_NORSTRT] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300161 "trying to read when restart is disabled (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900162 [ABRT_MASTER_DIS] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300163 "trying to use disabled adapter",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900164 [ARB_LOST] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300165 "lost arbitration",
166};
167
Jarkko Nikula8a437452015-08-31 17:31:31 +0300168static u32 dw_readl(struct dw_i2c_dev *dev, int offset)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700169{
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200170 u32 value;
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700171
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200172 if (dev->accessor_flags & ACCESS_16BIT)
Jisheng Zhang67105c52014-12-11 14:26:41 +0800173 value = readw_relaxed(dev->base + offset) |
174 (readw_relaxed(dev->base + offset + 2) << 16);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200175 else
Jisheng Zhang67105c52014-12-11 14:26:41 +0800176 value = readl_relaxed(dev->base + offset);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200177
178 if (dev->accessor_flags & ACCESS_SWAP)
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700179 return swab32(value);
180 else
181 return value;
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700182}
183
Jarkko Nikula8a437452015-08-31 17:31:31 +0300184static void dw_writel(struct dw_i2c_dev *dev, u32 b, int offset)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700185{
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200186 if (dev->accessor_flags & ACCESS_SWAP)
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700187 b = swab32(b);
188
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200189 if (dev->accessor_flags & ACCESS_16BIT) {
Jisheng Zhang67105c52014-12-11 14:26:41 +0800190 writew_relaxed((u16)b, dev->base + offset);
191 writew_relaxed((u16)(b >> 16), dev->base + offset + 2);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200192 } else {
Jisheng Zhang67105c52014-12-11 14:26:41 +0800193 writel_relaxed(b, dev->base + offset);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200194 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700195}
196
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900197static u32
198i2c_dw_scl_hcnt(u32 ic_clk, u32 tSYMBOL, u32 tf, int cond, int offset)
199{
200 /*
201 * DesignWare I2C core doesn't seem to have solid strategy to meet
202 * the tHD;STA timing spec. Configuring _HCNT based on tHIGH spec
203 * will result in violation of the tHD;STA spec.
204 */
205 if (cond)
206 /*
207 * Conditional expression:
208 *
209 * IC_[FS]S_SCL_HCNT + (1+4+3) >= IC_CLK * tHIGH
210 *
211 * This is based on the DW manuals, and represents an ideal
212 * configuration. The resulting I2C bus speed will be
213 * faster than any of the others.
214 *
215 * If your hardware is free from tHD;STA issue, try this one.
216 */
Romain Baeriswyl64682762014-01-20 17:43:43 +0100217 return (ic_clk * tSYMBOL + 500000) / 1000000 - 8 + offset;
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900218 else
219 /*
220 * Conditional expression:
221 *
222 * IC_[FS]S_SCL_HCNT + 3 >= IC_CLK * (tHD;STA + tf)
223 *
224 * This is just experimental rule; the tHD;STA period turned
225 * out to be proportinal to (_HCNT + 3). With this setting,
226 * we could meet both tHIGH and tHD;STA timing specs.
227 *
228 * If unsure, you'd better to take this alternative.
229 *
230 * The reason why we need to take into account "tf" here,
231 * is the same as described in i2c_dw_scl_lcnt().
232 */
Romain Baeriswyl64682762014-01-20 17:43:43 +0100233 return (ic_clk * (tSYMBOL + tf) + 500000) / 1000000
234 - 3 + offset;
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900235}
236
237static u32 i2c_dw_scl_lcnt(u32 ic_clk, u32 tLOW, u32 tf, int offset)
238{
239 /*
240 * Conditional expression:
241 *
242 * IC_[FS]S_SCL_LCNT + 1 >= IC_CLK * (tLOW + tf)
243 *
244 * DW I2C core starts counting the SCL CNTs for the LOW period
245 * of the SCL clock (tLOW) as soon as it pulls the SCL line.
246 * In order to meet the tLOW timing spec, we need to take into
247 * account the fall time of SCL signal (tf). Default tf value
248 * should be 0.3 us, for safety.
249 */
Romain Baeriswyl64682762014-01-20 17:43:43 +0100250 return ((ic_clk * (tLOW + tf) + 500000) / 1000000) - 1 + offset;
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900251}
252
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000253static void __i2c_dw_enable(struct dw_i2c_dev *dev, bool enable)
254{
255 int timeout = 100;
256
257 do {
258 dw_writel(dev, enable, DW_IC_ENABLE);
259 if ((dw_readl(dev, DW_IC_ENABLE_STATUS) & 1) == enable)
260 return;
261
262 /*
263 * Wait 10 times the signaling period of the highest I2C
264 * transfer supported by the driver (for 400KHz this is
265 * 25us) as described in the DesignWare I2C databook.
266 */
267 usleep_range(25, 250);
268 } while (timeout--);
269
270 dev_warn(dev->dev, "timeout in %sabling adapter\n",
271 enable ? "en" : "dis");
272}
273
Suravee Suthikulpanitb33af112016-01-04 09:17:35 -0600274static unsigned long i2c_dw_clk_rate(struct dw_i2c_dev *dev)
275{
276 /*
277 * Clock is not necessary if we got LCNT/HCNT values directly from
278 * the platform code.
279 */
280 if (WARN_ON_ONCE(!dev->get_clk_rate_khz))
281 return 0;
282 return dev->get_clk_rate_khz(dev);
283}
284
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300285/**
286 * i2c_dw_init() - initialize the designware i2c master hardware
287 * @dev: device private data
288 *
289 * This functions configures and enables the I2C master.
290 * This function is called during I2C init function, and in case of timeout at
291 * run time.
292 */
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100293int i2c_dw_init(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300294{
Dirk Brandewiee18563f2011-10-06 11:26:32 -0700295 u32 hcnt, lcnt;
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700296 u32 reg;
Romain Baeriswyl64682762014-01-20 17:43:43 +0100297 u32 sda_falling_time, scl_falling_time;
David Boxc0601d22015-01-15 01:12:16 -0800298 int ret;
299
300 if (dev->acquire_lock) {
301 ret = dev->acquire_lock(dev);
302 if (ret) {
303 dev_err(dev->dev, "couldn't acquire bus ownership\n");
304 return ret;
305 }
306 }
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700307
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700308 reg = dw_readl(dev, DW_IC_COMP_TYPE);
309 if (reg == ___constant_swab32(DW_IC_COMP_TYPE_VALUE)) {
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200310 /* Configure register endianess access */
311 dev->accessor_flags |= ACCESS_SWAP;
312 } else if (reg == (DW_IC_COMP_TYPE_VALUE & 0x0000ffff)) {
313 /* Configure register access mode 16bit */
314 dev->accessor_flags |= ACCESS_16BIT;
315 } else if (reg != DW_IC_COMP_TYPE_VALUE) {
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700316 dev_err(dev->dev, "Unknown Synopsys component type: "
317 "0x%08x\n", reg);
David Boxc0601d22015-01-15 01:12:16 -0800318 if (dev->release_lock)
319 dev->release_lock(dev);
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700320 return -ENODEV;
321 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300322
323 /* Disable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000324 __i2c_dw_enable(dev, false);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300325
326 /* set standard and fast speed deviders for high/low periods */
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900327
Romain Baeriswyl64682762014-01-20 17:43:43 +0100328 sda_falling_time = dev->sda_falling_time ?: 300; /* ns */
329 scl_falling_time = dev->scl_falling_time ?: 300; /* ns */
330
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200331 /* Set SCL timing parameters for standard-mode */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300332 if (dev->ss_hcnt && dev->ss_lcnt) {
333 hcnt = dev->ss_hcnt;
334 lcnt = dev->ss_lcnt;
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200335 } else {
Suravee Suthikulpanitb33af112016-01-04 09:17:35 -0600336 hcnt = i2c_dw_scl_hcnt(i2c_dw_clk_rate(dev),
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200337 4000, /* tHD;STA = tHIGH = 4.0 us */
338 sda_falling_time,
339 0, /* 0: DW default, 1: Ideal */
340 0); /* No offset */
Suravee Suthikulpanitb33af112016-01-04 09:17:35 -0600341 lcnt = i2c_dw_scl_lcnt(i2c_dw_clk_rate(dev),
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200342 4700, /* tLOW = 4.7 us */
343 scl_falling_time,
344 0); /* No offset */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300345 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700346 dw_writel(dev, hcnt, DW_IC_SS_SCL_HCNT);
347 dw_writel(dev, lcnt, DW_IC_SS_SCL_LCNT);
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900348 dev_dbg(dev->dev, "Standard-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
349
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200350 /* Set SCL timing parameters for fast-mode */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300351 if (dev->fs_hcnt && dev->fs_lcnt) {
352 hcnt = dev->fs_hcnt;
353 lcnt = dev->fs_lcnt;
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200354 } else {
Suravee Suthikulpanitb33af112016-01-04 09:17:35 -0600355 hcnt = i2c_dw_scl_hcnt(i2c_dw_clk_rate(dev),
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200356 600, /* tHD;STA = tHIGH = 0.6 us */
357 sda_falling_time,
358 0, /* 0: DW default, 1: Ideal */
359 0); /* No offset */
Suravee Suthikulpanitb33af112016-01-04 09:17:35 -0600360 lcnt = i2c_dw_scl_lcnt(i2c_dw_clk_rate(dev),
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200361 1300, /* tLOW = 1.3 us */
362 scl_falling_time,
363 0); /* No offset */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300364 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700365 dw_writel(dev, hcnt, DW_IC_FS_SCL_HCNT);
366 dw_writel(dev, lcnt, DW_IC_FS_SCL_LCNT);
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900367 dev_dbg(dev->dev, "Fast-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300368
Christian Ruppert9803f862013-06-26 10:55:06 +0200369 /* Configure SDA Hold Time if required */
Zhuo-hao Lee664d58b2016-08-27 15:39:30 +0800370 reg = dw_readl(dev, DW_IC_COMP_VERSION);
371 if (reg >= DW_IC_SDA_HOLD_MIN_VERS) {
372 if (dev->sda_hold_time) {
Christian Ruppert9803f862013-06-26 10:55:06 +0200373 dw_writel(dev, dev->sda_hold_time, DW_IC_SDA_HOLD);
Zhuo-hao Lee664d58b2016-08-27 15:39:30 +0800374 } else {
375 /* Keep previous hold time setting if no one set it */
376 dev->sda_hold_time = dw_readl(dev, DW_IC_SDA_HOLD);
377 }
378 } else {
379 dev_warn(dev->dev,
380 "Hardware too old to adjust SDA hold time.\n");
Christian Ruppert9803f862013-06-26 10:55:06 +0200381 }
382
Shinya Kuribayashi4cb6d1d2009-11-06 21:48:12 +0900383 /* Configure Tx/Rx FIFO threshold levels */
Andrew Jacksond39f77b2014-11-07 12:10:44 +0000384 dw_writel(dev, dev->tx_fifo_depth / 2, DW_IC_TX_TL);
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700385 dw_writel(dev, 0, DW_IC_RX_TL);
Shinya Kuribayashi4cb6d1d2009-11-06 21:48:12 +0900386
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300387 /* configure the i2c master */
Dirk Brandewiee18563f2011-10-06 11:26:32 -0700388 dw_writel(dev, dev->master_cfg , DW_IC_CON);
David Boxc0601d22015-01-15 01:12:16 -0800389
390 if (dev->release_lock)
391 dev->release_lock(dev);
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700392 return 0;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300393}
Axel Line68bb912012-09-10 10:14:02 +0200394EXPORT_SYMBOL_GPL(i2c_dw_init);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300395
396/*
397 * Waiting for bus not busy
398 */
399static int i2c_dw_wait_bus_not_busy(struct dw_i2c_dev *dev)
400{
401 int timeout = TIMEOUT;
402
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700403 while (dw_readl(dev, DW_IC_STATUS) & DW_IC_STATUS_ACTIVITY) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300404 if (timeout <= 0) {
405 dev_warn(dev->dev, "timeout waiting for bus ready\n");
406 return -ETIMEDOUT;
407 }
408 timeout--;
Mika Westerberg1451b912013-04-10 00:36:41 +0000409 usleep_range(1000, 1100);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300410 }
411
412 return 0;
413}
414
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900415static void i2c_dw_xfer_init(struct dw_i2c_dev *dev)
416{
417 struct i2c_msg *msgs = dev->msgs;
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800418 u32 ic_con, ic_tar = 0;
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900419
420 /* Disable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000421 __i2c_dw_enable(dev, false);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900422
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900423 /* if the slave address is ten bit address, enable 10BITADDR */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700424 ic_con = dw_readl(dev, DW_IC_CON);
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800425 if (msgs[dev->msg_write_idx].flags & I2C_M_TEN) {
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900426 ic_con |= DW_IC_CON_10BITADDR_MASTER;
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800427 /*
428 * If I2C_DYNAMIC_TAR_UPDATE is set, the 10-bit addressing
429 * mode has to be enabled via bit 12 of IC_TAR register.
430 * We set it always as I2C_DYNAMIC_TAR_UPDATE can't be
431 * detected from registers.
432 */
433 ic_tar = DW_IC_TAR_10BITADDR_MASTER;
434 } else {
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900435 ic_con &= ~DW_IC_CON_10BITADDR_MASTER;
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800436 }
437
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700438 dw_writel(dev, ic_con, DW_IC_CON);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900439
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800440 /*
441 * Set the slave (target) address and enable 10-bit addressing mode
442 * if applicable.
443 */
444 dw_writel(dev, msgs[dev->msg_write_idx].addr | ic_tar, DW_IC_TAR);
445
Du, Wenkai47bb27e2014-04-10 23:03:19 +0000446 /* enforce disabled interrupts (due to HW issues) */
447 i2c_dw_disable_int(dev);
448
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900449 /* Enable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000450 __i2c_dw_enable(dev, true);
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900451
Mika Westerberg2a2d95e2013-05-13 00:54:30 +0000452 /* Clear and enable interrupts */
Jarkko Nikulac3356312015-08-31 17:31:28 +0300453 dw_readl(dev, DW_IC_CLR_INTR);
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700454 dw_writel(dev, DW_IC_INTR_DEFAULT_MASK, DW_IC_INTR_MASK);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900455}
456
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300457/*
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900458 * Initiate (and continue) low level master read/write transaction.
459 * This function is only called from i2c_dw_isr, and pumping i2c_msg
460 * messages into the tx buffer. Even if the size of i2c_msg data is
461 * longer than the size of the tx buffer, it handles everything.
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300462 */
Jean Delvarebccd7802012-10-05 22:23:53 +0200463static void
Shinya Kuribayashie77cf232009-11-06 21:46:04 +0900464i2c_dw_xfer_msg(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300465{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300466 struct i2c_msg *msgs = dev->msgs;
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900467 u32 intr_mask;
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900468 int tx_limit, rx_limit;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900469 u32 addr = msgs[dev->msg_write_idx].addr;
470 u32 buf_len = dev->tx_buf_len;
Justin P. Mattock69932482011-07-26 23:06:29 -0700471 u8 *buf = dev->tx_buf;
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800472 bool need_restart = false;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300473
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900474 intr_mask = DW_IC_INTR_DEFAULT_MASK;
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900475
Shinya Kuribayashi6d2ea482009-11-06 21:46:29 +0900476 for (; dev->msg_write_idx < dev->msgs_num; dev->msg_write_idx++) {
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900477 /*
478 * if target address has changed, we need to
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300479 * reprogram the target address in the i2c
480 * adapter when we are done with this transfer
481 */
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900482 if (msgs[dev->msg_write_idx].addr != addr) {
483 dev_err(dev->dev,
484 "%s: invalid target address\n", __func__);
485 dev->msg_err = -EINVAL;
486 break;
487 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300488
489 if (msgs[dev->msg_write_idx].len == 0) {
490 dev_err(dev->dev,
491 "%s: invalid message length\n", __func__);
492 dev->msg_err = -EINVAL;
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900493 break;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300494 }
495
496 if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
497 /* new i2c_msg */
Shinya Kuribayashi26ea15b2009-11-06 21:49:14 +0900498 buf = msgs[dev->msg_write_idx].buf;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300499 buf_len = msgs[dev->msg_write_idx].len;
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800500
501 /* If both IC_EMPTYFIFO_HOLD_MASTER_EN and
502 * IC_RESTART_EN are set, we must manually
503 * set restart bit between messages.
504 */
505 if ((dev->master_cfg & DW_IC_CON_RESTART_EN) &&
506 (dev->msg_write_idx > 0))
507 need_restart = true;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300508 }
509
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700510 tx_limit = dev->tx_fifo_depth - dw_readl(dev, DW_IC_TXFLR);
511 rx_limit = dev->rx_fifo_depth - dw_readl(dev, DW_IC_RXFLR);
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900512
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300513 while (buf_len > 0 && tx_limit > 0 && rx_limit > 0) {
Mika Westerberg17a76b42013-01-17 12:31:05 +0200514 u32 cmd = 0;
515
516 /*
517 * If IC_EMPTYFIFO_HOLD_MASTER_EN is set we must
518 * manually set the stop bit. However, it cannot be
519 * detected from the registers so we set it always
520 * when writing/reading the last byte.
521 */
522 if (dev->msg_write_idx == dev->msgs_num - 1 &&
523 buf_len == 1)
524 cmd |= BIT(9);
525
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800526 if (need_restart) {
527 cmd |= BIT(10);
528 need_restart = false;
529 }
530
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300531 if (msgs[dev->msg_write_idx].flags & I2C_M_RD) {
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100532
533 /* avoid rx buffer overrun */
534 if (rx_limit - dev->rx_outstanding <= 0)
535 break;
536
Mika Westerberg17a76b42013-01-17 12:31:05 +0200537 dw_writel(dev, cmd | 0x100, DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300538 rx_limit--;
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100539 dev->rx_outstanding++;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300540 } else
Mika Westerberg17a76b42013-01-17 12:31:05 +0200541 dw_writel(dev, cmd | *buf++, DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300542 tx_limit--; buf_len--;
543 }
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900544
Shinya Kuribayashi26ea15b2009-11-06 21:49:14 +0900545 dev->tx_buf = buf;
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900546 dev->tx_buf_len = buf_len;
547
548 if (buf_len > 0) {
549 /* more bytes to be written */
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900550 dev->status |= STATUS_WRITE_IN_PROGRESS;
551 break;
Shinya Kuribayashi69151e52009-11-06 21:51:00 +0900552 } else
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900553 dev->status &= ~STATUS_WRITE_IN_PROGRESS;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300554 }
555
Shinya Kuribayashi69151e52009-11-06 21:51:00 +0900556 /*
557 * If i2c_msg index search is completed, we don't need TX_EMPTY
558 * interrupt any more.
559 */
560 if (dev->msg_write_idx == dev->msgs_num)
561 intr_mask &= ~DW_IC_INTR_TX_EMPTY;
562
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900563 if (dev->msg_err)
564 intr_mask = 0;
565
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100566 dw_writel(dev, intr_mask, DW_IC_INTR_MASK);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300567}
568
569static void
Shinya Kuribayashi78839bd2009-11-06 21:45:39 +0900570i2c_dw_read(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300571{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300572 struct i2c_msg *msgs = dev->msgs;
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900573 int rx_valid;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300574
Shinya Kuribayashi6d2ea482009-11-06 21:46:29 +0900575 for (; dev->msg_read_idx < dev->msgs_num; dev->msg_read_idx++) {
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900576 u32 len;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300577 u8 *buf;
578
579 if (!(msgs[dev->msg_read_idx].flags & I2C_M_RD))
580 continue;
581
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300582 if (!(dev->status & STATUS_READ_IN_PROGRESS)) {
583 len = msgs[dev->msg_read_idx].len;
584 buf = msgs[dev->msg_read_idx].buf;
585 } else {
586 len = dev->rx_buf_len;
587 buf = dev->rx_buf;
588 }
589
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700590 rx_valid = dw_readl(dev, DW_IC_RXFLR);
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900591
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100592 for (; len > 0 && rx_valid > 0; len--, rx_valid--) {
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700593 *buf++ = dw_readl(dev, DW_IC_DATA_CMD);
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100594 dev->rx_outstanding--;
595 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300596
597 if (len > 0) {
598 dev->status |= STATUS_READ_IN_PROGRESS;
599 dev->rx_buf_len = len;
600 dev->rx_buf = buf;
601 return;
602 } else
603 dev->status &= ~STATUS_READ_IN_PROGRESS;
604 }
605}
606
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900607static int i2c_dw_handle_tx_abort(struct dw_i2c_dev *dev)
608{
609 unsigned long abort_source = dev->abort_source;
610 int i;
611
Shinya Kuribayashi6d1ea0f2009-11-16 20:40:14 +0900612 if (abort_source & DW_IC_TX_ABRT_NOACK) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800613 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
Shinya Kuribayashi6d1ea0f2009-11-16 20:40:14 +0900614 dev_dbg(dev->dev,
615 "%s: %s\n", __func__, abort_sources[i]);
616 return -EREMOTEIO;
617 }
618
Akinobu Mita984b3f52010-03-05 13:41:37 -0800619 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900620 dev_err(dev->dev, "%s: %s\n", __func__, abort_sources[i]);
621
622 if (abort_source & DW_IC_TX_ARB_LOST)
623 return -EAGAIN;
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900624 else if (abort_source & DW_IC_TX_ABRT_GCALL_READ)
625 return -EINVAL; /* wrong msgs[] data */
626 else
627 return -EIO;
628}
629
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300630/*
631 * Prepare controller for a transaction and call i2c_dw_xfer_msg
632 */
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300633static int
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300634i2c_dw_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
635{
636 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
637 int ret;
638
639 dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
640
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700641 pm_runtime_get_sync(dev->dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300642
Wolfram Sang16735d02013-11-14 14:32:02 -0800643 reinit_completion(&dev->cmd_complete);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300644 dev->msgs = msgs;
645 dev->msgs_num = num;
646 dev->cmd_err = 0;
647 dev->msg_write_idx = 0;
648 dev->msg_read_idx = 0;
649 dev->msg_err = 0;
650 dev->status = STATUS_IDLE;
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900651 dev->abort_source = 0;
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100652 dev->rx_outstanding = 0;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300653
David Boxc0601d22015-01-15 01:12:16 -0800654 if (dev->acquire_lock) {
655 ret = dev->acquire_lock(dev);
656 if (ret) {
657 dev_err(dev->dev, "couldn't acquire bus ownership\n");
658 goto done_nolock;
659 }
660 }
661
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300662 ret = i2c_dw_wait_bus_not_busy(dev);
663 if (ret < 0)
664 goto done;
665
666 /* start the transfers */
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900667 i2c_dw_xfer_init(dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300668
669 /* wait for tx to complete */
Weifeng Voond0bcd8d2016-06-17 09:46:35 +0800670 if (!wait_for_completion_timeout(&dev->cmd_complete, adap->timeout)) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300671 dev_err(dev->dev, "controller timed out\n");
Christian Ruppert38d7fad2013-06-07 10:51:23 +0200672 /* i2c_dw_init implicitly disables the adapter */
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300673 i2c_dw_init(dev);
674 ret = -ETIMEDOUT;
675 goto done;
Mika Westerberge42dba52013-05-22 13:03:11 +0300676 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300677
Christian Ruppert38d7fad2013-06-07 10:51:23 +0200678 /*
Baruch Siache3c97652016-01-12 15:16:35 +0200679 * We must disable the adapter before returning and signaling the end
680 * of the current transfer. Otherwise the hardware might continue
681 * generating interrupts which in turn causes a race condition with
682 * the following transfer. Needs some more investigation if the
683 * additional interrupts are a hardware bug or this driver doesn't
684 * handle them correctly yet.
Christian Ruppert38d7fad2013-06-07 10:51:23 +0200685 */
686 __i2c_dw_enable(dev, false);
687
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300688 if (dev->msg_err) {
689 ret = dev->msg_err;
690 goto done;
691 }
692
693 /* no error */
694 if (likely(!dev->cmd_err)) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300695 ret = num;
696 goto done;
697 }
698
699 /* We have an error */
700 if (dev->cmd_err == DW_IC_ERR_TX_ABRT) {
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900701 ret = i2c_dw_handle_tx_abort(dev);
702 goto done;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300703 }
704 ret = -EIO;
705
706done:
David Boxc0601d22015-01-15 01:12:16 -0800707 if (dev->release_lock)
708 dev->release_lock(dev);
709
710done_nolock:
Mika Westerberg43452332013-04-10 00:36:42 +0000711 pm_runtime_mark_last_busy(dev->dev);
712 pm_runtime_put_autosuspend(dev->dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300713
714 return ret;
715}
716
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300717static u32 i2c_dw_func(struct i2c_adapter *adap)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300718{
Dirk Brandewie2fa83262011-10-06 11:26:31 -0700719 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
720 return dev->functionality;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300721}
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300722
723static struct i2c_algorithm i2c_dw_algo = {
724 .master_xfer = i2c_dw_xfer,
725 .functionality = i2c_dw_func,
726};
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300727
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900728static u32 i2c_dw_read_clear_intrbits(struct dw_i2c_dev *dev)
729{
730 u32 stat;
731
732 /*
733 * The IC_INTR_STAT register just indicates "enabled" interrupts.
734 * Ths unmasked raw version of interrupt status bits are available
735 * in the IC_RAW_INTR_STAT register.
736 *
737 * That is,
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100738 * stat = dw_readl(IC_INTR_STAT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900739 * equals to,
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100740 * stat = dw_readl(IC_RAW_INTR_STAT) & dw_readl(IC_INTR_MASK);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900741 *
742 * The raw version might be useful for debugging purposes.
743 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700744 stat = dw_readl(dev, DW_IC_INTR_STAT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900745
746 /*
747 * Do not use the IC_CLR_INTR register to clear interrupts, or
748 * you'll miss some interrupts, triggered during the period from
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100749 * dw_readl(IC_INTR_STAT) to dw_readl(IC_CLR_INTR).
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900750 *
751 * Instead, use the separately-prepared IC_CLR_* registers.
752 */
753 if (stat & DW_IC_INTR_RX_UNDER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700754 dw_readl(dev, DW_IC_CLR_RX_UNDER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900755 if (stat & DW_IC_INTR_RX_OVER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700756 dw_readl(dev, DW_IC_CLR_RX_OVER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900757 if (stat & DW_IC_INTR_TX_OVER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700758 dw_readl(dev, DW_IC_CLR_TX_OVER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900759 if (stat & DW_IC_INTR_RD_REQ)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700760 dw_readl(dev, DW_IC_CLR_RD_REQ);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900761 if (stat & DW_IC_INTR_TX_ABRT) {
762 /*
763 * The IC_TX_ABRT_SOURCE register is cleared whenever
764 * the IC_CLR_TX_ABRT is read. Preserve it beforehand.
765 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700766 dev->abort_source = dw_readl(dev, DW_IC_TX_ABRT_SOURCE);
767 dw_readl(dev, DW_IC_CLR_TX_ABRT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900768 }
769 if (stat & DW_IC_INTR_RX_DONE)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700770 dw_readl(dev, DW_IC_CLR_RX_DONE);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900771 if (stat & DW_IC_INTR_ACTIVITY)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700772 dw_readl(dev, DW_IC_CLR_ACTIVITY);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900773 if (stat & DW_IC_INTR_STOP_DET)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700774 dw_readl(dev, DW_IC_CLR_STOP_DET);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900775 if (stat & DW_IC_INTR_START_DET)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700776 dw_readl(dev, DW_IC_CLR_START_DET);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900777 if (stat & DW_IC_INTR_GEN_CALL)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700778 dw_readl(dev, DW_IC_CLR_GEN_CALL);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900779
780 return stat;
781}
782
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300783/*
784 * Interrupt service routine. This gets called whenever an I2C interrupt
785 * occurs.
786 */
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300787static irqreturn_t i2c_dw_isr(int this_irq, void *dev_id)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300788{
789 struct dw_i2c_dev *dev = dev_id;
Dirk Brandewieaf06cf62011-10-06 11:26:33 -0700790 u32 stat, enabled;
791
792 enabled = dw_readl(dev, DW_IC_ENABLE);
793 stat = dw_readl(dev, DW_IC_RAW_INTR_STAT);
Jarkko Nikulafb427462015-08-07 14:53:03 +0300794 dev_dbg(dev->dev, "%s: enabled=%#x stat=%#x\n", __func__, enabled, stat);
Dirk Brandewieaf06cf62011-10-06 11:26:33 -0700795 if (!enabled || !(stat & ~DW_IC_INTR_ACTIVITY))
796 return IRQ_NONE;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300797
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900798 stat = i2c_dw_read_clear_intrbits(dev);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900799
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300800 if (stat & DW_IC_INTR_TX_ABRT) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300801 dev->cmd_err |= DW_IC_ERR_TX_ABRT;
802 dev->status = STATUS_IDLE;
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900803
804 /*
805 * Anytime TX_ABRT is set, the contents of the tx/rx
806 * buffers are flushed. Make sure to skip them.
807 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700808 dw_writel(dev, 0, DW_IC_INTR_MASK);
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900809 goto tx_aborted;
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900810 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300811
Shinya Kuribayashi21a89d42009-11-06 21:48:33 +0900812 if (stat & DW_IC_INTR_RX_FULL)
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900813 i2c_dw_read(dev);
Shinya Kuribayashi21a89d42009-11-06 21:48:33 +0900814
815 if (stat & DW_IC_INTR_TX_EMPTY)
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900816 i2c_dw_xfer_msg(dev);
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900817
818 /*
819 * No need to modify or disable the interrupt mask here.
820 * i2c_dw_xfer_msg() will take care of it according to
821 * the current transmit status.
822 */
823
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900824tx_aborted:
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900825 if ((stat & (DW_IC_INTR_TX_ABRT | DW_IC_INTR_STOP_DET)) || dev->msg_err)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300826 complete(&dev->cmd_complete);
Xiangliang Yu2d244c82015-12-11 20:02:53 +0800827 else if (unlikely(dev->accessor_flags & ACCESS_INTR_MASK)) {
828 /* workaround to trigger pending interrupt */
829 stat = dw_readl(dev, DW_IC_INTR_MASK);
830 i2c_dw_disable_int(dev);
831 dw_writel(dev, stat, DW_IC_INTR_MASK);
832 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300833
834 return IRQ_HANDLED;
835}
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700836
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700837void i2c_dw_disable(struct dw_i2c_dev *dev)
838{
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700839 /* Disable controller */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000840 __i2c_dw_enable(dev, false);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700841
842 /* Disable all interupts */
843 dw_writel(dev, 0, DW_IC_INTR_MASK);
844 dw_readl(dev, DW_IC_CLR_INTR);
845}
Axel Line68bb912012-09-10 10:14:02 +0200846EXPORT_SYMBOL_GPL(i2c_dw_disable);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700847
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700848void i2c_dw_disable_int(struct dw_i2c_dev *dev)
849{
850 dw_writel(dev, 0, DW_IC_INTR_MASK);
851}
Axel Line68bb912012-09-10 10:14:02 +0200852EXPORT_SYMBOL_GPL(i2c_dw_disable_int);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700853
854u32 i2c_dw_read_comp_param(struct dw_i2c_dev *dev)
855{
856 return dw_readl(dev, DW_IC_COMP_PARAM_1);
857}
Axel Line68bb912012-09-10 10:14:02 +0200858EXPORT_SYMBOL_GPL(i2c_dw_read_comp_param);
Mika Westerberg9dd31622013-01-17 12:31:04 +0200859
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300860int i2c_dw_probe(struct dw_i2c_dev *dev)
861{
862 struct i2c_adapter *adap = &dev->adapter;
863 int r;
864
865 init_completion(&dev->cmd_complete);
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300866
867 r = i2c_dw_init(dev);
868 if (r)
869 return r;
870
871 snprintf(adap->name, sizeof(adap->name),
872 "Synopsys DesignWare I2C adapter");
Baruch Siach8d22f302015-12-23 18:43:24 +0200873 adap->retries = 3;
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300874 adap->algo = &i2c_dw_algo;
875 adap->dev.parent = dev->dev;
876 i2c_set_adapdata(adap, dev);
877
878 i2c_dw_disable_int(dev);
Andy Shevchenko08c6e8c2016-01-15 22:02:12 +0200879 r = devm_request_irq(dev->dev, dev->irq, i2c_dw_isr,
880 IRQF_SHARED | IRQF_COND_SUSPEND,
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300881 dev_name(dev->dev), dev);
882 if (r) {
883 dev_err(dev->dev, "failure requesting irq %i: %d\n",
884 dev->irq, r);
885 return r;
886 }
887
Jarkko Nikulacd998de2016-02-11 16:36:03 +0200888 /*
889 * Increment PM usage count during adapter registration in order to
890 * avoid possible spurious runtime suspend when adapter device is
891 * registered to the device core and immediate resume in case bus has
892 * registered I2C slaves that do I2C transfers in their probe.
893 */
894 pm_runtime_get_noresume(dev->dev);
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300895 r = i2c_add_numbered_adapter(adap);
896 if (r)
897 dev_err(dev->dev, "failure adding adapter: %d\n", r);
Jarkko Nikulacd998de2016-02-11 16:36:03 +0200898 pm_runtime_put_noidle(dev->dev);
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300899
900 return r;
901}
902EXPORT_SYMBOL_GPL(i2c_dw_probe);
903
Mika Westerberg9dd31622013-01-17 12:31:04 +0200904MODULE_DESCRIPTION("Synopsys DesignWare I2C bus adapter core");
905MODULE_LICENSE("GPL");