blob: 7596ab83e0d4dcb5136fda0483c83a1af90e846f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __ASM_SH_IRQ_H
2#define __ASM_SH_IRQ_H
3
4/*
5 *
6 * linux/include/asm-sh/irq.h
7 *
8 * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
9 * Copyright (C) 2000 Kazumoto Kojima
10 * Copyright (C) 2003 Paul Mundt
11 *
12 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <asm/machvec.h>
15#include <asm/ptrace.h> /* for pt_regs */
16
Paul Mundtbf3a00f2006-01-16 22:14:14 -080017#ifndef CONFIG_CPU_SUBTYPE_SH7780
18
19#define INTC_DMAC0_MSK 0
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#if defined(CONFIG_CPU_SH3)
22#define INTC_IPRA 0xfffffee2UL
23#define INTC_IPRB 0xfffffee4UL
24#elif defined(CONFIG_CPU_SH4)
25#define INTC_IPRA 0xffd00004UL
26#define INTC_IPRB 0xffd00008UL
27#define INTC_IPRC 0xffd0000cUL
28#define INTC_IPRD 0xffd00010UL
29#endif
30
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#define TIMER_IRQ 16
32#define TIMER_IPR_ADDR INTC_IPRA
33#define TIMER_IPR_POS 3
34#define TIMER_PRIORITY 2
35
36#define TIMER1_IRQ 17
37#define TIMER1_IPR_ADDR INTC_IPRA
38#define TIMER1_IPR_POS 2
39#define TIMER1_PRIORITY 4
40
41#define RTC_IRQ 22
42#define RTC_IPR_ADDR INTC_IPRA
43#define RTC_IPR_POS 0
44#define RTC_PRIORITY TIMER_PRIORITY
45
46#if defined(CONFIG_CPU_SH3)
47#define DMTE0_IRQ 48
48#define DMTE1_IRQ 49
49#define DMTE2_IRQ 50
50#define DMTE3_IRQ 51
51#define DMA_IPR_ADDR INTC_IPRE
52#define DMA_IPR_POS 3
53#define DMA_PRIORITY 7
54#if defined(CONFIG_CPU_SUBTYPE_SH7300)
55/* TMU2 */
56#define TIMER2_IRQ 18
57#define TIMER2_IPR_ADDR INTC_IPRA
58#define TIMER2_IPR_POS 1
59#define TIMER2_PRIORITY 2
60
61/* WDT */
62#define WDT_IRQ 27
63#define WDT_IPR_ADDR INTC_IPRB
64#define WDT_IPR_POS 3
65#define WDT_PRIORITY 2
66
67/* SIM (SIM Card Module) */
68#define SIM_ERI_IRQ 23
69#define SIM_RXI_IRQ 24
70#define SIM_TXI_IRQ 25
71#define SIM_TEND_IRQ 26
72#define SIM_IPR_ADDR INTC_IPRB
73#define SIM_IPR_POS 1
74#define SIM_PRIORITY 2
75
76/* VIO (Video I/O) */
77#define VIO_IRQ 52
78#define VIO_IPR_ADDR INTC_IPRE
79#define VIO_IPR_POS 2
80#define VIO_PRIORITY 2
81
82/* MFI (Multi Functional Interface) */
83#define MFI_IRQ 56
84#define MFI_IPR_ADDR INTC_IPRE
85#define MFI_IPR_POS 1
86#define MFI_PRIORITY 2
87
88/* VPU (Video Processing Unit) */
89#define VPU_IRQ 60
90#define VPU_IPR_ADDR INTC_IPRE
91#define VPU_IPR_POS 0
92#define VPU_PRIORITY 2
93
94/* KEY (Key Scan Interface) */
95#define KEY_IRQ 79
96#define KEY_IPR_ADDR INTC_IPRF
97#define KEY_IPR_POS 3
98#define KEY_PRIORITY 2
99
100/* CMT (Compare Match Timer) */
101#define CMT_IRQ 104
102#define CMT_IPR_ADDR INTC_IPRF
103#define CMT_IPR_POS 0
104#define CMT_PRIORITY 2
105
106/* DMAC(1) */
107#define DMTE0_IRQ 48
108#define DMTE1_IRQ 49
109#define DMTE2_IRQ 50
110#define DMTE3_IRQ 51
111#define DMA1_IPR_ADDR INTC_IPRE
112#define DMA1_IPR_POS 3
113#define DMA1_PRIORITY 7
114
115/* DMAC(2) */
116#define DMTE4_IRQ 76
117#define DMTE5_IRQ 77
118#define DMA2_IPR_ADDR INTC_IPRF
119#define DMA2_IPR_POS 2
120#define DMA2_PRIORITY 7
121
122/* SIOF0 */
123#define SIOF0_IRQ 84
124#define SIOF0_IPR_ADDR INTC_IPRH
125#define SIOF0_IPR_POS 3
126#define SIOF0_PRIORITY 3
127
128/* FLCTL (Flash Memory Controller) */
129#define FLSTE_IRQ 92
130#define FLTEND_IRQ 93
131#define FLTRQ0_IRQ 94
132#define FLTRQ1_IRQ 95
133#define FLCTL_IPR_ADDR INTC_IPRH
134#define FLCTL_IPR_POS 1
135#define FLCTL_PRIORITY 3
136
137/* IIC (IIC Bus Interface) */
138#define IIC_ALI_IRQ 96
139#define IIC_TACKI_IRQ 97
140#define IIC_WAITI_IRQ 98
141#define IIC_DTEI_IRQ 99
142#define IIC_IPR_ADDR INTC_IPRH
143#define IIC_IPR_POS 0
144#define IIC_PRIORITY 3
145
146/* SIO0 */
147#define SIO0_IRQ 88
148#define SIO0_IPR_ADDR INTC_IPRI
149#define SIO0_IPR_POS 3
150#define SIO0_PRIORITY 3
151
152/* SIU (Sound Interface Unit) */
153#define SIU_IRQ 108
154#define SIU_IPR_ADDR INTC_IPRJ
155#define SIU_IPR_POS 1
156#define SIU_PRIORITY 3
157
158#endif
159#elif defined(CONFIG_CPU_SH4)
160#define DMTE0_IRQ 34
161#define DMTE1_IRQ 35
162#define DMTE2_IRQ 36
163#define DMTE3_IRQ 37
164#define DMTE4_IRQ 44 /* 7751R only */
165#define DMTE5_IRQ 45 /* 7751R only */
166#define DMTE6_IRQ 46 /* 7751R only */
167#define DMTE7_IRQ 47 /* 7751R only */
168#define DMAE_IRQ 38
169#define DMA_IPR_ADDR INTC_IPRC
170#define DMA_IPR_POS 2
171#define DMA_PRIORITY 7
172#endif
173
174#if defined (CONFIG_CPU_SUBTYPE_SH7707) || defined (CONFIG_CPU_SUBTYPE_SH7708) || \
175 defined (CONFIG_CPU_SUBTYPE_SH7709) || defined (CONFIG_CPU_SUBTYPE_SH7750) || \
Paul Mundte5723e02006-09-27 17:38:11 +0900176 defined (CONFIG_CPU_SUBTYPE_SH7751) || defined (CONFIG_CPU_SUBTYPE_SH7706)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177#define SCI_ERI_IRQ 23
178#define SCI_RXI_IRQ 24
179#define SCI_TXI_IRQ 25
180#define SCI_IPR_ADDR INTC_IPRB
181#define SCI_IPR_POS 1
182#define SCI_PRIORITY 3
183#endif
184
185#if defined(CONFIG_CPU_SUBTYPE_SH7300)
186#define SCIF0_IRQ 80
187#define SCIF0_IPR_ADDR INTC_IPRG
188#define SCIF0_IPR_POS 3
189#define SCIF0_PRIORITY 3
190#elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Paul Mundte5723e02006-09-27 17:38:11 +0900191 defined(CONFIG_CPU_SUBTYPE_SH7706) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
193 defined(CONFIG_CPU_SUBTYPE_SH7709)
194#define SCIF_ERI_IRQ 56
195#define SCIF_RXI_IRQ 57
196#define SCIF_BRI_IRQ 58
197#define SCIF_TXI_IRQ 59
198#define SCIF_IPR_ADDR INTC_IPRE
199#define SCIF_IPR_POS 1
200#define SCIF_PRIORITY 3
201
202#define IRDA_ERI_IRQ 52
203#define IRDA_RXI_IRQ 53
204#define IRDA_BRI_IRQ 54
205#define IRDA_TXI_IRQ 55
206#define IRDA_IPR_ADDR INTC_IPRE
207#define IRDA_IPR_POS 2
208#define IRDA_PRIORITY 3
209#elif defined(CONFIG_CPU_SUBTYPE_SH7750) || defined(CONFIG_CPU_SUBTYPE_SH7751) || \
210 defined(CONFIG_CPU_SUBTYPE_ST40STB1) || defined(CONFIG_CPU_SUBTYPE_SH4_202)
211#define SCIF_ERI_IRQ 40
212#define SCIF_RXI_IRQ 41
213#define SCIF_BRI_IRQ 42
214#define SCIF_TXI_IRQ 43
215#define SCIF_IPR_ADDR INTC_IPRC
216#define SCIF_IPR_POS 1
217#define SCIF_PRIORITY 3
218#if defined(CONFIG_CPU_SUBTYPE_ST40STB1)
219#define SCIF1_ERI_IRQ 23
220#define SCIF1_RXI_IRQ 24
221#define SCIF1_BRI_IRQ 25
222#define SCIF1_TXI_IRQ 26
223#define SCIF1_IPR_ADDR INTC_IPRB
224#define SCIF1_IPR_POS 1
225#define SCIF1_PRIORITY 3
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800226#endif /* ST40STB1 */
227
228#endif /* 775x / SH4-202 / ST40STB1 */
Paul Mundt8d27e082006-02-01 03:06:04 -0800229#endif /* 7780 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
231/* NR_IRQS is made from three components:
232 * 1. ONCHIP_NR_IRQS - number of IRLS + on-chip peripherial modules
233 * 2. PINT_NR_IRQS - number of PINT interrupts
234 * 3. OFFCHIP_NR_IRQS - numbe of IRQs from off-chip peripherial modules
235 */
236
237/* 1. ONCHIP_NR_IRQS */
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800238#if defined(CONFIG_CPU_SUBTYPE_SH7604)
239# define ONCHIP_NR_IRQS 24 // Actually 21
240#elif defined(CONFIG_CPU_SUBTYPE_SH7707)
241# define ONCHIP_NR_IRQS 64
242# define PINT_NR_IRQS 16
243#elif defined(CONFIG_CPU_SUBTYPE_SH7708)
244# define ONCHIP_NR_IRQS 32
245#elif defined(CONFIG_CPU_SUBTYPE_SH7709) || \
Paul Mundte5723e02006-09-27 17:38:11 +0900246 defined(CONFIG_CPU_SUBTYPE_SH7706) || \
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800247 defined(CONFIG_CPU_SUBTYPE_SH7705)
248# define ONCHIP_NR_IRQS 64 // Actually 61
249# define PINT_NR_IRQS 16
Paul Mundte5723e02006-09-27 17:38:11 +0900250#elif defined(CONFIG_CPU_SUBTYPE_SH7710)
251# define ONCHIP_NR_IRQS 104
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800252#elif defined(CONFIG_CPU_SUBTYPE_SH7750)
253# define ONCHIP_NR_IRQS 48 // Actually 44
254#elif defined(CONFIG_CPU_SUBTYPE_SH7751)
255# define ONCHIP_NR_IRQS 72
256#elif defined(CONFIG_CPU_SUBTYPE_SH7760)
257# define ONCHIP_NR_IRQS 112 /* XXX */
258#elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
259# define ONCHIP_NR_IRQS 72
260#elif defined(CONFIG_CPU_SUBTYPE_ST40STB1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261# define ONCHIP_NR_IRQS 144
Paul Mundt8d27e082006-02-01 03:06:04 -0800262#elif defined(CONFIG_CPU_SUBTYPE_SH7300) || \
Paul Mundte5723e02006-09-27 17:38:11 +0900263 defined(CONFIG_CPU_SUBTYPE_SH73180) || \
264 defined(CONFIG_CPU_SUBTYPE_SH7343)
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800265# define ONCHIP_NR_IRQS 109
Paul Mundt8d27e082006-02-01 03:06:04 -0800266#elif defined(CONFIG_CPU_SUBTYPE_SH7780)
267# define ONCHIP_NR_IRQS 111
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800268#elif defined(CONFIG_SH_UNKNOWN) /* Most be last */
269# define ONCHIP_NR_IRQS 144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270#endif
271
272/* 2. PINT_NR_IRQS */
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800273#ifdef CONFIG_SH_UNKNOWN
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274# define PINT_NR_IRQS 16
275#else
276# ifndef PINT_NR_IRQS
277# define PINT_NR_IRQS 0
278# endif
279#endif
280
281#if PINT_NR_IRQS > 0
282# define PINT_IRQ_BASE ONCHIP_NR_IRQS
283#endif
284
285/* 3. OFFCHIP_NR_IRQS */
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800286#if defined(CONFIG_HD64461)
287# define OFFCHIP_NR_IRQS 18
288#elif defined (CONFIG_SH_BIGSUR) /* must be before CONFIG_HD64465 */
289# define OFFCHIP_NR_IRQS 48
290#elif defined(CONFIG_HD64465)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291# define OFFCHIP_NR_IRQS 16
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800292#elif defined (CONFIG_SH_EC3104)
293# define OFFCHIP_NR_IRQS 16
294#elif defined (CONFIG_SH_DREAMCAST)
295# define OFFCHIP_NR_IRQS 96
296#elif defined (CONFIG_SH_TITAN)
297# define OFFCHIP_NR_IRQS 4
Paul Mundt8d27e082006-02-01 03:06:04 -0800298#elif defined(CONFIG_SH_R7780RP)
299# define OFFCHIP_NR_IRQS 16
Paul Mundtbc8fb5d2006-09-27 18:09:34 +0900300#elif defined(CONFIG_SH_7343_SOLUTION_ENGINE)
301# define OFFCHIP_NR_IRQS 12
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800302#elif defined(CONFIG_SH_UNKNOWN)
303# define OFFCHIP_NR_IRQS 16 /* Must also be last */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304#else
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800305# define OFFCHIP_NR_IRQS 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306#endif
307
308#if OFFCHIP_NR_IRQS > 0
309# define OFFCHIP_IRQ_BASE (ONCHIP_NR_IRQS + PINT_NR_IRQS)
310#endif
311
312/* NR_IRQS. 1+2+3 */
313#define NR_IRQS (ONCHIP_NR_IRQS + PINT_NR_IRQS + OFFCHIP_NR_IRQS)
314
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315extern void disable_irq(unsigned int);
316extern void disable_irq_nosync(unsigned int);
317extern void enable_irq(unsigned int);
318
319/*
320 * Simple Mask Register Support
321 */
322extern void make_maskreg_irq(unsigned int irq);
323extern unsigned short *irq_mask_register;
324
325/*
Paul Mundt0f08f332006-09-27 17:03:56 +0900326 * PINT IRQs
327 */
328void init_IRQ_pint(void);
329
330/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 * Function for "on chip support modules".
332 */
333extern void make_ipr_irq(unsigned int irq, unsigned int addr,
334 int pos, int priority);
335extern void make_imask_irq(unsigned int irq);
336
337#if defined(CONFIG_CPU_SUBTYPE_SH7300)
338#undef INTC_IPRA
339#undef INTC_IPRB
340#define INTC_IPRA 0xA414FEE2UL
341#define INTC_IPRB 0xA414FEE4UL
342#define INTC_IPRC 0xA4140016UL
343#define INTC_IPRD 0xA4140018UL
344#define INTC_IPRE 0xA414001AUL
345#define INTC_IPRF 0xA4080000UL
346#define INTC_IPRG 0xA4080002UL
347#define INTC_IPRH 0xA4080004UL
348#define INTC_IPRI 0xA4080006UL
349#define INTC_IPRJ 0xA4080008UL
350
351#define INTC_IMR0 0xA4080040UL
352#define INTC_IMR1 0xA4080042UL
353#define INTC_IMR2 0xA4080044UL
354#define INTC_IMR3 0xA4080046UL
355#define INTC_IMR4 0xA4080048UL
356#define INTC_IMR5 0xA408004AUL
357#define INTC_IMR6 0xA408004CUL
358#define INTC_IMR7 0xA408004EUL
359#define INTC_IMR8 0xA4080050UL
360#define INTC_IMR9 0xA4080052UL
361#define INTC_IMR10 0xA4080054UL
362
363#define INTC_IMCR0 0xA4080060UL
364#define INTC_IMCR1 0xA4080062UL
365#define INTC_IMCR2 0xA4080064UL
366#define INTC_IMCR3 0xA4080066UL
367#define INTC_IMCR4 0xA4080068UL
368#define INTC_IMCR5 0xA408006AUL
369#define INTC_IMCR6 0xA408006CUL
370#define INTC_IMCR7 0xA408006EUL
371#define INTC_IMCR8 0xA4080070UL
372#define INTC_IMCR9 0xA4080072UL
373#define INTC_IMCR10 0xA4080074UL
374
375#define INTC_ICR0 0xA414FEE0UL
376#define INTC_ICR1 0xA4140010UL
377
378#define INTC_IRR0 0xA4140004UL
379
380#define PORT_PACR 0xA4050100UL
381#define PORT_PBCR 0xA4050102UL
382#define PORT_PCCR 0xA4050104UL
383#define PORT_PDCR 0xA4050106UL
384#define PORT_PECR 0xA4050108UL
385#define PORT_PFCR 0xA405010AUL
386#define PORT_PGCR 0xA405010CUL
387#define PORT_PHCR 0xA405010EUL
388#define PORT_PJCR 0xA4050110UL
389#define PORT_PKCR 0xA4050112UL
390#define PORT_PLCR 0xA4050114UL
391#define PORT_SCPCR 0xA4050116UL
392#define PORT_PMCR 0xA4050118UL
393#define PORT_PNCR 0xA405011AUL
394#define PORT_PQCR 0xA405011CUL
395
396#define PORT_PSELA 0xA4050140UL
397#define PORT_PSELB 0xA4050142UL
398#define PORT_PSELC 0xA4050144UL
399
400#define PORT_HIZCRA 0xA4050146UL
401#define PORT_HIZCRB 0xA4050148UL
402#define PORT_DRVCR 0xA4050150UL
403
404#define PORT_PADR 0xA4050120UL
405#define PORT_PBDR 0xA4050122UL
406#define PORT_PCDR 0xA4050124UL
407#define PORT_PDDR 0xA4050126UL
408#define PORT_PEDR 0xA4050128UL
409#define PORT_PFDR 0xA405012AUL
410#define PORT_PGDR 0xA405012CUL
411#define PORT_PHDR 0xA405012EUL
412#define PORT_PJDR 0xA4050130UL
413#define PORT_PKDR 0xA4050132UL
414#define PORT_PLDR 0xA4050134UL
415#define PORT_SCPDR 0xA4050136UL
416#define PORT_PMDR 0xA4050138UL
417#define PORT_PNDR 0xA405013AUL
418#define PORT_PQDR 0xA405013CUL
419
420#define IRQ0_IRQ 32
421#define IRQ1_IRQ 33
422#define IRQ2_IRQ 34
423#define IRQ3_IRQ 35
424#define IRQ4_IRQ 36
425#define IRQ5_IRQ 37
426
427#define IRQ0_IPR_ADDR INTC_IPRC
428#define IRQ1_IPR_ADDR INTC_IPRC
429#define IRQ2_IPR_ADDR INTC_IPRC
430#define IRQ3_IPR_ADDR INTC_IPRC
431#define IRQ4_IPR_ADDR INTC_IPRD
432#define IRQ5_IPR_ADDR INTC_IPRD
433
434#define IRQ0_IPR_POS 0
435#define IRQ1_IPR_POS 1
436#define IRQ2_IPR_POS 2
437#define IRQ3_IPR_POS 3
438#define IRQ4_IPR_POS 0
439#define IRQ5_IPR_POS 1
440
441#define IRQ0_PRIORITY 1
442#define IRQ1_PRIORITY 1
443#define IRQ2_PRIORITY 1
444#define IRQ3_PRIORITY 1
445#define IRQ4_PRIORITY 1
446#define IRQ5_PRIORITY 1
447
448extern int ipr_irq_demux(int irq);
449#define __irq_demux(irq) ipr_irq_demux(irq)
450
451#elif defined(CONFIG_CPU_SUBTYPE_SH7604)
452#define INTC_IPRA 0xfffffee2UL
453#define INTC_IPRB 0xfffffe60UL
454
455#define INTC_VCRA 0xfffffe62UL
456#define INTC_VCRB 0xfffffe64UL
457#define INTC_VCRC 0xfffffe66UL
458#define INTC_VCRD 0xfffffe68UL
459
460#define INTC_VCRWDT 0xfffffee4UL
461#define INTC_VCRDIV 0xffffff0cUL
462#define INTC_VCRDMA0 0xffffffa0UL
463#define INTC_VCRDMA1 0xffffffa8UL
464
465#define INTC_ICR 0xfffffee0UL
466#elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Paul Mundte5723e02006-09-27 17:38:11 +0900467 defined(CONFIG_CPU_SUBTYPE_SH7706) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
Paul Mundte5723e02006-09-27 17:38:11 +0900469 defined(CONFIG_CPU_SUBTYPE_SH7709) || \
470 defined(CONFIG_CPU_SUBTYPE_SH7710)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471#define INTC_IRR0 0xa4000004UL
472#define INTC_IRR1 0xa4000006UL
473#define INTC_IRR2 0xa4000008UL
474
475#define INTC_ICR0 0xfffffee0UL
476#define INTC_ICR1 0xa4000010UL
477#define INTC_ICR2 0xa4000012UL
478#define INTC_INTER 0xa4000014UL
479
480#define INTC_IPRC 0xa4000016UL
481#define INTC_IPRD 0xa4000018UL
482#define INTC_IPRE 0xa400001aUL
483#if defined(CONFIG_CPU_SUBTYPE_SH7707)
484#define INTC_IPRF 0xa400001cUL
485#elif defined(CONFIG_CPU_SUBTYPE_SH7705)
486#define INTC_IPRF 0xa4080000UL
487#define INTC_IPRG 0xa4080002UL
488#define INTC_IPRH 0xa4080004UL
Paul Mundte5723e02006-09-27 17:38:11 +0900489#elif defined(CONFIG_CPU_SUBTYPE_SH7710)
490/* Interrupt Controller Registers */
491#undef INTC_IPRA
492#undef INTC_IPRB
493#define INTC_IPRA 0xA414FEE2UL
494#define INTC_IPRB 0xA414FEE4UL
495#define INTC_IPRF 0xA4080000UL
496#define INTC_IPRG 0xA4080002UL
497#define INTC_IPRH 0xA4080004UL
498#define INTC_IPRI 0xA4080006UL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
Paul Mundte5723e02006-09-27 17:38:11 +0900500#undef INTC_ICR0
501#undef INTC_ICR1
502#define INTC_ICR0 0xA414FEE0UL
503#define INTC_ICR1 0xA4140010UL
504
505#define INTC_IRR0 0xa4000004UL
506#define INTC_IRR1 0xa4000006UL
507#define INTC_IRR2 0xa4000008UL
508#define INTC_IRR3 0xa400000AUL
509#define INTC_IRR4 0xa400000CUL
510#define INTC_IRR5 0xa4080020UL
511#define INTC_IRR7 0xa4080024UL
512#define INTC_IRR8 0xa4080026UL
513
514/* Interrupt numbers */
515#define TIMER2_IRQ 18
516#define TIMER2_IPR_ADDR INTC_IPRA
517#define TIMER2_IPR_POS 1
518#define TIMER2_PRIORITY 2
519
520/* WDT */
521#define WDT_IRQ 27
522#define WDT_IPR_ADDR INTC_IPRB
523#define WDT_IPR_POS 3
524#define WDT_PRIORITY 2
525
526#define SCIF0_ERI_IRQ 52
527#define SCIF0_RXI_IRQ 53
528#define SCIF0_BRI_IRQ 54
529#define SCIF0_TXI_IRQ 55
530#define SCIF0_IPR_ADDR INTC_IPRE
531#define SCIF0_IPR_POS 2
532#define SCIF0_PRIORITY 3
533
534#define DMTE4_IRQ 76
535#define DMTE5_IRQ 77
536#define DMA2_IPR_ADDR INTC_IPRF
537#define DMA2_IPR_POS 2
538#define DMA2_PRIORITY 7
539
540#define IPSEC_IRQ 79
541#define IPSEC_IPR_ADDR INTC_IPRF
542#define IPSEC_IPR_POS 3
543#define IPSEC_PRIORITY 3
544
545/* EDMAC */
546#define EDMAC0_IRQ 80
547#define EDMAC0_IPR_ADDR INTC_IPRG
548#define EDMAC0_IPR_POS 3
549#define EDMAC0_PRIORITY 3
550
551#define EDMAC1_IRQ 81
552#define EDMAC1_IPR_ADDR INTC_IPRG
553#define EDMAC1_IPR_POS 2
554#define EDMAC1_PRIORITY 3
555
556#define EDMAC2_IRQ 82
557#define EDMAC2_IPR_ADDR INTC_IPRG
558#define EDMAC2_IPR_POS 1
559#define EDMAC2_PRIORITY 3
560
561/* SIOF */
562#define SIOF0_ERI_IRQ 96
563#define SIOF0_TXI_IRQ 97
564#define SIOF0_RXI_IRQ 98
565#define SIOF0_CCI_IRQ 99
566#define SIOF0_IPR_ADDR INTC_IPRH
567#define SIOF0_IPR_POS 0
568#define SIOF0_PRIORITY 7
569
570#define SIOF1_ERI_IRQ 100
571#define SIOF1_TXI_IRQ 101
572#define SIOF1_RXI_IRQ 102
573#define SIOF1_CCI_IRQ 103
574#define SIOF1_IPR_ADDR INTC_IPRI
575#define SIOF1_IPR_POS 1
576#define SIOF1_PRIORITY 7
577#endif /* CONFIG_CPU_SUBTYPE_SH7710 */
578
579#if defined(CONFIG_CPU_SUBTYPE_SH7710)
580#define PORT_PACR 0xa4050100UL
581#define PORT_PBCR 0xa4050102UL
582#define PORT_PCCR 0xa4050104UL
583#define PORT_PETCR 0xa4050106UL
584#define PORT_PADR 0xa4050120UL
585#define PORT_PBDR 0xa4050122UL
586#define PORT_PCDR 0xa4050124UL
587#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588#define PORT_PACR 0xa4000100UL
589#define PORT_PBCR 0xa4000102UL
590#define PORT_PCCR 0xa4000104UL
591#define PORT_PFCR 0xa400010aUL
592#define PORT_PADR 0xa4000120UL
593#define PORT_PBDR 0xa4000122UL
594#define PORT_PCDR 0xa4000124UL
595#define PORT_PFDR 0xa400012aUL
Paul Mundte5723e02006-09-27 17:38:11 +0900596#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597
598#define IRQ0_IRQ 32
599#define IRQ1_IRQ 33
600#define IRQ2_IRQ 34
601#define IRQ3_IRQ 35
602#define IRQ4_IRQ 36
603#define IRQ5_IRQ 37
604
605#define IRQ0_IPR_ADDR INTC_IPRC
606#define IRQ1_IPR_ADDR INTC_IPRC
607#define IRQ2_IPR_ADDR INTC_IPRC
608#define IRQ3_IPR_ADDR INTC_IPRC
609#define IRQ4_IPR_ADDR INTC_IPRD
610#define IRQ5_IPR_ADDR INTC_IPRD
611
612#define IRQ0_IPR_POS 0
613#define IRQ1_IPR_POS 1
614#define IRQ2_IPR_POS 2
615#define IRQ3_IPR_POS 3
616#define IRQ4_IPR_POS 0
617#define IRQ5_IPR_POS 1
618
619#define IRQ0_PRIORITY 1
620#define IRQ1_PRIORITY 1
621#define IRQ2_PRIORITY 1
622#define IRQ3_PRIORITY 1
623#define IRQ4_PRIORITY 1
624#define IRQ5_PRIORITY 1
625
626#define PINT0_IRQ 40
627#define PINT8_IRQ 41
628
629#define PINT0_IPR_ADDR INTC_IPRD
630#define PINT8_IPR_ADDR INTC_IPRD
631
632#define PINT0_IPR_POS 3
633#define PINT8_IPR_POS 2
634#define PINT0_PRIORITY 2
635#define PINT8_PRIORITY 2
636
637extern int ipr_irq_demux(int irq);
638#define __irq_demux(irq) ipr_irq_demux(irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639#endif /* CONFIG_CPU_SUBTYPE_SH7707 || CONFIG_CPU_SUBTYPE_SH7709 */
640
641#if defined(CONFIG_CPU_SUBTYPE_SH7750) || defined(CONFIG_CPU_SUBTYPE_SH7751) || \
642 defined(CONFIG_CPU_SUBTYPE_ST40STB1) || defined(CONFIG_CPU_SUBTYPE_SH4_202)
643#define INTC_ICR 0xffd00000
644#define INTC_ICR_NMIL (1<<15)
645#define INTC_ICR_MAI (1<<14)
646#define INTC_ICR_NMIB (1<<9)
647#define INTC_ICR_NMIE (1<<8)
648#define INTC_ICR_IRLM (1<<7)
649#endif
650
Paul Mundt8d27e082006-02-01 03:06:04 -0800651#ifdef CONFIG_CPU_SUBTYPE_SH7780
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800652#include <asm/irq-sh7780.h>
653#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800655/* SH with INTC2-style interrupts */
656#ifdef CONFIG_CPU_HAS_INTC2_IRQ
657#if defined(CONFIG_CPU_SUBTYPE_ST40STB1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658#define INTC2_BASE 0xfe080000
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800659#define INTC2_FIRST_IRQ 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660#define INTC2_INTREQ_OFFSET 0x20
661#define INTC2_INTMSK_OFFSET 0x40
662#define INTC2_INTMSKCLR_OFFSET 0x60
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800663#define NR_INTC2_IRQS 25
664#elif defined(CONFIG_CPU_SUBTYPE_SH7760)
665#define INTC2_BASE 0xfe080000
666#define INTC2_FIRST_IRQ 48 /* INTEVT 0x800 */
667#define INTC2_INTREQ_OFFSET 0x20
668#define INTC2_INTMSK_OFFSET 0x40
669#define INTC2_INTMSKCLR_OFFSET 0x60
670#define NR_INTC2_IRQS 64
671#elif defined(CONFIG_CPU_SUBTYPE_SH7780)
672#define INTC2_BASE 0xffd40000
Paul Mundt5283ecb2006-09-27 15:59:17 +0900673#define INTC2_FIRST_IRQ 21
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800674#define INTC2_INTMSK_OFFSET (0x38)
675#define INTC2_INTMSKCLR_OFFSET (0x3c)
676#define NR_INTC2_IRQS 60
677#endif
678
679#define INTC2_INTPRI_OFFSET 0x00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Paul Mundt525ccc42006-10-06 17:35:48 +0900681struct intc2_data {
682 unsigned short irq;
683 unsigned char ipr_offset, ipr_shift;
684 unsigned char msk_offset, msk_shift;
685 unsigned char priority;
686};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687
Paul Mundt66a74052006-10-20 15:30:55 +0900688void make_intc2_irq(struct intc2_data *, unsigned int nr_irqs);
Paul Mundt525ccc42006-10-06 17:35:48 +0900689void init_IRQ_intc2(void);
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800690#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
Paul Mundte5723e02006-09-27 17:38:11 +0900692extern int shmse_irq_demux(int irq);
693
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694static inline int generic_irq_demux(int irq)
695{
696 return irq;
697}
698
Paul Mundtbf3a00f2006-01-16 22:14:14 -0800699#ifndef __irq_demux
700#define __irq_demux(irq) (irq)
701#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702#define irq_canonicalize(irq) (irq)
703#define irq_demux(irq) __irq_demux(sh_mv.mv_irq_demux(irq))
704
Paul Mundta6a311392006-09-27 18:22:14 +0900705#ifdef CONFIG_4KSTACKS
706extern void irq_ctx_init(int cpu);
707extern void irq_ctx_exit(int cpu);
708# define __ARCH_HAS_DO_SOFTIRQ
709#else
710# define irq_ctx_init(cpu) do { } while (0)
711# define irq_ctx_exit(cpu) do { } while (0)
712#endif
713
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714#if defined(CONFIG_CPU_SUBTYPE_SH73180)
715#include <asm/irq-sh73180.h>
716#endif
717
Paul Mundte5723e02006-09-27 17:38:11 +0900718#if defined(CONFIG_CPU_SUBTYPE_SH7343)
719#include <asm/irq-sh7343.h>
720#endif
721
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722#endif /* __ASM_SH_IRQ_H */