blob: 72a67f74b97b8c60e5ea0cfce9a807aa63abee3c [file] [log] [blame]
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001/*
Jamie Ilesf75ba502011-11-08 10:12:32 +00002 * Cadence MACB/GEM Ethernet Controller driver
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003 *
4 * Copyright (C) 2004-2006 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
Jamie Ilesc220f8c2011-03-08 20:27:08 +000011#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010012#include <linux/clk.h>
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/kernel.h>
16#include <linux/types.h>
Nicolas Ferre909a8582012-11-19 06:00:21 +000017#include <linux/circ_buf.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010018#include <linux/slab.h>
19#include <linux/init.h>
Soren Brinkmann60fe7162013-12-10 16:07:21 -080020#include <linux/io.h>
Joachim Eastwood2dbfdbb2012-11-11 13:56:27 +000021#include <linux/gpio.h>
Gregory CLEMENT270c4992015-12-17 10:51:04 +010022#include <linux/gpio/consumer.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000023#include <linux/interrupt.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010024#include <linux/netdevice.h>
25#include <linux/etherdevice.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010026#include <linux/dma-mapping.h>
Jamie Iles84e0cdb2011-03-08 20:17:06 +000027#include <linux/platform_data/macb.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010028#include <linux/platform_device.h>
frederic RODO6c36a702007-07-12 19:07:24 +020029#include <linux/phy.h>
Olof Johanssonb17471f2011-12-20 13:13:07 -080030#include <linux/of.h>
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +010031#include <linux/of_device.h>
Gregory CLEMENT270c4992015-12-17 10:51:04 +010032#include <linux/of_gpio.h>
Boris BREZILLON148cbb52013-08-22 17:57:28 +020033#include <linux/of_mdio.h>
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +010034#include <linux/of_net.h>
Rafal Ozieblo1629dd42016-11-16 10:02:34 +000035#include <linux/ip.h>
36#include <linux/udp.h>
37#include <linux/tcp.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010038#include "macb.h"
39
Nicolas Ferre1b447912013-06-04 21:57:11 +000040#define MACB_RX_BUFFER_SIZE 128
Nicolas Ferre1b447912013-06-04 21:57:11 +000041#define RX_BUFFER_MULTIPLE 64 /* bytes */
Zach Brown8441bb32016-10-19 09:56:58 -050042
Zach Brownb410d132016-10-19 09:56:57 -050043#define DEFAULT_RX_RING_SIZE 512 /* must be power of 2 */
Zach Brown8441bb32016-10-19 09:56:58 -050044#define MIN_RX_RING_SIZE 64
45#define MAX_RX_RING_SIZE 8192
Rafal Ozieblodc97a892017-01-27 15:08:20 +000046#define RX_RING_BYTES(bp) (macb_dma_desc_get_size(bp) \
Zach Brownb410d132016-10-19 09:56:57 -050047 * (bp)->rx_ring_size)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010048
Zach Brownb410d132016-10-19 09:56:57 -050049#define DEFAULT_TX_RING_SIZE 512 /* must be power of 2 */
Zach Brown8441bb32016-10-19 09:56:58 -050050#define MIN_TX_RING_SIZE 64
51#define MAX_TX_RING_SIZE 4096
Rafal Ozieblodc97a892017-01-27 15:08:20 +000052#define TX_RING_BYTES(bp) (macb_dma_desc_get_size(bp) \
Zach Brownb410d132016-10-19 09:56:57 -050053 * (bp)->tx_ring_size)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010054
Nicolas Ferre909a8582012-11-19 06:00:21 +000055/* level of occupied TX descriptors under which we wake up TX process */
Zach Brownb410d132016-10-19 09:56:57 -050056#define MACB_TX_WAKEUP_THRESH(bp) (3 * (bp)->tx_ring_size / 4)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010057
58#define MACB_RX_INT_FLAGS (MACB_BIT(RCOMP) | MACB_BIT(RXUBR) \
59 | MACB_BIT(ISR_ROVR))
Nicolas Ferree86cd532012-10-31 06:04:57 +000060#define MACB_TX_ERR_FLAGS (MACB_BIT(ISR_TUND) \
61 | MACB_BIT(ISR_RLE) \
62 | MACB_BIT(TXERR))
63#define MACB_TX_INT_FLAGS (MACB_TX_ERR_FLAGS | MACB_BIT(TCOMP))
64
Rafal Ozieblo1629dd42016-11-16 10:02:34 +000065/* Max length of transmit frame must be a multiple of 8 bytes */
66#define MACB_TX_LEN_ALIGN 8
67#define MACB_MAX_TX_LEN ((unsigned int)((1 << MACB_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
68#define GEM_MAX_TX_LEN ((unsigned int)((1 << GEM_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +020069
Jarod Wilson44770e12016-10-17 15:54:17 -040070#define GEM_MTU_MIN_SIZE ETH_MIN_MTU
David S. Millerf9c45ae2017-07-03 06:31:05 -070071#define MACB_NETIF_LSO NETIF_F_TSO
Harini Katakama5898ea2015-05-06 22:27:18 +053072
Sergio Prado3e2a5e12016-02-09 12:07:16 -020073#define MACB_WOL_HAS_MAGIC_PACKET (0x1 << 0)
74#define MACB_WOL_ENABLED (0x1 << 1)
75
Moritz Fischer64ec42f2016-03-29 19:11:12 -070076/* Graceful stop timeouts in us. We should allow up to
Nicolas Ferree86cd532012-10-31 06:04:57 +000077 * 1 frame time (10 Mbits/s, full-duplex, ignoring collisions)
78 */
79#define MACB_HALT_TIMEOUT 1230
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010080
Rafal Ozieblodc97a892017-01-27 15:08:20 +000081/* DMA buffer descriptor might be different size
Rafal Ozieblo7b429612017-06-29 07:12:51 +010082 * depends on hardware configuration:
83 *
84 * 1. dma address width 32 bits:
85 * word 1: 32 bit address of Data Buffer
86 * word 2: control
87 *
88 * 2. dma address width 64 bits:
89 * word 1: 32 bit address of Data Buffer
90 * word 2: control
91 * word 3: upper 32 bit address of Data Buffer
92 * word 4: unused
93 *
94 * 3. dma address width 32 bits with hardware timestamping:
95 * word 1: 32 bit address of Data Buffer
96 * word 2: control
97 * word 3: timestamp word 1
98 * word 4: timestamp word 2
99 *
100 * 4. dma address width 64 bits with hardware timestamping:
101 * word 1: 32 bit address of Data Buffer
102 * word 2: control
103 * word 3: upper 32 bit address of Data Buffer
104 * word 4: unused
105 * word 5: timestamp word 1
106 * word 6: timestamp word 2
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000107 */
108static unsigned int macb_dma_desc_get_size(struct macb *bp)
109{
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100110#ifdef MACB_EXT_DESC
111 unsigned int desc_size;
112
113 switch (bp->hw_dma_cap) {
114 case HW_DMA_CAP_64B:
115 desc_size = sizeof(struct macb_dma_desc)
116 + sizeof(struct macb_dma_desc_64);
117 break;
118 case HW_DMA_CAP_PTP:
119 desc_size = sizeof(struct macb_dma_desc)
120 + sizeof(struct macb_dma_desc_ptp);
121 break;
122 case HW_DMA_CAP_64B_PTP:
123 desc_size = sizeof(struct macb_dma_desc)
124 + sizeof(struct macb_dma_desc_64)
125 + sizeof(struct macb_dma_desc_ptp);
126 break;
127 default:
128 desc_size = sizeof(struct macb_dma_desc);
129 }
130 return desc_size;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000131#endif
132 return sizeof(struct macb_dma_desc);
133}
134
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100135static unsigned int macb_adj_dma_desc_idx(struct macb *bp, unsigned int desc_idx)
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000136{
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100137#ifdef MACB_EXT_DESC
138 switch (bp->hw_dma_cap) {
139 case HW_DMA_CAP_64B:
140 case HW_DMA_CAP_PTP:
141 desc_idx <<= 1;
142 break;
143 case HW_DMA_CAP_64B_PTP:
144 desc_idx *= 3;
145 break;
146 default:
147 break;
148 }
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000149#endif
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100150 return desc_idx;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000151}
152
153#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
154static struct macb_dma_desc_64 *macb_64b_desc(struct macb *bp, struct macb_dma_desc *desc)
155{
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100156 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
157 return (struct macb_dma_desc_64 *)((void *)desc + sizeof(struct macb_dma_desc));
158 return NULL;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000159}
160#endif
161
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000162/* Ring buffer accessors */
Zach Brownb410d132016-10-19 09:56:57 -0500163static unsigned int macb_tx_ring_wrap(struct macb *bp, unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000164{
Zach Brownb410d132016-10-19 09:56:57 -0500165 return index & (bp->tx_ring_size - 1);
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000166}
167
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100168static struct macb_dma_desc *macb_tx_desc(struct macb_queue *queue,
169 unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000170{
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000171 index = macb_tx_ring_wrap(queue->bp, index);
172 index = macb_adj_dma_desc_idx(queue->bp, index);
173 return &queue->tx_ring[index];
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000174}
175
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100176static struct macb_tx_skb *macb_tx_skb(struct macb_queue *queue,
177 unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000178{
Zach Brownb410d132016-10-19 09:56:57 -0500179 return &queue->tx_skb[macb_tx_ring_wrap(queue->bp, index)];
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000180}
181
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100182static dma_addr_t macb_tx_dma(struct macb_queue *queue, unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000183{
184 dma_addr_t offset;
185
Zach Brownb410d132016-10-19 09:56:57 -0500186 offset = macb_tx_ring_wrap(queue->bp, index) *
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000187 macb_dma_desc_get_size(queue->bp);
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000188
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100189 return queue->tx_ring_dma + offset;
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000190}
191
Zach Brownb410d132016-10-19 09:56:57 -0500192static unsigned int macb_rx_ring_wrap(struct macb *bp, unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000193{
Zach Brownb410d132016-10-19 09:56:57 -0500194 return index & (bp->rx_ring_size - 1);
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000195}
196
197static struct macb_dma_desc *macb_rx_desc(struct macb *bp, unsigned int index)
198{
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000199 index = macb_rx_ring_wrap(bp, index);
200 index = macb_adj_dma_desc_idx(bp, index);
201 return &bp->rx_ring[index];
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000202}
203
204static void *macb_rx_buffer(struct macb *bp, unsigned int index)
205{
Zach Brownb410d132016-10-19 09:56:57 -0500206 return bp->rx_buffers + bp->rx_buffer_size *
207 macb_rx_ring_wrap(bp, index);
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000208}
209
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +0300210/* I/O accessors */
211static u32 hw_readl_native(struct macb *bp, int offset)
212{
213 return __raw_readl(bp->regs + offset);
214}
215
216static void hw_writel_native(struct macb *bp, int offset, u32 value)
217{
218 __raw_writel(value, bp->regs + offset);
219}
220
221static u32 hw_readl(struct macb *bp, int offset)
222{
223 return readl_relaxed(bp->regs + offset);
224}
225
226static void hw_writel(struct macb *bp, int offset, u32 value)
227{
228 writel_relaxed(value, bp->regs + offset);
229}
230
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700231/* Find the CPU endianness by using the loopback bit of NCR register. When the
Moritz Fischer88023be2016-03-29 19:11:15 -0700232 * CPU is in big endian we need to program swapped mode for management
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +0300233 * descriptor access.
234 */
235static bool hw_is_native_io(void __iomem *addr)
236{
237 u32 value = MACB_BIT(LLB);
238
239 __raw_writel(value, addr + MACB_NCR);
240 value = __raw_readl(addr + MACB_NCR);
241
242 /* Write 0 back to disable everything */
243 __raw_writel(0, addr + MACB_NCR);
244
245 return value == MACB_BIT(LLB);
246}
247
248static bool hw_is_gem(void __iomem *addr, bool native_io)
249{
250 u32 id;
251
252 if (native_io)
253 id = __raw_readl(addr + MACB_MID);
254 else
255 id = readl_relaxed(addr + MACB_MID);
256
257 return MACB_BFEXT(IDNUM, id) >= 0x2;
258}
259
Cyrille Pitchen421d9df2015-03-07 07:23:32 +0100260static void macb_set_hwaddr(struct macb *bp)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100261{
262 u32 bottom;
263 u16 top;
264
265 bottom = cpu_to_le32(*((u32 *)bp->dev->dev_addr));
Jamie Ilesf75ba502011-11-08 10:12:32 +0000266 macb_or_gem_writel(bp, SA1B, bottom);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100267 top = cpu_to_le16(*((u16 *)(bp->dev->dev_addr + 4)));
Jamie Ilesf75ba502011-11-08 10:12:32 +0000268 macb_or_gem_writel(bp, SA1T, top);
Joachim Eastwood3629a6c2012-11-11 13:56:28 +0000269
270 /* Clear unused address register sets */
271 macb_or_gem_writel(bp, SA2B, 0);
272 macb_or_gem_writel(bp, SA2T, 0);
273 macb_or_gem_writel(bp, SA3B, 0);
274 macb_or_gem_writel(bp, SA3T, 0);
275 macb_or_gem_writel(bp, SA4B, 0);
276 macb_or_gem_writel(bp, SA4T, 0);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100277}
278
Cyrille Pitchen421d9df2015-03-07 07:23:32 +0100279static void macb_get_hwaddr(struct macb *bp)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100280{
Joachim Eastwoodd25e78a2012-11-07 08:14:51 +0000281 struct macb_platform_data *pdata;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100282 u32 bottom;
283 u16 top;
284 u8 addr[6];
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000285 int i;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100286
Jingoo Hanc607a0d2013-08-30 14:12:21 +0900287 pdata = dev_get_platdata(&bp->pdev->dev);
Joachim Eastwoodd25e78a2012-11-07 08:14:51 +0000288
Moritz Fischeraa50b552016-03-29 19:11:13 -0700289 /* Check all 4 address register for valid address */
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000290 for (i = 0; i < 4; i++) {
291 bottom = macb_or_gem_readl(bp, SA1B + i * 8);
292 top = macb_or_gem_readl(bp, SA1T + i * 8);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100293
Joachim Eastwoodd25e78a2012-11-07 08:14:51 +0000294 if (pdata && pdata->rev_eth_addr) {
295 addr[5] = bottom & 0xff;
296 addr[4] = (bottom >> 8) & 0xff;
297 addr[3] = (bottom >> 16) & 0xff;
298 addr[2] = (bottom >> 24) & 0xff;
299 addr[1] = top & 0xff;
300 addr[0] = (top & 0xff00) >> 8;
301 } else {
302 addr[0] = bottom & 0xff;
303 addr[1] = (bottom >> 8) & 0xff;
304 addr[2] = (bottom >> 16) & 0xff;
305 addr[3] = (bottom >> 24) & 0xff;
306 addr[4] = top & 0xff;
307 addr[5] = (top >> 8) & 0xff;
308 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100309
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000310 if (is_valid_ether_addr(addr)) {
311 memcpy(bp->dev->dev_addr, addr, sizeof(addr));
312 return;
313 }
Sven Schnelled1d57412008-06-09 16:33:57 -0700314 }
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000315
Andy Shevchenkoa35919e2015-07-24 21:24:01 +0300316 dev_info(&bp->pdev->dev, "invalid hw address, using random\n");
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000317 eth_hw_addr_random(bp->dev);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100318}
319
frederic RODO6c36a702007-07-12 19:07:24 +0200320static int macb_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100321{
frederic RODO6c36a702007-07-12 19:07:24 +0200322 struct macb *bp = bus->priv;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100323 int value;
324
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100325 macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
326 | MACB_BF(RW, MACB_MAN_READ)
frederic RODO6c36a702007-07-12 19:07:24 +0200327 | MACB_BF(PHYA, mii_id)
328 | MACB_BF(REGA, regnum)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100329 | MACB_BF(CODE, MACB_MAN_CODE)));
330
frederic RODO6c36a702007-07-12 19:07:24 +0200331 /* wait for end of transfer */
332 while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
333 cpu_relax();
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100334
335 value = MACB_BFEXT(DATA, macb_readl(bp, MAN));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100336
337 return value;
338}
339
frederic RODO6c36a702007-07-12 19:07:24 +0200340static int macb_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
341 u16 value)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100342{
frederic RODO6c36a702007-07-12 19:07:24 +0200343 struct macb *bp = bus->priv;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100344
345 macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
346 | MACB_BF(RW, MACB_MAN_WRITE)
frederic RODO6c36a702007-07-12 19:07:24 +0200347 | MACB_BF(PHYA, mii_id)
348 | MACB_BF(REGA, regnum)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100349 | MACB_BF(CODE, MACB_MAN_CODE)
frederic RODO6c36a702007-07-12 19:07:24 +0200350 | MACB_BF(DATA, value)));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100351
frederic RODO6c36a702007-07-12 19:07:24 +0200352 /* wait for end of transfer */
353 while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
354 cpu_relax();
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100355
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100356 return 0;
357}
358
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800359/**
360 * macb_set_tx_clk() - Set a clock to a new frequency
361 * @clk Pointer to the clock to change
362 * @rate New frequency in Hz
363 * @dev Pointer to the struct net_device
364 */
365static void macb_set_tx_clk(struct clk *clk, int speed, struct net_device *dev)
366{
367 long ferr, rate, rate_rounded;
368
Cyrille Pitchen93b31f42015-03-07 07:23:31 +0100369 if (!clk)
370 return;
371
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800372 switch (speed) {
373 case SPEED_10:
374 rate = 2500000;
375 break;
376 case SPEED_100:
377 rate = 25000000;
378 break;
379 case SPEED_1000:
380 rate = 125000000;
381 break;
382 default:
Soren Brinkmann9319e472013-12-10 20:57:57 -0800383 return;
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800384 }
385
386 rate_rounded = clk_round_rate(clk, rate);
387 if (rate_rounded < 0)
388 return;
389
390 /* RGMII allows 50 ppm frequency error. Test and warn if this limit
391 * is not satisfied.
392 */
393 ferr = abs(rate_rounded - rate);
394 ferr = DIV_ROUND_UP(ferr, rate / 100000);
395 if (ferr > 5)
396 netdev_warn(dev, "unable to generate target frequency: %ld Hz\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700397 rate);
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800398
399 if (clk_set_rate(clk, rate_rounded))
400 netdev_err(dev, "adjusting tx_clk failed.\n");
401}
402
frederic RODO6c36a702007-07-12 19:07:24 +0200403static void macb_handle_link_change(struct net_device *dev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100404{
frederic RODO6c36a702007-07-12 19:07:24 +0200405 struct macb *bp = netdev_priv(dev);
Philippe Reynes0a912812016-06-22 00:32:35 +0200406 struct phy_device *phydev = dev->phydev;
frederic RODO6c36a702007-07-12 19:07:24 +0200407 unsigned long flags;
frederic RODO6c36a702007-07-12 19:07:24 +0200408 int status_change = 0;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100409
frederic RODO6c36a702007-07-12 19:07:24 +0200410 spin_lock_irqsave(&bp->lock, flags);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100411
frederic RODO6c36a702007-07-12 19:07:24 +0200412 if (phydev->link) {
413 if ((bp->speed != phydev->speed) ||
414 (bp->duplex != phydev->duplex)) {
415 u32 reg;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100416
frederic RODO6c36a702007-07-12 19:07:24 +0200417 reg = macb_readl(bp, NCFGR);
418 reg &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
Patrice Vilchez140b7552012-10-31 06:04:50 +0000419 if (macb_is_gem(bp))
420 reg &= ~GEM_BIT(GBE);
frederic RODO6c36a702007-07-12 19:07:24 +0200421
422 if (phydev->duplex)
423 reg |= MACB_BIT(FD);
Atsushi Nemoto179956f2008-02-21 22:50:54 +0900424 if (phydev->speed == SPEED_100)
frederic RODO6c36a702007-07-12 19:07:24 +0200425 reg |= MACB_BIT(SPD);
Nicolas Ferree1755872014-07-24 13:50:58 +0200426 if (phydev->speed == SPEED_1000 &&
427 bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
Patrice Vilchez140b7552012-10-31 06:04:50 +0000428 reg |= GEM_BIT(GBE);
frederic RODO6c36a702007-07-12 19:07:24 +0200429
Patrice Vilchez140b7552012-10-31 06:04:50 +0000430 macb_or_gem_writel(bp, NCFGR, reg);
frederic RODO6c36a702007-07-12 19:07:24 +0200431
432 bp->speed = phydev->speed;
433 bp->duplex = phydev->duplex;
434 status_change = 1;
435 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100436 }
437
frederic RODO6c36a702007-07-12 19:07:24 +0200438 if (phydev->link != bp->link) {
Anton Vorontsovc8f15682008-07-22 15:41:24 -0700439 if (!phydev->link) {
frederic RODO6c36a702007-07-12 19:07:24 +0200440 bp->speed = 0;
441 bp->duplex = -1;
442 }
443 bp->link = phydev->link;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100444
frederic RODO6c36a702007-07-12 19:07:24 +0200445 status_change = 1;
446 }
447
448 spin_unlock_irqrestore(&bp->lock, flags);
449
450 if (status_change) {
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000451 if (phydev->link) {
Jaeden Amero2c29b232015-03-12 18:07:54 -0500452 /* Update the TX clock rate if and only if the link is
453 * up and there has been a link change.
454 */
455 macb_set_tx_clk(bp->tx_clk, phydev->speed, dev);
456
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000457 netif_carrier_on(dev);
Jamie Ilesc220f8c2011-03-08 20:27:08 +0000458 netdev_info(dev, "link up (%d/%s)\n",
459 phydev->speed,
460 phydev->duplex == DUPLEX_FULL ?
461 "Full" : "Half");
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000462 } else {
463 netif_carrier_off(dev);
Jamie Ilesc220f8c2011-03-08 20:27:08 +0000464 netdev_info(dev, "link down\n");
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000465 }
frederic RODO6c36a702007-07-12 19:07:24 +0200466 }
467}
468
469/* based on au1000_eth. c*/
470static int macb_mii_probe(struct net_device *dev)
471{
472 struct macb *bp = netdev_priv(dev);
Joachim Eastwood2dbfdbb2012-11-11 13:56:27 +0000473 struct macb_platform_data *pdata;
Jiri Pirko7455a762010-02-08 05:12:08 +0000474 struct phy_device *phydev;
Joachim Eastwood2dbfdbb2012-11-11 13:56:27 +0000475 int phy_irq;
Jiri Pirko7455a762010-02-08 05:12:08 +0000476 int ret;
frederic RODO6c36a702007-07-12 19:07:24 +0200477
Michael Grzeschikdacdbb42017-06-23 16:54:10 +0200478 if (bp->phy_node) {
479 phydev = of_phy_connect(dev, bp->phy_node,
480 &macb_handle_link_change, 0,
481 bp->phy_interface);
482 if (!phydev)
483 return -ENODEV;
484 } else {
485 phydev = phy_find_first(bp->mii_bus);
486 if (!phydev) {
487 netdev_err(dev, "no PHY found\n");
488 return -ENXIO;
Joachim Eastwood2dbfdbb2012-11-11 13:56:27 +0000489 }
frederic RODO6c36a702007-07-12 19:07:24 +0200490
Michael Grzeschikdacdbb42017-06-23 16:54:10 +0200491 pdata = dev_get_platdata(&bp->pdev->dev);
492 if (pdata) {
493 if (gpio_is_valid(pdata->phy_irq_pin)) {
494 ret = devm_gpio_request(&bp->pdev->dev,
495 pdata->phy_irq_pin, "phy int");
496 if (!ret) {
497 phy_irq = gpio_to_irq(pdata->phy_irq_pin);
498 phydev->irq = (phy_irq < 0) ? PHY_POLL : phy_irq;
499 }
500 } else {
501 phydev->irq = PHY_POLL;
502 }
503 }
504
505 /* attach the mac to the phy */
506 ret = phy_connect_direct(dev, phydev, &macb_handle_link_change,
507 bp->phy_interface);
508 if (ret) {
509 netdev_err(dev, "Could not attach to PHY\n");
510 return ret;
511 }
frederic RODO6c36a702007-07-12 19:07:24 +0200512 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100513
frederic RODO6c36a702007-07-12 19:07:24 +0200514 /* mask with MAC supported features */
Nicolas Ferree1755872014-07-24 13:50:58 +0200515 if (macb_is_gem(bp) && bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
Patrice Vilchez140b7552012-10-31 06:04:50 +0000516 phydev->supported &= PHY_GBIT_FEATURES;
517 else
518 phydev->supported &= PHY_BASIC_FEATURES;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100519
Nathan Sullivan222ca8e2015-05-22 09:22:10 -0500520 if (bp->caps & MACB_CAPS_NO_GIGABIT_HALF)
521 phydev->supported &= ~SUPPORTED_1000baseT_Half;
522
frederic RODO6c36a702007-07-12 19:07:24 +0200523 phydev->advertising = phydev->supported;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100524
frederic RODO6c36a702007-07-12 19:07:24 +0200525 bp->link = 0;
526 bp->speed = 0;
527 bp->duplex = -1;
frederic RODO6c36a702007-07-12 19:07:24 +0200528
529 return 0;
530}
531
Cyrille Pitchen421d9df2015-03-07 07:23:32 +0100532static int macb_mii_init(struct macb *bp)
frederic RODO6c36a702007-07-12 19:07:24 +0200533{
Jamie Iles84e0cdb2011-03-08 20:17:06 +0000534 struct macb_platform_data *pdata;
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200535 struct device_node *np;
frederic RODO6c36a702007-07-12 19:07:24 +0200536 int err = -ENXIO, i;
537
Uwe Kleine-Koenig3dbda772009-07-23 08:31:31 +0200538 /* Enable management port */
frederic RODO6c36a702007-07-12 19:07:24 +0200539 macb_writel(bp, NCR, MACB_BIT(MPE));
540
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700541 bp->mii_bus = mdiobus_alloc();
Moritz Fischeraa50b552016-03-29 19:11:13 -0700542 if (!bp->mii_bus) {
frederic RODO6c36a702007-07-12 19:07:24 +0200543 err = -ENOMEM;
544 goto err_out;
545 }
546
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700547 bp->mii_bus->name = "MACB_mii_bus";
548 bp->mii_bus->read = &macb_mdio_read;
549 bp->mii_bus->write = &macb_mdio_write;
Florian Fainelli98d5e572012-01-09 23:59:11 +0000550 snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700551 bp->pdev->name, bp->pdev->id);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700552 bp->mii_bus->priv = bp;
Florian Fainellicf669662016-05-02 18:38:45 -0700553 bp->mii_bus->parent = &bp->pdev->dev;
Jingoo Hanc607a0d2013-08-30 14:12:21 +0900554 pdata = dev_get_platdata(&bp->pdev->dev);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700555
Jamie Iles91523942011-02-28 04:05:25 +0000556 dev_set_drvdata(&bp->dev->dev, bp->mii_bus);
frederic RODO6c36a702007-07-12 19:07:24 +0200557
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200558 np = bp->pdev->dev.of_node;
559 if (np) {
Michael Grzeschikdacdbb42017-06-23 16:54:10 +0200560 if (of_phy_is_fixed_link(np)) {
561 if (of_phy_register_fixed_link(np) < 0) {
562 dev_err(&bp->pdev->dev,
563 "broken fixed-link specification\n");
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200564 goto err_out_unregister_bus;
Michael Grzeschikdacdbb42017-06-23 16:54:10 +0200565 }
566 bp->phy_node = of_node_get(np);
567
568 err = mdiobus_register(bp->mii_bus);
569 } else {
570 /* try dt phy registration */
571 err = of_mdiobus_register(bp->mii_bus, np);
572
573 /* fallback to standard phy registration if no phy were
574 * found during dt phy registration
575 */
576 if (!err && !phy_find_first(bp->mii_bus)) {
577 for (i = 0; i < PHY_MAX_ADDR; i++) {
578 struct phy_device *phydev;
579
580 phydev = mdiobus_scan(bp->mii_bus, i);
581 if (IS_ERR(phydev) &&
582 PTR_ERR(phydev) != -ENODEV) {
583 err = PTR_ERR(phydev);
584 break;
585 }
586 }
587
588 if (err)
589 goto err_out_unregister_bus;
590 }
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200591 }
592 } else {
Bartosz Folta83a77e92016-12-14 06:39:15 +0000593 for (i = 0; i < PHY_MAX_ADDR; i++)
594 bp->mii_bus->irq[i] = PHY_POLL;
595
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200596 if (pdata)
597 bp->mii_bus->phy_mask = pdata->phy_mask;
598
599 err = mdiobus_register(bp->mii_bus);
600 }
601
602 if (err)
Andrew Lunne7f4dc32016-01-06 20:11:15 +0100603 goto err_out_free_mdiobus;
frederic RODO6c36a702007-07-12 19:07:24 +0200604
Boris BREZILLON7daa78e2013-08-27 14:36:14 +0200605 err = macb_mii_probe(bp->dev);
606 if (err)
frederic RODO6c36a702007-07-12 19:07:24 +0200607 goto err_out_unregister_bus;
frederic RODO6c36a702007-07-12 19:07:24 +0200608
609 return 0;
610
611err_out_unregister_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700612 mdiobus_unregister(bp->mii_bus);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700613err_out_free_mdiobus:
Michael Grzeschik66ee6a02017-11-08 09:56:35 +0100614 of_node_put(bp->phy_node);
Michael Grzeschik9ce98142017-11-08 09:56:34 +0100615 if (np && of_phy_is_fixed_link(np))
616 of_phy_deregister_fixed_link(np);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700617 mdiobus_free(bp->mii_bus);
frederic RODO6c36a702007-07-12 19:07:24 +0200618err_out:
619 return err;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100620}
621
622static void macb_update_stats(struct macb *bp)
623{
Jamie Ilesa494ed82011-03-09 16:26:35 +0000624 u32 *p = &bp->hw_stats.macb.rx_pause_frames;
625 u32 *end = &bp->hw_stats.macb.tx_pause_frames + 1;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +0300626 int offset = MACB_PFR;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100627
628 WARN_ON((unsigned long)(end - p - 1) != (MACB_TPF - MACB_PFR) / 4);
629
Moritz Fischer96ec6312016-03-29 19:11:11 -0700630 for (; p < end; p++, offset += 4)
David S. Miller7a6e0702015-07-27 14:24:48 -0700631 *p += bp->macb_reg_readl(bp, offset);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100632}
633
Nicolas Ferree86cd532012-10-31 06:04:57 +0000634static int macb_halt_tx(struct macb *bp)
635{
636 unsigned long halt_time, timeout;
637 u32 status;
638
639 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(THALT));
640
641 timeout = jiffies + usecs_to_jiffies(MACB_HALT_TIMEOUT);
642 do {
643 halt_time = jiffies;
644 status = macb_readl(bp, TSR);
645 if (!(status & MACB_BIT(TGO)))
646 return 0;
647
648 usleep_range(10, 250);
649 } while (time_before(halt_time, timeout));
650
651 return -ETIMEDOUT;
652}
653
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200654static void macb_tx_unmap(struct macb *bp, struct macb_tx_skb *tx_skb)
655{
656 if (tx_skb->mapping) {
657 if (tx_skb->mapped_as_page)
658 dma_unmap_page(&bp->pdev->dev, tx_skb->mapping,
659 tx_skb->size, DMA_TO_DEVICE);
660 else
661 dma_unmap_single(&bp->pdev->dev, tx_skb->mapping,
662 tx_skb->size, DMA_TO_DEVICE);
663 tx_skb->mapping = 0;
664 }
665
666 if (tx_skb->skb) {
667 dev_kfree_skb_any(tx_skb->skb);
668 tx_skb->skb = NULL;
669 }
670}
671
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000672static void macb_set_addr(struct macb *bp, struct macb_dma_desc *desc, dma_addr_t addr)
Harini Katakamfff80192016-08-09 13:15:53 +0530673{
Harini Katakamfff80192016-08-09 13:15:53 +0530674#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000675 struct macb_dma_desc_64 *desc_64;
676
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100677 if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000678 desc_64 = macb_64b_desc(bp, desc);
679 desc_64->addrh = upper_32_bits(addr);
680 }
Harini Katakamfff80192016-08-09 13:15:53 +0530681#endif
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000682 desc->addr = lower_32_bits(addr);
683}
684
685static dma_addr_t macb_get_addr(struct macb *bp, struct macb_dma_desc *desc)
686{
687 dma_addr_t addr = 0;
688#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
689 struct macb_dma_desc_64 *desc_64;
690
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100691 if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000692 desc_64 = macb_64b_desc(bp, desc);
693 addr = ((u64)(desc_64->addrh) << 32);
694 }
695#endif
696 addr |= MACB_BF(RX_WADDR, MACB_BFEXT(RX_WADDR, desc->addr));
697 return addr;
Harini Katakamfff80192016-08-09 13:15:53 +0530698}
699
Nicolas Ferree86cd532012-10-31 06:04:57 +0000700static void macb_tx_error_task(struct work_struct *work)
701{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100702 struct macb_queue *queue = container_of(work, struct macb_queue,
703 tx_error_task);
704 struct macb *bp = queue->bp;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000705 struct macb_tx_skb *tx_skb;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100706 struct macb_dma_desc *desc;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000707 struct sk_buff *skb;
708 unsigned int tail;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100709 unsigned long flags;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000710
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100711 netdev_vdbg(bp->dev, "macb_tx_error_task: q = %u, t = %u, h = %u\n",
712 (unsigned int)(queue - bp->queues),
713 queue->tx_tail, queue->tx_head);
714
715 /* Prevent the queue IRQ handlers from running: each of them may call
716 * macb_tx_interrupt(), which in turn may call netif_wake_subqueue().
717 * As explained below, we have to halt the transmission before updating
718 * TBQP registers so we call netif_tx_stop_all_queues() to notify the
719 * network engine about the macb/gem being halted.
720 */
721 spin_lock_irqsave(&bp->lock, flags);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000722
723 /* Make sure nobody is trying to queue up new packets */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100724 netif_tx_stop_all_queues(bp->dev);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000725
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700726 /* Stop transmission now
Nicolas Ferree86cd532012-10-31 06:04:57 +0000727 * (in case we have just queued new packets)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100728 * macb/gem must be halted to write TBQP register
Nicolas Ferree86cd532012-10-31 06:04:57 +0000729 */
730 if (macb_halt_tx(bp))
731 /* Just complain for now, reinitializing TX path can be good */
732 netdev_err(bp->dev, "BUG: halt tx timed out\n");
733
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700734 /* Treat frames in TX queue including the ones that caused the error.
Nicolas Ferree86cd532012-10-31 06:04:57 +0000735 * Free transmit buffers in upper layer.
736 */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100737 for (tail = queue->tx_tail; tail != queue->tx_head; tail++) {
738 u32 ctrl;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000739
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100740 desc = macb_tx_desc(queue, tail);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000741 ctrl = desc->ctrl;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100742 tx_skb = macb_tx_skb(queue, tail);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000743 skb = tx_skb->skb;
744
745 if (ctrl & MACB_BIT(TX_USED)) {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200746 /* skb is set for the last buffer of the frame */
747 while (!skb) {
748 macb_tx_unmap(bp, tx_skb);
749 tail++;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100750 tx_skb = macb_tx_skb(queue, tail);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200751 skb = tx_skb->skb;
752 }
753
754 /* ctrl still refers to the first buffer descriptor
755 * since it's the only one written back by the hardware
756 */
757 if (!(ctrl & MACB_BIT(TX_BUF_EXHAUSTED))) {
758 netdev_vdbg(bp->dev, "txerr skb %u (data %p) TX complete\n",
Zach Brownb410d132016-10-19 09:56:57 -0500759 macb_tx_ring_wrap(bp, tail),
760 skb->data);
Tobias Klauser5f1d3a52017-04-07 10:17:30 +0200761 bp->dev->stats.tx_packets++;
762 bp->dev->stats.tx_bytes += skb->len;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200763 }
Nicolas Ferree86cd532012-10-31 06:04:57 +0000764 } else {
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700765 /* "Buffers exhausted mid-frame" errors may only happen
766 * if the driver is buggy, so complain loudly about
767 * those. Statistics are updated by hardware.
Nicolas Ferree86cd532012-10-31 06:04:57 +0000768 */
769 if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED))
770 netdev_err(bp->dev,
771 "BUG: TX buffers exhausted mid-frame\n");
772
773 desc->ctrl = ctrl | MACB_BIT(TX_USED);
774 }
775
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200776 macb_tx_unmap(bp, tx_skb);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000777 }
778
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100779 /* Set end of TX queue */
780 desc = macb_tx_desc(queue, 0);
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000781 macb_set_addr(bp, desc, 0);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100782 desc->ctrl = MACB_BIT(TX_USED);
783
Nicolas Ferree86cd532012-10-31 06:04:57 +0000784 /* Make descriptor updates visible to hardware */
785 wmb();
786
787 /* Reinitialize the TX desc queue */
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000788 queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
Harini Katakamfff80192016-08-09 13:15:53 +0530789#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100790 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000791 queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
Harini Katakamfff80192016-08-09 13:15:53 +0530792#endif
Nicolas Ferree86cd532012-10-31 06:04:57 +0000793 /* Make TX ring reflect state of hardware */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100794 queue->tx_head = 0;
795 queue->tx_tail = 0;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000796
797 /* Housework before enabling TX IRQ */
798 macb_writel(bp, TSR, macb_readl(bp, TSR));
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100799 queue_writel(queue, IER, MACB_TX_INT_FLAGS);
800
801 /* Now we are ready to start transmission again */
802 netif_tx_start_all_queues(bp->dev);
803 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
804
805 spin_unlock_irqrestore(&bp->lock, flags);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000806}
807
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100808static void macb_tx_interrupt(struct macb_queue *queue)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100809{
810 unsigned int tail;
811 unsigned int head;
812 u32 status;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100813 struct macb *bp = queue->bp;
814 u16 queue_index = queue - bp->queues;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100815
816 status = macb_readl(bp, TSR);
817 macb_writel(bp, TSR, status);
818
Nicolas Ferre581df9e2013-05-14 03:00:16 +0000819 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100820 queue_writel(queue, ISR, MACB_BIT(TCOMP));
Steffen Trumtrar749a2b62013-03-27 23:07:05 +0000821
Nicolas Ferree86cd532012-10-31 06:04:57 +0000822 netdev_vdbg(bp->dev, "macb_tx_interrupt status = 0x%03lx\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700823 (unsigned long)status);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100824
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100825 head = queue->tx_head;
826 for (tail = queue->tx_tail; tail != head; tail++) {
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000827 struct macb_tx_skb *tx_skb;
828 struct sk_buff *skb;
829 struct macb_dma_desc *desc;
830 u32 ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100831
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100832 desc = macb_tx_desc(queue, tail);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100833
Havard Skinnemoen03dbe052012-10-31 06:04:51 +0000834 /* Make hw descriptor updates visible to CPU */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100835 rmb();
Havard Skinnemoen03dbe052012-10-31 06:04:51 +0000836
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000837 ctrl = desc->ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100838
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200839 /* TX_USED bit is only set by hardware on the very first buffer
840 * descriptor of the transmitted frame.
841 */
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000842 if (!(ctrl & MACB_BIT(TX_USED)))
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100843 break;
844
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200845 /* Process all buffers of the current transmitted frame */
846 for (;; tail++) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100847 tx_skb = macb_tx_skb(queue, tail);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200848 skb = tx_skb->skb;
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000849
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200850 /* First, update TX stats if needed */
851 if (skb) {
Rafal Oziebloab91f0a2017-06-29 07:14:16 +0100852 if (gem_ptp_do_txstamp(queue, skb, desc) == 0) {
853 /* skb now belongs to timestamp buffer
854 * and will be removed later
855 */
856 tx_skb->skb = NULL;
857 }
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200858 netdev_vdbg(bp->dev, "skb %u (data %p) TX complete\n",
Zach Brownb410d132016-10-19 09:56:57 -0500859 macb_tx_ring_wrap(bp, tail),
860 skb->data);
Tobias Klauser5f1d3a52017-04-07 10:17:30 +0200861 bp->dev->stats.tx_packets++;
862 bp->dev->stats.tx_bytes += skb->len;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200863 }
864
865 /* Now we can safely release resources */
866 macb_tx_unmap(bp, tx_skb);
867
868 /* skb is set only for the last buffer of the frame.
869 * WARNING: at this point skb has been freed by
870 * macb_tx_unmap().
871 */
872 if (skb)
873 break;
874 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100875 }
876
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100877 queue->tx_tail = tail;
878 if (__netif_subqueue_stopped(bp->dev, queue_index) &&
879 CIRC_CNT(queue->tx_head, queue->tx_tail,
Zach Brownb410d132016-10-19 09:56:57 -0500880 bp->tx_ring_size) <= MACB_TX_WAKEUP_THRESH(bp))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100881 netif_wake_subqueue(bp->dev, queue_index);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100882}
883
Nicolas Ferre4df95132013-06-04 21:57:12 +0000884static void gem_rx_refill(struct macb *bp)
885{
886 unsigned int entry;
887 struct sk_buff *skb;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000888 dma_addr_t paddr;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000889 struct macb_dma_desc *desc;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000890
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700891 while (CIRC_SPACE(bp->rx_prepared_head, bp->rx_tail,
Zach Brownb410d132016-10-19 09:56:57 -0500892 bp->rx_ring_size) > 0) {
893 entry = macb_rx_ring_wrap(bp, bp->rx_prepared_head);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000894
895 /* Make hw descriptor updates visible to CPU */
896 rmb();
897
Nicolas Ferre4df95132013-06-04 21:57:12 +0000898 bp->rx_prepared_head++;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000899 desc = macb_rx_desc(bp, entry);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000900
Moritz Fischeraa50b552016-03-29 19:11:13 -0700901 if (!bp->rx_skbuff[entry]) {
Nicolas Ferre4df95132013-06-04 21:57:12 +0000902 /* allocate sk_buff for this free entry in ring */
903 skb = netdev_alloc_skb(bp->dev, bp->rx_buffer_size);
Moritz Fischeraa50b552016-03-29 19:11:13 -0700904 if (unlikely(!skb)) {
Nicolas Ferre4df95132013-06-04 21:57:12 +0000905 netdev_err(bp->dev,
906 "Unable to allocate sk_buff\n");
907 break;
908 }
Nicolas Ferre4df95132013-06-04 21:57:12 +0000909
910 /* now fill corresponding descriptor entry */
911 paddr = dma_map_single(&bp->pdev->dev, skb->data,
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700912 bp->rx_buffer_size,
913 DMA_FROM_DEVICE);
Soren Brinkmann92030902014-03-04 08:46:39 -0800914 if (dma_mapping_error(&bp->pdev->dev, paddr)) {
915 dev_kfree_skb(skb);
916 break;
917 }
918
919 bp->rx_skbuff[entry] = skb;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000920
Zach Brownb410d132016-10-19 09:56:57 -0500921 if (entry == bp->rx_ring_size - 1)
Nicolas Ferre4df95132013-06-04 21:57:12 +0000922 paddr |= MACB_BIT(RX_WRAP);
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000923 macb_set_addr(bp, desc, paddr);
924 desc->ctrl = 0;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000925
926 /* properly align Ethernet header */
927 skb_reserve(skb, NET_IP_ALIGN);
Punnaiah Choudary Kallurid4c216c2015-04-29 08:34:46 +0530928 } else {
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000929 desc->addr &= ~MACB_BIT(RX_USED);
930 desc->ctrl = 0;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000931 }
932 }
933
934 /* Make descriptor updates visible to hardware */
935 wmb();
936
937 netdev_vdbg(bp->dev, "rx ring: prepared head %d, tail %d\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700938 bp->rx_prepared_head, bp->rx_tail);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000939}
940
941/* Mark DMA descriptors from begin up to and not including end as unused */
942static void discard_partial_frame(struct macb *bp, unsigned int begin,
943 unsigned int end)
944{
945 unsigned int frag;
946
947 for (frag = begin; frag != end; frag++) {
948 struct macb_dma_desc *desc = macb_rx_desc(bp, frag);
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700949
Nicolas Ferre4df95132013-06-04 21:57:12 +0000950 desc->addr &= ~MACB_BIT(RX_USED);
951 }
952
953 /* Make descriptor updates visible to hardware */
954 wmb();
955
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700956 /* When this happens, the hardware stats registers for
Nicolas Ferre4df95132013-06-04 21:57:12 +0000957 * whatever caused this is updated, so we don't have to record
958 * anything.
959 */
960}
961
962static int gem_rx(struct macb *bp, int budget)
963{
964 unsigned int len;
965 unsigned int entry;
966 struct sk_buff *skb;
967 struct macb_dma_desc *desc;
968 int count = 0;
969
970 while (count < budget) {
Harini Katakamfff80192016-08-09 13:15:53 +0530971 u32 ctrl;
972 dma_addr_t addr;
973 bool rxused;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000974
Zach Brownb410d132016-10-19 09:56:57 -0500975 entry = macb_rx_ring_wrap(bp, bp->rx_tail);
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000976 desc = macb_rx_desc(bp, entry);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000977
978 /* Make hw descriptor updates visible to CPU */
979 rmb();
980
Harini Katakamfff80192016-08-09 13:15:53 +0530981 rxused = (desc->addr & MACB_BIT(RX_USED)) ? true : false;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000982 addr = macb_get_addr(bp, desc);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000983 ctrl = desc->ctrl;
984
Harini Katakamfff80192016-08-09 13:15:53 +0530985 if (!rxused)
Nicolas Ferre4df95132013-06-04 21:57:12 +0000986 break;
987
Nicolas Ferre4df95132013-06-04 21:57:12 +0000988 bp->rx_tail++;
989 count++;
990
991 if (!(ctrl & MACB_BIT(RX_SOF) && ctrl & MACB_BIT(RX_EOF))) {
992 netdev_err(bp->dev,
993 "not whole frame pointed by descriptor\n");
Tobias Klauser5f1d3a52017-04-07 10:17:30 +0200994 bp->dev->stats.rx_dropped++;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000995 break;
996 }
997 skb = bp->rx_skbuff[entry];
998 if (unlikely(!skb)) {
999 netdev_err(bp->dev,
1000 "inconsistent Rx descriptor chain\n");
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02001001 bp->dev->stats.rx_dropped++;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001002 break;
1003 }
1004 /* now everything is ready for receiving packet */
1005 bp->rx_skbuff[entry] = NULL;
Harini Katakam98b5a0f42015-05-06 22:27:17 +05301006 len = ctrl & bp->rx_frm_len_mask;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001007
1008 netdev_vdbg(bp->dev, "gem_rx %u (len %u)\n", entry, len);
1009
1010 skb_put(skb, len);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001011 dma_unmap_single(&bp->pdev->dev, addr,
Soren Brinkmann48330e082014-03-04 08:46:40 -08001012 bp->rx_buffer_size, DMA_FROM_DEVICE);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001013
1014 skb->protocol = eth_type_trans(skb, bp->dev);
1015 skb_checksum_none_assert(skb);
Cyrille Pitchen924ec532014-07-24 13:51:01 +02001016 if (bp->dev->features & NETIF_F_RXCSUM &&
1017 !(bp->dev->flags & IFF_PROMISC) &&
1018 GEM_BFEXT(RX_CSUM, ctrl) & GEM_RX_CSUM_CHECKED_MASK)
1019 skb->ip_summed = CHECKSUM_UNNECESSARY;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001020
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02001021 bp->dev->stats.rx_packets++;
1022 bp->dev->stats.rx_bytes += skb->len;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001023
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01001024 gem_ptp_do_rxstamp(bp, skb, desc);
1025
Nicolas Ferre4df95132013-06-04 21:57:12 +00001026#if defined(DEBUG) && defined(VERBOSE_DEBUG)
1027 netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
1028 skb->len, skb->csum);
1029 print_hex_dump(KERN_DEBUG, " mac: ", DUMP_PREFIX_ADDRESS, 16, 1,
Cyrille Pitchen51f83012014-12-11 11:15:54 +01001030 skb_mac_header(skb), 16, true);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001031 print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_ADDRESS, 16, 1,
1032 skb->data, 32, true);
1033#endif
1034
1035 netif_receive_skb(skb);
1036 }
1037
1038 gem_rx_refill(bp);
1039
1040 return count;
1041}
1042
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001043static int macb_rx_frame(struct macb *bp, unsigned int first_frag,
1044 unsigned int last_frag)
1045{
1046 unsigned int len;
1047 unsigned int frag;
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00001048 unsigned int offset;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001049 struct sk_buff *skb;
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001050 struct macb_dma_desc *desc;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001051
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001052 desc = macb_rx_desc(bp, last_frag);
Harini Katakam98b5a0f42015-05-06 22:27:17 +05301053 len = desc->ctrl & bp->rx_frm_len_mask;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001054
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001055 netdev_vdbg(bp->dev, "macb_rx_frame frags %u - %u (len %u)\n",
Zach Brownb410d132016-10-19 09:56:57 -05001056 macb_rx_ring_wrap(bp, first_frag),
1057 macb_rx_ring_wrap(bp, last_frag), len);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001058
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001059 /* The ethernet header starts NET_IP_ALIGN bytes into the
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00001060 * first buffer. Since the header is 14 bytes, this makes the
1061 * payload word-aligned.
1062 *
1063 * Instead of calling skb_reserve(NET_IP_ALIGN), we just copy
1064 * the two padding bytes into the skb so that we avoid hitting
1065 * the slowpath in memcpy(), and pull them off afterwards.
1066 */
1067 skb = netdev_alloc_skb(bp->dev, len + NET_IP_ALIGN);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001068 if (!skb) {
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02001069 bp->dev->stats.rx_dropped++;
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001070 for (frag = first_frag; ; frag++) {
1071 desc = macb_rx_desc(bp, frag);
1072 desc->addr &= ~MACB_BIT(RX_USED);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001073 if (frag == last_frag)
1074 break;
1075 }
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001076
1077 /* Make descriptor updates visible to hardware */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001078 wmb();
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001079
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001080 return 1;
1081 }
1082
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00001083 offset = 0;
1084 len += NET_IP_ALIGN;
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001085 skb_checksum_none_assert(skb);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001086 skb_put(skb, len);
1087
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001088 for (frag = first_frag; ; frag++) {
Nicolas Ferre1b447912013-06-04 21:57:11 +00001089 unsigned int frag_len = bp->rx_buffer_size;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001090
1091 if (offset + frag_len > len) {
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001092 if (unlikely(frag != last_frag)) {
1093 dev_kfree_skb_any(skb);
1094 return -1;
1095 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001096 frag_len = len - offset;
1097 }
Arnaldo Carvalho de Melo27d7ff42007-03-31 11:55:19 -03001098 skb_copy_to_linear_data_offset(skb, offset,
Moritz Fischeraa50b552016-03-29 19:11:13 -07001099 macb_rx_buffer(bp, frag),
1100 frag_len);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001101 offset += bp->rx_buffer_size;
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001102 desc = macb_rx_desc(bp, frag);
1103 desc->addr &= ~MACB_BIT(RX_USED);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001104
1105 if (frag == last_frag)
1106 break;
1107 }
1108
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001109 /* Make descriptor updates visible to hardware */
1110 wmb();
1111
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00001112 __skb_pull(skb, NET_IP_ALIGN);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001113 skb->protocol = eth_type_trans(skb, bp->dev);
1114
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02001115 bp->dev->stats.rx_packets++;
1116 bp->dev->stats.rx_bytes += skb->len;
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001117 netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -07001118 skb->len, skb->csum);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001119 netif_receive_skb(skb);
1120
1121 return 0;
1122}
1123
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001124static inline void macb_init_rx_ring(struct macb *bp)
1125{
1126 dma_addr_t addr;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001127 struct macb_dma_desc *desc = NULL;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001128 int i;
1129
1130 addr = bp->rx_buffers_dma;
Zach Brownb410d132016-10-19 09:56:57 -05001131 for (i = 0; i < bp->rx_ring_size; i++) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001132 desc = macb_rx_desc(bp, i);
1133 macb_set_addr(bp, desc, addr);
1134 desc->ctrl = 0;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001135 addr += bp->rx_buffer_size;
1136 }
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001137 desc->addr |= MACB_BIT(RX_WRAP);
Cyrille Pitchena0b44ee2016-11-28 14:40:55 +01001138 bp->rx_tail = 0;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001139}
1140
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001141static int macb_rx(struct macb *bp, int budget)
1142{
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001143 bool reset_rx_queue = false;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001144 int received = 0;
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001145 unsigned int tail;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001146 int first_frag = -1;
1147
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001148 for (tail = bp->rx_tail; budget > 0; tail++) {
1149 struct macb_dma_desc *desc = macb_rx_desc(bp, tail);
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001150 u32 ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001151
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001152 /* Make hw descriptor updates visible to CPU */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001153 rmb();
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001154
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001155 ctrl = desc->ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001156
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001157 if (!(desc->addr & MACB_BIT(RX_USED)))
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001158 break;
1159
1160 if (ctrl & MACB_BIT(RX_SOF)) {
1161 if (first_frag != -1)
1162 discard_partial_frame(bp, first_frag, tail);
1163 first_frag = tail;
1164 }
1165
1166 if (ctrl & MACB_BIT(RX_EOF)) {
1167 int dropped;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001168
1169 if (unlikely(first_frag == -1)) {
1170 reset_rx_queue = true;
1171 continue;
1172 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001173
1174 dropped = macb_rx_frame(bp, first_frag, tail);
1175 first_frag = -1;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001176 if (unlikely(dropped < 0)) {
1177 reset_rx_queue = true;
1178 continue;
1179 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001180 if (!dropped) {
1181 received++;
1182 budget--;
1183 }
1184 }
1185 }
1186
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001187 if (unlikely(reset_rx_queue)) {
1188 unsigned long flags;
1189 u32 ctrl;
1190
1191 netdev_err(bp->dev, "RX queue corruption: reset it\n");
1192
1193 spin_lock_irqsave(&bp->lock, flags);
1194
1195 ctrl = macb_readl(bp, NCR);
1196 macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
1197
1198 macb_init_rx_ring(bp);
1199 macb_writel(bp, RBQP, bp->rx_ring_dma);
1200
1201 macb_writel(bp, NCR, ctrl | MACB_BIT(RE));
1202
1203 spin_unlock_irqrestore(&bp->lock, flags);
1204 return received;
1205 }
1206
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001207 if (first_frag != -1)
1208 bp->rx_tail = first_frag;
1209 else
1210 bp->rx_tail = tail;
1211
1212 return received;
1213}
1214
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001215static int macb_poll(struct napi_struct *napi, int budget)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001216{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001217 struct macb *bp = container_of(napi, struct macb, napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001218 int work_done;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001219 u32 status;
1220
1221 status = macb_readl(bp, RSR);
1222 macb_writel(bp, RSR, status);
1223
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001224 netdev_vdbg(bp->dev, "poll: status = %08lx, budget = %d\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -07001225 (unsigned long)status, budget);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001226
Nicolas Ferre4df95132013-06-04 21:57:12 +00001227 work_done = bp->macbgem_ops.mog_rx(bp, budget);
Joshua Hokeb3363692010-10-25 01:44:22 +00001228 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08001229 napi_complete_done(napi, work_done);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001230
Nicolas Ferre8770e912013-02-12 11:08:48 +01001231 /* Packets received while interrupts were disabled */
1232 status = macb_readl(bp, RSR);
Soren Brinkmann504ad982014-05-04 15:43:01 -07001233 if (status) {
Soren Brinkmann02f7a342014-05-04 15:43:00 -07001234 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1235 macb_writel(bp, ISR, MACB_BIT(RCOMP));
Nicolas Ferre8770e912013-02-12 11:08:48 +01001236 napi_reschedule(napi);
Soren Brinkmann02f7a342014-05-04 15:43:00 -07001237 } else {
1238 macb_writel(bp, IER, MACB_RX_INT_FLAGS);
1239 }
Joshua Hokeb3363692010-10-25 01:44:22 +00001240 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001241
1242 /* TODO: Handle errors */
1243
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001244 return work_done;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001245}
1246
1247static irqreturn_t macb_interrupt(int irq, void *dev_id)
1248{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001249 struct macb_queue *queue = dev_id;
1250 struct macb *bp = queue->bp;
1251 struct net_device *dev = bp->dev;
Nathan Sullivanbfbb92c2015-05-05 15:00:25 -05001252 u32 status, ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001253
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001254 status = queue_readl(queue, ISR);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001255
1256 if (unlikely(!status))
1257 return IRQ_NONE;
1258
1259 spin_lock(&bp->lock);
1260
1261 while (status) {
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001262 /* close possible race with dev_close */
1263 if (unlikely(!netif_running(dev))) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001264 queue_writel(queue, IDR, -1);
Nathan Sullivan24468372016-01-14 13:27:27 -06001265 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1266 queue_writel(queue, ISR, -1);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001267 break;
1268 }
1269
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001270 netdev_vdbg(bp->dev, "queue = %u, isr = 0x%08lx\n",
1271 (unsigned int)(queue - bp->queues),
1272 (unsigned long)status);
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001273
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001274 if (status & MACB_RX_INT_FLAGS) {
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001275 /* There's no point taking any more interrupts
Joshua Hokeb3363692010-10-25 01:44:22 +00001276 * until we have processed the buffers. The
1277 * scheduling call may fail if the poll routine
1278 * is already scheduled, so disable interrupts
1279 * now.
1280 */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001281 queue_writel(queue, IDR, MACB_RX_INT_FLAGS);
Nicolas Ferre581df9e2013-05-14 03:00:16 +00001282 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001283 queue_writel(queue, ISR, MACB_BIT(RCOMP));
Joshua Hokeb3363692010-10-25 01:44:22 +00001284
Ben Hutchings288379f2009-01-19 16:43:59 -08001285 if (napi_schedule_prep(&bp->napi)) {
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001286 netdev_vdbg(bp->dev, "scheduling RX softirq\n");
Ben Hutchings288379f2009-01-19 16:43:59 -08001287 __napi_schedule(&bp->napi);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001288 }
1289 }
1290
Nicolas Ferree86cd532012-10-31 06:04:57 +00001291 if (unlikely(status & (MACB_TX_ERR_FLAGS))) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001292 queue_writel(queue, IDR, MACB_TX_INT_FLAGS);
1293 schedule_work(&queue->tx_error_task);
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001294
1295 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001296 queue_writel(queue, ISR, MACB_TX_ERR_FLAGS);
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001297
Nicolas Ferree86cd532012-10-31 06:04:57 +00001298 break;
1299 }
1300
1301 if (status & MACB_BIT(TCOMP))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001302 macb_tx_interrupt(queue);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001303
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001304 /* Link change detection isn't possible with RMII, so we'll
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001305 * add that if/when we get our hands on a full-blown MII PHY.
1306 */
1307
Nathan Sullivan86b5e7d2015-05-13 17:01:36 -05001308 /* There is a hardware issue under heavy load where DMA can
1309 * stop, this causes endless "used buffer descriptor read"
1310 * interrupts but it can be cleared by re-enabling RX. See
1311 * the at91 manual, section 41.3.1 or the Zynq manual
1312 * section 16.7.4 for details.
1313 */
Nathan Sullivanbfbb92c2015-05-05 15:00:25 -05001314 if (status & MACB_BIT(RXUBR)) {
1315 ctrl = macb_readl(bp, NCR);
1316 macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
Zumeng Chenffac0e92016-11-28 21:55:00 +08001317 wmb();
Nathan Sullivanbfbb92c2015-05-05 15:00:25 -05001318 macb_writel(bp, NCR, ctrl | MACB_BIT(RE));
1319
1320 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchenba504992016-03-24 15:40:04 +01001321 queue_writel(queue, ISR, MACB_BIT(RXUBR));
Nathan Sullivanbfbb92c2015-05-05 15:00:25 -05001322 }
1323
Alexander Steinb19f7f72011-04-13 05:03:24 +00001324 if (status & MACB_BIT(ISR_ROVR)) {
1325 /* We missed at least one packet */
Jamie Ilesf75ba502011-11-08 10:12:32 +00001326 if (macb_is_gem(bp))
1327 bp->hw_stats.gem.rx_overruns++;
1328 else
1329 bp->hw_stats.macb.rx_overruns++;
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001330
1331 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001332 queue_writel(queue, ISR, MACB_BIT(ISR_ROVR));
Alexander Steinb19f7f72011-04-13 05:03:24 +00001333 }
1334
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001335 if (status & MACB_BIT(HRESP)) {
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001336 /* TODO: Reset the hardware, and maybe move the
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001337 * netdev_err to a lower-priority context as well
1338 * (work queue?)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001339 */
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001340 netdev_err(dev, "DMA bus error: HRESP not OK\n");
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001341
1342 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001343 queue_writel(queue, ISR, MACB_BIT(HRESP));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001344 }
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001345 status = queue_readl(queue, ISR);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001346 }
1347
1348 spin_unlock(&bp->lock);
1349
1350 return IRQ_HANDLED;
1351}
1352
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001353#ifdef CONFIG_NET_POLL_CONTROLLER
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001354/* Polling receive - used by netconsole and other diagnostic tools
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001355 * to allow network i/o with interrupts disabled.
1356 */
1357static void macb_poll_controller(struct net_device *dev)
1358{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001359 struct macb *bp = netdev_priv(dev);
1360 struct macb_queue *queue;
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001361 unsigned long flags;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001362 unsigned int q;
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001363
1364 local_irq_save(flags);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001365 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
1366 macb_interrupt(dev->irq, queue);
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001367 local_irq_restore(flags);
1368}
1369#endif
1370
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001371static unsigned int macb_tx_map(struct macb *bp,
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001372 struct macb_queue *queue,
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001373 struct sk_buff *skb,
1374 unsigned int hdrlen)
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001375{
1376 dma_addr_t mapping;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001377 unsigned int len, entry, i, tx_head = queue->tx_head;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001378 struct macb_tx_skb *tx_skb = NULL;
1379 struct macb_dma_desc *desc;
1380 unsigned int offset, size, count = 0;
1381 unsigned int f, nr_frags = skb_shinfo(skb)->nr_frags;
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001382 unsigned int eof = 1, mss_mfs = 0;
1383 u32 ctrl, lso_ctrl = 0, seq_ctrl = 0;
1384
1385 /* LSO */
1386 if (skb_shinfo(skb)->gso_size != 0) {
1387 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1388 /* UDP - UFO */
1389 lso_ctrl = MACB_LSO_UFO_ENABLE;
1390 else
1391 /* TCP - TSO */
1392 lso_ctrl = MACB_LSO_TSO_ENABLE;
1393 }
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001394
1395 /* First, map non-paged data */
1396 len = skb_headlen(skb);
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001397
1398 /* first buffer length */
1399 size = hdrlen;
1400
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001401 offset = 0;
1402 while (len) {
Zach Brownb410d132016-10-19 09:56:57 -05001403 entry = macb_tx_ring_wrap(bp, tx_head);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001404 tx_skb = &queue->tx_skb[entry];
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001405
1406 mapping = dma_map_single(&bp->pdev->dev,
1407 skb->data + offset,
1408 size, DMA_TO_DEVICE);
1409 if (dma_mapping_error(&bp->pdev->dev, mapping))
1410 goto dma_error;
1411
1412 /* Save info to properly release resources */
1413 tx_skb->skb = NULL;
1414 tx_skb->mapping = mapping;
1415 tx_skb->size = size;
1416 tx_skb->mapped_as_page = false;
1417
1418 len -= size;
1419 offset += size;
1420 count++;
1421 tx_head++;
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001422
1423 size = min(len, bp->max_tx_length);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001424 }
1425
1426 /* Then, map paged data from fragments */
1427 for (f = 0; f < nr_frags; f++) {
1428 const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
1429
1430 len = skb_frag_size(frag);
1431 offset = 0;
1432 while (len) {
1433 size = min(len, bp->max_tx_length);
Zach Brownb410d132016-10-19 09:56:57 -05001434 entry = macb_tx_ring_wrap(bp, tx_head);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001435 tx_skb = &queue->tx_skb[entry];
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001436
1437 mapping = skb_frag_dma_map(&bp->pdev->dev, frag,
1438 offset, size, DMA_TO_DEVICE);
1439 if (dma_mapping_error(&bp->pdev->dev, mapping))
1440 goto dma_error;
1441
1442 /* Save info to properly release resources */
1443 tx_skb->skb = NULL;
1444 tx_skb->mapping = mapping;
1445 tx_skb->size = size;
1446 tx_skb->mapped_as_page = true;
1447
1448 len -= size;
1449 offset += size;
1450 count++;
1451 tx_head++;
1452 }
1453 }
1454
1455 /* Should never happen */
Moritz Fischeraa50b552016-03-29 19:11:13 -07001456 if (unlikely(!tx_skb)) {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001457 netdev_err(bp->dev, "BUG! empty skb!\n");
1458 return 0;
1459 }
1460
1461 /* This is the last buffer of the frame: save socket buffer */
1462 tx_skb->skb = skb;
1463
1464 /* Update TX ring: update buffer descriptors in reverse order
1465 * to avoid race condition
1466 */
1467
1468 /* Set 'TX_USED' bit in buffer descriptor at tx_head position
1469 * to set the end of TX queue
1470 */
1471 i = tx_head;
Zach Brownb410d132016-10-19 09:56:57 -05001472 entry = macb_tx_ring_wrap(bp, i);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001473 ctrl = MACB_BIT(TX_USED);
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001474 desc = macb_tx_desc(queue, entry);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001475 desc->ctrl = ctrl;
1476
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001477 if (lso_ctrl) {
1478 if (lso_ctrl == MACB_LSO_UFO_ENABLE)
1479 /* include header and FCS in value given to h/w */
1480 mss_mfs = skb_shinfo(skb)->gso_size +
1481 skb_transport_offset(skb) +
1482 ETH_FCS_LEN;
1483 else /* TSO */ {
1484 mss_mfs = skb_shinfo(skb)->gso_size;
1485 /* TCP Sequence Number Source Select
1486 * can be set only for TSO
1487 */
1488 seq_ctrl = 0;
1489 }
1490 }
1491
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001492 do {
1493 i--;
Zach Brownb410d132016-10-19 09:56:57 -05001494 entry = macb_tx_ring_wrap(bp, i);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001495 tx_skb = &queue->tx_skb[entry];
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001496 desc = macb_tx_desc(queue, entry);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001497
1498 ctrl = (u32)tx_skb->size;
1499 if (eof) {
1500 ctrl |= MACB_BIT(TX_LAST);
1501 eof = 0;
1502 }
Zach Brownb410d132016-10-19 09:56:57 -05001503 if (unlikely(entry == (bp->tx_ring_size - 1)))
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001504 ctrl |= MACB_BIT(TX_WRAP);
1505
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001506 /* First descriptor is header descriptor */
1507 if (i == queue->tx_head) {
1508 ctrl |= MACB_BF(TX_LSO, lso_ctrl);
1509 ctrl |= MACB_BF(TX_TCP_SEQ_SRC, seq_ctrl);
1510 } else
1511 /* Only set MSS/MFS on payload descriptors
1512 * (second or later descriptor)
1513 */
1514 ctrl |= MACB_BF(MSS_MFS, mss_mfs);
1515
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001516 /* Set TX buffer descriptor */
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001517 macb_set_addr(bp, desc, tx_skb->mapping);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001518 /* desc->addr must be visible to hardware before clearing
1519 * 'TX_USED' bit in desc->ctrl.
1520 */
1521 wmb();
1522 desc->ctrl = ctrl;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001523 } while (i != queue->tx_head);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001524
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001525 queue->tx_head = tx_head;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001526
1527 return count;
1528
1529dma_error:
1530 netdev_err(bp->dev, "TX DMA map failed\n");
1531
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001532 for (i = queue->tx_head; i != tx_head; i++) {
1533 tx_skb = macb_tx_skb(queue, i);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001534
1535 macb_tx_unmap(bp, tx_skb);
1536 }
1537
1538 return 0;
1539}
1540
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001541static netdev_features_t macb_features_check(struct sk_buff *skb,
1542 struct net_device *dev,
1543 netdev_features_t features)
1544{
1545 unsigned int nr_frags, f;
1546 unsigned int hdrlen;
1547
1548 /* Validate LSO compatibility */
1549
1550 /* there is only one buffer */
1551 if (!skb_is_nonlinear(skb))
1552 return features;
1553
1554 /* length of header */
1555 hdrlen = skb_transport_offset(skb);
1556 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
1557 hdrlen += tcp_hdrlen(skb);
1558
1559 /* For LSO:
1560 * When software supplies two or more payload buffers all payload buffers
1561 * apart from the last must be a multiple of 8 bytes in size.
1562 */
1563 if (!IS_ALIGNED(skb_headlen(skb) - hdrlen, MACB_TX_LEN_ALIGN))
1564 return features & ~MACB_NETIF_LSO;
1565
1566 nr_frags = skb_shinfo(skb)->nr_frags;
1567 /* No need to check last fragment */
1568 nr_frags--;
1569 for (f = 0; f < nr_frags; f++) {
1570 const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
1571
1572 if (!IS_ALIGNED(skb_frag_size(frag), MACB_TX_LEN_ALIGN))
1573 return features & ~MACB_NETIF_LSO;
1574 }
1575 return features;
1576}
1577
Helmut Buchsbaum007e4ba2016-09-04 18:09:47 +02001578static inline int macb_clear_csum(struct sk_buff *skb)
1579{
1580 /* no change for packets without checksum offloading */
1581 if (skb->ip_summed != CHECKSUM_PARTIAL)
1582 return 0;
1583
1584 /* make sure we can modify the header */
1585 if (unlikely(skb_cow_head(skb, 0)))
1586 return -1;
1587
1588 /* initialize checksum field
1589 * This is required - at least for Zynq, which otherwise calculates
1590 * wrong UDP header checksums for UDP packets with UDP data len <=2
1591 */
1592 *(__sum16 *)(skb_checksum_start(skb) + skb->csum_offset) = 0;
1593 return 0;
1594}
1595
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001596static int macb_start_xmit(struct sk_buff *skb, struct net_device *dev)
1597{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001598 u16 queue_index = skb_get_queue_mapping(skb);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001599 struct macb *bp = netdev_priv(dev);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001600 struct macb_queue *queue = &bp->queues[queue_index];
Dongdong Deng48719532009-08-23 19:49:07 -07001601 unsigned long flags;
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001602 unsigned int desc_cnt, nr_frags, frag_size, f;
1603 unsigned int hdrlen;
1604 bool is_lso, is_udp = 0;
1605
1606 is_lso = (skb_shinfo(skb)->gso_size != 0);
1607
1608 if (is_lso) {
1609 is_udp = !!(ip_hdr(skb)->protocol == IPPROTO_UDP);
1610
1611 /* length of headers */
1612 if (is_udp)
1613 /* only queue eth + ip headers separately for UDP */
1614 hdrlen = skb_transport_offset(skb);
1615 else
1616 hdrlen = skb_transport_offset(skb) + tcp_hdrlen(skb);
1617 if (skb_headlen(skb) < hdrlen) {
1618 netdev_err(bp->dev, "Error - LSO headers fragmented!!!\n");
1619 /* if this is required, would need to copy to single buffer */
1620 return NETDEV_TX_BUSY;
1621 }
1622 } else
1623 hdrlen = min(skb_headlen(skb), bp->max_tx_length);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001624
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001625#if defined(DEBUG) && defined(VERBOSE_DEBUG)
1626 netdev_vdbg(bp->dev,
Moritz Fischeraa50b552016-03-29 19:11:13 -07001627 "start_xmit: queue %hu len %u head %p data %p tail %p end %p\n",
1628 queue_index, skb->len, skb->head, skb->data,
1629 skb_tail_pointer(skb), skb_end_pointer(skb));
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001630 print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_OFFSET, 16, 1,
1631 skb->data, 16, true);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001632#endif
1633
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001634 /* Count how many TX buffer descriptors are needed to send this
1635 * socket buffer: skb fragments of jumbo frames may need to be
Moritz Fischeraa50b552016-03-29 19:11:13 -07001636 * split into many buffer descriptors.
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001637 */
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001638 if (is_lso && (skb_headlen(skb) > hdrlen))
1639 /* extra header descriptor if also payload in first buffer */
1640 desc_cnt = DIV_ROUND_UP((skb_headlen(skb) - hdrlen), bp->max_tx_length) + 1;
1641 else
1642 desc_cnt = DIV_ROUND_UP(skb_headlen(skb), bp->max_tx_length);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001643 nr_frags = skb_shinfo(skb)->nr_frags;
1644 for (f = 0; f < nr_frags; f++) {
1645 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[f]);
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001646 desc_cnt += DIV_ROUND_UP(frag_size, bp->max_tx_length);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001647 }
1648
Dongdong Deng48719532009-08-23 19:49:07 -07001649 spin_lock_irqsave(&bp->lock, flags);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001650
1651 /* This is a hard error, log it. */
Zach Brownb410d132016-10-19 09:56:57 -05001652 if (CIRC_SPACE(queue->tx_head, queue->tx_tail,
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001653 bp->tx_ring_size) < desc_cnt) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001654 netif_stop_subqueue(dev, queue_index);
Dongdong Deng48719532009-08-23 19:49:07 -07001655 spin_unlock_irqrestore(&bp->lock, flags);
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001656 netdev_dbg(bp->dev, "tx_head = %u, tx_tail = %u\n",
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001657 queue->tx_head, queue->tx_tail);
Patrick McHardy5b548142009-06-12 06:22:29 +00001658 return NETDEV_TX_BUSY;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001659 }
1660
Helmut Buchsbaum007e4ba2016-09-04 18:09:47 +02001661 if (macb_clear_csum(skb)) {
1662 dev_kfree_skb_any(skb);
Wei Yongjuna7c22bd2016-09-10 11:17:57 +00001663 goto unlock;
Helmut Buchsbaum007e4ba2016-09-04 18:09:47 +02001664 }
1665
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001666 /* Map socket buffer for DMA transfer */
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001667 if (!macb_tx_map(bp, queue, skb, hdrlen)) {
Eric W. Biedermanc88b5b62014-03-15 16:08:27 -07001668 dev_kfree_skb_any(skb);
Soren Brinkmann92030902014-03-04 08:46:39 -08001669 goto unlock;
1670 }
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001671
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001672 /* Make newly initialized descriptor visible to hardware */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001673 wmb();
Richard Cochrane0720922011-06-19 21:51:28 +00001674 skb_tx_timestamp(skb);
1675
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001676 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
1677
Zach Brownb410d132016-10-19 09:56:57 -05001678 if (CIRC_SPACE(queue->tx_head, queue->tx_tail, bp->tx_ring_size) < 1)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001679 netif_stop_subqueue(dev, queue_index);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001680
Soren Brinkmann92030902014-03-04 08:46:39 -08001681unlock:
Dongdong Deng48719532009-08-23 19:49:07 -07001682 spin_unlock_irqrestore(&bp->lock, flags);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001683
Patrick McHardy6ed10652009-06-23 06:03:08 +00001684 return NETDEV_TX_OK;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001685}
1686
Nicolas Ferre4df95132013-06-04 21:57:12 +00001687static void macb_init_rx_buffer_size(struct macb *bp, size_t size)
Nicolas Ferre1b447912013-06-04 21:57:11 +00001688{
1689 if (!macb_is_gem(bp)) {
1690 bp->rx_buffer_size = MACB_RX_BUFFER_SIZE;
1691 } else {
Nicolas Ferre4df95132013-06-04 21:57:12 +00001692 bp->rx_buffer_size = size;
Nicolas Ferre1b447912013-06-04 21:57:11 +00001693
Nicolas Ferre1b447912013-06-04 21:57:11 +00001694 if (bp->rx_buffer_size % RX_BUFFER_MULTIPLE) {
Nicolas Ferre4df95132013-06-04 21:57:12 +00001695 netdev_dbg(bp->dev,
Moritz Fischeraa50b552016-03-29 19:11:13 -07001696 "RX buffer must be multiple of %d bytes, expanding\n",
1697 RX_BUFFER_MULTIPLE);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001698 bp->rx_buffer_size =
Nicolas Ferre4df95132013-06-04 21:57:12 +00001699 roundup(bp->rx_buffer_size, RX_BUFFER_MULTIPLE);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001700 }
Nicolas Ferre1b447912013-06-04 21:57:11 +00001701 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001702
Alexey Dobriyan5b5e0922017-02-27 14:30:02 -08001703 netdev_dbg(bp->dev, "mtu [%u] rx_buffer_size [%zu]\n",
Nicolas Ferre4df95132013-06-04 21:57:12 +00001704 bp->dev->mtu, bp->rx_buffer_size);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001705}
1706
Nicolas Ferre4df95132013-06-04 21:57:12 +00001707static void gem_free_rx_buffers(struct macb *bp)
1708{
1709 struct sk_buff *skb;
1710 struct macb_dma_desc *desc;
1711 dma_addr_t addr;
1712 int i;
1713
1714 if (!bp->rx_skbuff)
1715 return;
1716
Zach Brownb410d132016-10-19 09:56:57 -05001717 for (i = 0; i < bp->rx_ring_size; i++) {
Nicolas Ferre4df95132013-06-04 21:57:12 +00001718 skb = bp->rx_skbuff[i];
1719
Moritz Fischeraa50b552016-03-29 19:11:13 -07001720 if (!skb)
Nicolas Ferre4df95132013-06-04 21:57:12 +00001721 continue;
1722
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001723 desc = macb_rx_desc(bp, i);
1724 addr = macb_get_addr(bp, desc);
1725
Soren Brinkmannccd6d0a2014-05-04 15:42:58 -07001726 dma_unmap_single(&bp->pdev->dev, addr, bp->rx_buffer_size,
Nicolas Ferre4df95132013-06-04 21:57:12 +00001727 DMA_FROM_DEVICE);
1728 dev_kfree_skb_any(skb);
1729 skb = NULL;
1730 }
1731
1732 kfree(bp->rx_skbuff);
1733 bp->rx_skbuff = NULL;
1734}
1735
1736static void macb_free_rx_buffers(struct macb *bp)
1737{
1738 if (bp->rx_buffers) {
1739 dma_free_coherent(&bp->pdev->dev,
Zach Brownb410d132016-10-19 09:56:57 -05001740 bp->rx_ring_size * bp->rx_buffer_size,
Nicolas Ferre4df95132013-06-04 21:57:12 +00001741 bp->rx_buffers, bp->rx_buffers_dma);
1742 bp->rx_buffers = NULL;
1743 }
1744}
Nicolas Ferre1b447912013-06-04 21:57:11 +00001745
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001746static void macb_free_consistent(struct macb *bp)
1747{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001748 struct macb_queue *queue;
1749 unsigned int q;
1750
Nicolas Ferre4df95132013-06-04 21:57:12 +00001751 bp->macbgem_ops.mog_free_rx_buffers(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001752 if (bp->rx_ring) {
Zach Brownb410d132016-10-19 09:56:57 -05001753 dma_free_coherent(&bp->pdev->dev, RX_RING_BYTES(bp),
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001754 bp->rx_ring, bp->rx_ring_dma);
1755 bp->rx_ring = NULL;
1756 }
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001757
1758 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1759 kfree(queue->tx_skb);
1760 queue->tx_skb = NULL;
1761 if (queue->tx_ring) {
Zach Brownb410d132016-10-19 09:56:57 -05001762 dma_free_coherent(&bp->pdev->dev, TX_RING_BYTES(bp),
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001763 queue->tx_ring, queue->tx_ring_dma);
1764 queue->tx_ring = NULL;
1765 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001766 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001767}
1768
1769static int gem_alloc_rx_buffers(struct macb *bp)
1770{
1771 int size;
1772
Zach Brownb410d132016-10-19 09:56:57 -05001773 size = bp->rx_ring_size * sizeof(struct sk_buff *);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001774 bp->rx_skbuff = kzalloc(size, GFP_KERNEL);
1775 if (!bp->rx_skbuff)
1776 return -ENOMEM;
Zach Brownb410d132016-10-19 09:56:57 -05001777 else
1778 netdev_dbg(bp->dev,
1779 "Allocated %d RX struct sk_buff entries at %p\n",
1780 bp->rx_ring_size, bp->rx_skbuff);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001781 return 0;
1782}
1783
1784static int macb_alloc_rx_buffers(struct macb *bp)
1785{
1786 int size;
1787
Zach Brownb410d132016-10-19 09:56:57 -05001788 size = bp->rx_ring_size * bp->rx_buffer_size;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001789 bp->rx_buffers = dma_alloc_coherent(&bp->pdev->dev, size,
1790 &bp->rx_buffers_dma, GFP_KERNEL);
1791 if (!bp->rx_buffers)
1792 return -ENOMEM;
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001793
1794 netdev_dbg(bp->dev,
1795 "Allocated RX buffers of %d bytes at %08lx (mapped %p)\n",
1796 size, (unsigned long)bp->rx_buffers_dma, bp->rx_buffers);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001797 return 0;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001798}
1799
1800static int macb_alloc_consistent(struct macb *bp)
1801{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001802 struct macb_queue *queue;
1803 unsigned int q;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001804 int size;
1805
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001806 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
Zach Brownb410d132016-10-19 09:56:57 -05001807 size = TX_RING_BYTES(bp);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001808 queue->tx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
1809 &queue->tx_ring_dma,
1810 GFP_KERNEL);
1811 if (!queue->tx_ring)
1812 goto out_err;
1813 netdev_dbg(bp->dev,
1814 "Allocated TX ring for queue %u of %d bytes at %08lx (mapped %p)\n",
1815 q, size, (unsigned long)queue->tx_ring_dma,
1816 queue->tx_ring);
1817
Zach Brownb410d132016-10-19 09:56:57 -05001818 size = bp->tx_ring_size * sizeof(struct macb_tx_skb);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001819 queue->tx_skb = kmalloc(size, GFP_KERNEL);
1820 if (!queue->tx_skb)
1821 goto out_err;
1822 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001823
Zach Brownb410d132016-10-19 09:56:57 -05001824 size = RX_RING_BYTES(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001825 bp->rx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
1826 &bp->rx_ring_dma, GFP_KERNEL);
1827 if (!bp->rx_ring)
1828 goto out_err;
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001829 netdev_dbg(bp->dev,
1830 "Allocated RX ring of %d bytes at %08lx (mapped %p)\n",
1831 size, (unsigned long)bp->rx_ring_dma, bp->rx_ring);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001832
Nicolas Ferre4df95132013-06-04 21:57:12 +00001833 if (bp->macbgem_ops.mog_alloc_rx_buffers(bp))
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001834 goto out_err;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001835
1836 return 0;
1837
1838out_err:
1839 macb_free_consistent(bp);
1840 return -ENOMEM;
1841}
1842
Nicolas Ferre4df95132013-06-04 21:57:12 +00001843static void gem_init_rings(struct macb *bp)
1844{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001845 struct macb_queue *queue;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001846 struct macb_dma_desc *desc = NULL;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001847 unsigned int q;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001848 int i;
1849
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001850 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
Zach Brownb410d132016-10-19 09:56:57 -05001851 for (i = 0; i < bp->tx_ring_size; i++) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001852 desc = macb_tx_desc(queue, i);
1853 macb_set_addr(bp, desc, 0);
1854 desc->ctrl = MACB_BIT(TX_USED);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001855 }
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001856 desc->ctrl |= MACB_BIT(TX_WRAP);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001857 queue->tx_head = 0;
1858 queue->tx_tail = 0;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001859 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001860
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001861 bp->rx_tail = 0;
1862 bp->rx_prepared_head = 0;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001863
1864 gem_rx_refill(bp);
1865}
1866
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001867static void macb_init_rings(struct macb *bp)
1868{
1869 int i;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001870 struct macb_dma_desc *desc = NULL;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001871
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001872 macb_init_rx_ring(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001873
Zach Brownb410d132016-10-19 09:56:57 -05001874 for (i = 0; i < bp->tx_ring_size; i++) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001875 desc = macb_tx_desc(&bp->queues[0], i);
1876 macb_set_addr(bp, desc, 0);
1877 desc->ctrl = MACB_BIT(TX_USED);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001878 }
Ben Shelton21d35152015-04-22 17:28:54 -05001879 bp->queues[0].tx_head = 0;
1880 bp->queues[0].tx_tail = 0;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001881 desc->ctrl |= MACB_BIT(TX_WRAP);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001882}
1883
1884static void macb_reset_hw(struct macb *bp)
1885{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001886 struct macb_queue *queue;
1887 unsigned int q;
1888
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001889 /* Disable RX and TX (XXX: Should we halt the transmission
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001890 * more gracefully?)
1891 */
1892 macb_writel(bp, NCR, 0);
1893
1894 /* Clear the stats registers (XXX: Update stats first?) */
1895 macb_writel(bp, NCR, MACB_BIT(CLRSTAT));
1896
1897 /* Clear all status flags */
Joachim Eastwood95ebcea2012-10-22 08:45:31 +00001898 macb_writel(bp, TSR, -1);
1899 macb_writel(bp, RSR, -1);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001900
1901 /* Disable all interrupts */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001902 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1903 queue_writel(queue, IDR, -1);
1904 queue_readl(queue, ISR);
Nathan Sullivan24468372016-01-14 13:27:27 -06001905 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1906 queue_writel(queue, ISR, -1);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001907 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001908}
1909
Jamie Iles70c9f3d2011-03-09 16:22:54 +00001910static u32 gem_mdc_clk_div(struct macb *bp)
1911{
1912 u32 config;
1913 unsigned long pclk_hz = clk_get_rate(bp->pclk);
1914
1915 if (pclk_hz <= 20000000)
1916 config = GEM_BF(CLK, GEM_CLK_DIV8);
1917 else if (pclk_hz <= 40000000)
1918 config = GEM_BF(CLK, GEM_CLK_DIV16);
1919 else if (pclk_hz <= 80000000)
1920 config = GEM_BF(CLK, GEM_CLK_DIV32);
1921 else if (pclk_hz <= 120000000)
1922 config = GEM_BF(CLK, GEM_CLK_DIV48);
1923 else if (pclk_hz <= 160000000)
1924 config = GEM_BF(CLK, GEM_CLK_DIV64);
1925 else
1926 config = GEM_BF(CLK, GEM_CLK_DIV96);
1927
1928 return config;
1929}
1930
1931static u32 macb_mdc_clk_div(struct macb *bp)
1932{
1933 u32 config;
1934 unsigned long pclk_hz;
1935
1936 if (macb_is_gem(bp))
1937 return gem_mdc_clk_div(bp);
1938
1939 pclk_hz = clk_get_rate(bp->pclk);
1940 if (pclk_hz <= 20000000)
1941 config = MACB_BF(CLK, MACB_CLK_DIV8);
1942 else if (pclk_hz <= 40000000)
1943 config = MACB_BF(CLK, MACB_CLK_DIV16);
1944 else if (pclk_hz <= 80000000)
1945 config = MACB_BF(CLK, MACB_CLK_DIV32);
1946 else
1947 config = MACB_BF(CLK, MACB_CLK_DIV64);
1948
1949 return config;
1950}
1951
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001952/* Get the DMA bus width field of the network configuration register that we
Jamie Iles757a03c2011-03-09 16:29:59 +00001953 * should program. We find the width from decoding the design configuration
1954 * register to find the maximum supported data bus width.
1955 */
1956static u32 macb_dbw(struct macb *bp)
1957{
1958 if (!macb_is_gem(bp))
1959 return 0;
1960
1961 switch (GEM_BFEXT(DBWDEF, gem_readl(bp, DCFG1))) {
1962 case 4:
1963 return GEM_BF(DBW, GEM_DBW128);
1964 case 2:
1965 return GEM_BF(DBW, GEM_DBW64);
1966 case 1:
1967 default:
1968 return GEM_BF(DBW, GEM_DBW32);
1969 }
1970}
1971
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001972/* Configure the receive DMA engine
Nicolas Ferreb3e3bd712012-11-23 03:49:01 +00001973 * - use the correct receive buffer size
Nicolas Ferree1755872014-07-24 13:50:58 +02001974 * - set best burst length for DMA operations
Nicolas Ferreb3e3bd712012-11-23 03:49:01 +00001975 * (if not supported by FIFO, it will fallback to default)
1976 * - set both rx/tx packet buffers to full memory size
1977 * These are configurable parameters for GEM.
Jamie Iles0116da42011-03-14 17:38:30 +00001978 */
1979static void macb_configure_dma(struct macb *bp)
1980{
1981 u32 dmacfg;
1982
1983 if (macb_is_gem(bp)) {
1984 dmacfg = gem_readl(bp, DMACFG) & ~GEM_BF(RXBS, -1L);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001985 dmacfg |= GEM_BF(RXBS, bp->rx_buffer_size / RX_BUFFER_MULTIPLE);
Nicolas Ferree1755872014-07-24 13:50:58 +02001986 if (bp->dma_burst_length)
1987 dmacfg = GEM_BFINS(FBLDO, bp->dma_burst_length, dmacfg);
Nicolas Ferreb3e3bd712012-11-23 03:49:01 +00001988 dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
Arun Chandrana50dad32015-02-18 16:59:35 +05301989 dmacfg &= ~GEM_BIT(ENDIA_PKT);
Arun Chandran62f69242015-03-01 11:38:02 +05301990
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03001991 if (bp->native_io)
Arun Chandran62f69242015-03-01 11:38:02 +05301992 dmacfg &= ~GEM_BIT(ENDIA_DESC);
1993 else
1994 dmacfg |= GEM_BIT(ENDIA_DESC); /* CPU in big endian */
1995
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02001996 if (bp->dev->features & NETIF_F_HW_CSUM)
1997 dmacfg |= GEM_BIT(TXCOEN);
1998 else
1999 dmacfg &= ~GEM_BIT(TXCOEN);
Harini Katakamfff80192016-08-09 13:15:53 +05302000
2001#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Ozieblo7b429612017-06-29 07:12:51 +01002002 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002003 dmacfg |= GEM_BIT(ADDR64);
Harini Katakamfff80192016-08-09 13:15:53 +05302004#endif
Rafal Ozieblo7b429612017-06-29 07:12:51 +01002005#ifdef CONFIG_MACB_USE_HWSTAMP
2006 if (bp->hw_dma_cap & HW_DMA_CAP_PTP)
2007 dmacfg |= GEM_BIT(RXEXT) | GEM_BIT(TXEXT);
2008#endif
Nicolas Ferree1755872014-07-24 13:50:58 +02002009 netdev_dbg(bp->dev, "Cadence configure DMA with 0x%08x\n",
2010 dmacfg);
Jamie Iles0116da42011-03-14 17:38:30 +00002011 gem_writel(bp, DMACFG, dmacfg);
2012 }
2013}
2014
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002015static void macb_init_hw(struct macb *bp)
2016{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002017 struct macb_queue *queue;
2018 unsigned int q;
2019
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002020 u32 config;
2021
2022 macb_reset_hw(bp);
Joachim Eastwood314bccc2012-11-07 08:14:52 +00002023 macb_set_hwaddr(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002024
Jamie Iles70c9f3d2011-03-09 16:22:54 +00002025 config = macb_mdc_clk_div(bp);
Punnaiah Choudary Kalluri022be252015-11-18 09:03:50 +05302026 if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
2027 config |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00002028 config |= MACB_BF(RBOF, NET_IP_ALIGN); /* Make eth data aligned */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002029 config |= MACB_BIT(PAE); /* PAuse Enable */
2030 config |= MACB_BIT(DRFCS); /* Discard Rx FCS */
Dan Carpentera104a6b2015-05-12 21:15:24 +03002031 if (bp->caps & MACB_CAPS_JUMBO)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05302032 config |= MACB_BIT(JFRAME); /* Enable jumbo frames */
2033 else
2034 config |= MACB_BIT(BIG); /* Receive oversized frames */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002035 if (bp->dev->flags & IFF_PROMISC)
2036 config |= MACB_BIT(CAF); /* Copy All Frames */
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002037 else if (macb_is_gem(bp) && bp->dev->features & NETIF_F_RXCSUM)
2038 config |= GEM_BIT(RXCOEN);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002039 if (!(bp->dev->flags & IFF_BROADCAST))
2040 config |= MACB_BIT(NBC); /* No BroadCast */
Jamie Iles757a03c2011-03-09 16:29:59 +00002041 config |= macb_dbw(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002042 macb_writel(bp, NCFGR, config);
Dan Carpentera104a6b2015-05-12 21:15:24 +03002043 if ((bp->caps & MACB_CAPS_JUMBO) && bp->jumbo_max_len)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05302044 gem_writel(bp, JML, bp->jumbo_max_len);
Vitalii Demianets26cdfb42012-11-02 07:09:24 +00002045 bp->speed = SPEED_10;
2046 bp->duplex = DUPLEX_HALF;
Harini Katakam98b5a0f42015-05-06 22:27:17 +05302047 bp->rx_frm_len_mask = MACB_RX_FRMLEN_MASK;
Dan Carpentera104a6b2015-05-12 21:15:24 +03002048 if (bp->caps & MACB_CAPS_JUMBO)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05302049 bp->rx_frm_len_mask = MACB_RX_JFRMLEN_MASK;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002050
Jamie Iles0116da42011-03-14 17:38:30 +00002051 macb_configure_dma(bp);
2052
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002053 /* Initialize TX and RX buffers */
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002054 macb_writel(bp, RBQP, lower_32_bits(bp->rx_ring_dma));
Harini Katakamfff80192016-08-09 13:15:53 +05302055#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Ozieblo7b429612017-06-29 07:12:51 +01002056 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002057 macb_writel(bp, RBQPH, upper_32_bits(bp->rx_ring_dma));
Harini Katakamfff80192016-08-09 13:15:53 +05302058#endif
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002059 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002060 queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
Harini Katakamfff80192016-08-09 13:15:53 +05302061#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Ozieblo7b429612017-06-29 07:12:51 +01002062 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002063 queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
Harini Katakamfff80192016-08-09 13:15:53 +05302064#endif
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002065
2066 /* Enable interrupts */
2067 queue_writel(queue, IER,
2068 MACB_RX_INT_FLAGS |
2069 MACB_TX_INT_FLAGS |
2070 MACB_BIT(HRESP));
2071 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002072
2073 /* Enable TX and RX */
frederic RODO6c36a702007-07-12 19:07:24 +02002074 macb_writel(bp, NCR, MACB_BIT(RE) | MACB_BIT(TE) | MACB_BIT(MPE));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002075}
2076
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002077/* The hash address register is 64 bits long and takes up two
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002078 * locations in the memory map. The least significant bits are stored
2079 * in EMAC_HSL and the most significant bits in EMAC_HSH.
2080 *
2081 * The unicast hash enable and the multicast hash enable bits in the
2082 * network configuration register enable the reception of hash matched
2083 * frames. The destination address is reduced to a 6 bit index into
2084 * the 64 bit hash register using the following hash function. The
2085 * hash function is an exclusive or of every sixth bit of the
2086 * destination address.
2087 *
2088 * hi[5] = da[5] ^ da[11] ^ da[17] ^ da[23] ^ da[29] ^ da[35] ^ da[41] ^ da[47]
2089 * hi[4] = da[4] ^ da[10] ^ da[16] ^ da[22] ^ da[28] ^ da[34] ^ da[40] ^ da[46]
2090 * hi[3] = da[3] ^ da[09] ^ da[15] ^ da[21] ^ da[27] ^ da[33] ^ da[39] ^ da[45]
2091 * hi[2] = da[2] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44]
2092 * hi[1] = da[1] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43]
2093 * hi[0] = da[0] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42]
2094 *
2095 * da[0] represents the least significant bit of the first byte
2096 * received, that is, the multicast/unicast indicator, and da[47]
2097 * represents the most significant bit of the last byte received. If
2098 * the hash index, hi[n], points to a bit that is set in the hash
2099 * register then the frame will be matched according to whether the
2100 * frame is multicast or unicast. A multicast match will be signalled
2101 * if the multicast hash enable bit is set, da[0] is 1 and the hash
2102 * index points to a bit set in the hash register. A unicast match
2103 * will be signalled if the unicast hash enable bit is set, da[0] is 0
2104 * and the hash index points to a bit set in the hash register. To
2105 * receive all multicast frames, the hash register should be set with
2106 * all ones and the multicast hash enable bit should be set in the
2107 * network configuration register.
2108 */
2109
2110static inline int hash_bit_value(int bitnr, __u8 *addr)
2111{
2112 if (addr[bitnr / 8] & (1 << (bitnr % 8)))
2113 return 1;
2114 return 0;
2115}
2116
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002117/* Return the hash index value for the specified address. */
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002118static int hash_get_index(__u8 *addr)
2119{
2120 int i, j, bitval;
2121 int hash_index = 0;
2122
2123 for (j = 0; j < 6; j++) {
2124 for (i = 0, bitval = 0; i < 8; i++)
Xander Huff2fa45e22015-01-15 15:55:19 -06002125 bitval ^= hash_bit_value(i * 6 + j, addr);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002126
2127 hash_index |= (bitval << j);
2128 }
2129
2130 return hash_index;
2131}
2132
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002133/* Add multicast addresses to the internal multicast-hash table. */
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002134static void macb_sethashtable(struct net_device *dev)
2135{
Jiri Pirko22bedad32010-04-01 21:22:57 +00002136 struct netdev_hw_addr *ha;
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002137 unsigned long mc_filter[2];
Jiri Pirkof9dcbcc2010-02-23 09:19:49 +00002138 unsigned int bitnr;
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002139 struct macb *bp = netdev_priv(dev);
2140
Moritz Fischeraa50b552016-03-29 19:11:13 -07002141 mc_filter[0] = 0;
2142 mc_filter[1] = 0;
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002143
Jiri Pirko22bedad32010-04-01 21:22:57 +00002144 netdev_for_each_mc_addr(ha, dev) {
2145 bitnr = hash_get_index(ha->addr);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002146 mc_filter[bitnr >> 5] |= 1 << (bitnr & 31);
2147 }
2148
Jamie Ilesf75ba502011-11-08 10:12:32 +00002149 macb_or_gem_writel(bp, HRB, mc_filter[0]);
2150 macb_or_gem_writel(bp, HRT, mc_filter[1]);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002151}
2152
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002153/* Enable/Disable promiscuous and multicast modes. */
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002154static void macb_set_rx_mode(struct net_device *dev)
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002155{
2156 unsigned long cfg;
2157 struct macb *bp = netdev_priv(dev);
2158
2159 cfg = macb_readl(bp, NCFGR);
2160
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002161 if (dev->flags & IFF_PROMISC) {
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002162 /* Enable promiscuous mode */
2163 cfg |= MACB_BIT(CAF);
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002164
2165 /* Disable RX checksum offload */
2166 if (macb_is_gem(bp))
2167 cfg &= ~GEM_BIT(RXCOEN);
2168 } else {
2169 /* Disable promiscuous mode */
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002170 cfg &= ~MACB_BIT(CAF);
2171
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002172 /* Enable RX checksum offload only if requested */
2173 if (macb_is_gem(bp) && dev->features & NETIF_F_RXCSUM)
2174 cfg |= GEM_BIT(RXCOEN);
2175 }
2176
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002177 if (dev->flags & IFF_ALLMULTI) {
2178 /* Enable all multicast mode */
Jamie Ilesf75ba502011-11-08 10:12:32 +00002179 macb_or_gem_writel(bp, HRB, -1);
2180 macb_or_gem_writel(bp, HRT, -1);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002181 cfg |= MACB_BIT(NCFGR_MTI);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002182 } else if (!netdev_mc_empty(dev)) {
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002183 /* Enable specific multicasts */
2184 macb_sethashtable(dev);
2185 cfg |= MACB_BIT(NCFGR_MTI);
2186 } else if (dev->flags & (~IFF_ALLMULTI)) {
2187 /* Disable all multicast mode */
Jamie Ilesf75ba502011-11-08 10:12:32 +00002188 macb_or_gem_writel(bp, HRB, 0);
2189 macb_or_gem_writel(bp, HRT, 0);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002190 cfg &= ~MACB_BIT(NCFGR_MTI);
2191 }
2192
2193 macb_writel(bp, NCFGR, cfg);
2194}
2195
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002196static int macb_open(struct net_device *dev)
2197{
2198 struct macb *bp = netdev_priv(dev);
Nicolas Ferre4df95132013-06-04 21:57:12 +00002199 size_t bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002200 int err;
2201
Jamie Ilesc220f8c2011-03-08 20:27:08 +00002202 netdev_dbg(bp->dev, "open\n");
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002203
Nicolas Ferre03fc4722012-07-03 23:14:13 +00002204 /* carrier starts down */
2205 netif_carrier_off(dev);
2206
frederic RODO6c36a702007-07-12 19:07:24 +02002207 /* if the phy is not yet register, retry later*/
Philippe Reynes0a912812016-06-22 00:32:35 +02002208 if (!dev->phydev)
frederic RODO6c36a702007-07-12 19:07:24 +02002209 return -EAGAIN;
2210
Nicolas Ferre1b447912013-06-04 21:57:11 +00002211 /* RX buffers initialization */
Nicolas Ferre4df95132013-06-04 21:57:12 +00002212 macb_init_rx_buffer_size(bp, bufsz);
Nicolas Ferre1b447912013-06-04 21:57:11 +00002213
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002214 err = macb_alloc_consistent(bp);
2215 if (err) {
Jamie Ilesc220f8c2011-03-08 20:27:08 +00002216 netdev_err(dev, "Unable to allocate DMA memory (error %d)\n",
2217 err);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002218 return err;
2219 }
2220
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002221 napi_enable(&bp->napi);
2222
Nicolas Ferre4df95132013-06-04 21:57:12 +00002223 bp->macbgem_ops.mog_init_rings(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002224 macb_init_hw(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002225
frederic RODO6c36a702007-07-12 19:07:24 +02002226 /* schedule a link state check */
Philippe Reynes0a912812016-06-22 00:32:35 +02002227 phy_start(dev->phydev);
frederic RODO6c36a702007-07-12 19:07:24 +02002228
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002229 netif_tx_start_all_queues(dev);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002230
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02002231 if (bp->ptp_info)
2232 bp->ptp_info->ptp_init(dev);
2233
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002234 return 0;
2235}
2236
2237static int macb_close(struct net_device *dev)
2238{
2239 struct macb *bp = netdev_priv(dev);
2240 unsigned long flags;
2241
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002242 netif_tx_stop_all_queues(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002243 napi_disable(&bp->napi);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002244
Philippe Reynes0a912812016-06-22 00:32:35 +02002245 if (dev->phydev)
2246 phy_stop(dev->phydev);
frederic RODO6c36a702007-07-12 19:07:24 +02002247
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002248 spin_lock_irqsave(&bp->lock, flags);
2249 macb_reset_hw(bp);
2250 netif_carrier_off(dev);
2251 spin_unlock_irqrestore(&bp->lock, flags);
2252
2253 macb_free_consistent(bp);
2254
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02002255 if (bp->ptp_info)
2256 bp->ptp_info->ptp_remove(dev);
2257
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002258 return 0;
2259}
2260
Harini Katakama5898ea2015-05-06 22:27:18 +05302261static int macb_change_mtu(struct net_device *dev, int new_mtu)
2262{
Harini Katakama5898ea2015-05-06 22:27:18 +05302263 if (netif_running(dev))
2264 return -EBUSY;
2265
Harini Katakama5898ea2015-05-06 22:27:18 +05302266 dev->mtu = new_mtu;
2267
2268 return 0;
2269}
2270
Jamie Ilesa494ed82011-03-09 16:26:35 +00002271static void gem_update_stats(struct macb *bp)
2272{
Andy Shevchenko8bcbf822015-07-24 21:24:02 +03002273 unsigned int i;
Jamie Ilesa494ed82011-03-09 16:26:35 +00002274 u32 *p = &bp->hw_stats.gem.tx_octets_31_0;
Jamie Ilesa494ed82011-03-09 16:26:35 +00002275
Xander Huff3ff13f12015-01-13 16:15:51 -06002276 for (i = 0; i < GEM_STATS_LEN; ++i, ++p) {
2277 u32 offset = gem_statistics[i].offset;
David S. Miller7a6e0702015-07-27 14:24:48 -07002278 u64 val = bp->macb_reg_readl(bp, offset);
Xander Huff3ff13f12015-01-13 16:15:51 -06002279
2280 bp->ethtool_stats[i] += val;
2281 *p += val;
2282
2283 if (offset == GEM_OCTTXL || offset == GEM_OCTRXL) {
2284 /* Add GEM_OCTTXH, GEM_OCTRXH */
David S. Miller7a6e0702015-07-27 14:24:48 -07002285 val = bp->macb_reg_readl(bp, offset + 4);
Xander Huff2fa45e22015-01-15 15:55:19 -06002286 bp->ethtool_stats[i] += ((u64)val) << 32;
Xander Huff3ff13f12015-01-13 16:15:51 -06002287 *(++p) += val;
2288 }
2289 }
Jamie Ilesa494ed82011-03-09 16:26:35 +00002290}
2291
2292static struct net_device_stats *gem_get_stats(struct macb *bp)
2293{
2294 struct gem_stats *hwstat = &bp->hw_stats.gem;
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02002295 struct net_device_stats *nstat = &bp->dev->stats;
Jamie Ilesa494ed82011-03-09 16:26:35 +00002296
2297 gem_update_stats(bp);
2298
2299 nstat->rx_errors = (hwstat->rx_frame_check_sequence_errors +
2300 hwstat->rx_alignment_errors +
2301 hwstat->rx_resource_errors +
2302 hwstat->rx_overruns +
2303 hwstat->rx_oversize_frames +
2304 hwstat->rx_jabbers +
2305 hwstat->rx_undersized_frames +
2306 hwstat->rx_length_field_frame_errors);
2307 nstat->tx_errors = (hwstat->tx_late_collisions +
2308 hwstat->tx_excessive_collisions +
2309 hwstat->tx_underrun +
2310 hwstat->tx_carrier_sense_errors);
2311 nstat->multicast = hwstat->rx_multicast_frames;
2312 nstat->collisions = (hwstat->tx_single_collision_frames +
2313 hwstat->tx_multiple_collision_frames +
2314 hwstat->tx_excessive_collisions);
2315 nstat->rx_length_errors = (hwstat->rx_oversize_frames +
2316 hwstat->rx_jabbers +
2317 hwstat->rx_undersized_frames +
2318 hwstat->rx_length_field_frame_errors);
2319 nstat->rx_over_errors = hwstat->rx_resource_errors;
2320 nstat->rx_crc_errors = hwstat->rx_frame_check_sequence_errors;
2321 nstat->rx_frame_errors = hwstat->rx_alignment_errors;
2322 nstat->rx_fifo_errors = hwstat->rx_overruns;
2323 nstat->tx_aborted_errors = hwstat->tx_excessive_collisions;
2324 nstat->tx_carrier_errors = hwstat->tx_carrier_sense_errors;
2325 nstat->tx_fifo_errors = hwstat->tx_underrun;
2326
2327 return nstat;
2328}
2329
Xander Huff3ff13f12015-01-13 16:15:51 -06002330static void gem_get_ethtool_stats(struct net_device *dev,
2331 struct ethtool_stats *stats, u64 *data)
2332{
2333 struct macb *bp;
2334
2335 bp = netdev_priv(dev);
2336 gem_update_stats(bp);
Xander Huff2fa45e22015-01-15 15:55:19 -06002337 memcpy(data, &bp->ethtool_stats, sizeof(u64) * GEM_STATS_LEN);
Xander Huff3ff13f12015-01-13 16:15:51 -06002338}
2339
2340static int gem_get_sset_count(struct net_device *dev, int sset)
2341{
2342 switch (sset) {
2343 case ETH_SS_STATS:
2344 return GEM_STATS_LEN;
2345 default:
2346 return -EOPNOTSUPP;
2347 }
2348}
2349
2350static void gem_get_ethtool_strings(struct net_device *dev, u32 sset, u8 *p)
2351{
Andy Shevchenko8bcbf822015-07-24 21:24:02 +03002352 unsigned int i;
Xander Huff3ff13f12015-01-13 16:15:51 -06002353
2354 switch (sset) {
2355 case ETH_SS_STATS:
2356 for (i = 0; i < GEM_STATS_LEN; i++, p += ETH_GSTRING_LEN)
2357 memcpy(p, gem_statistics[i].stat_string,
2358 ETH_GSTRING_LEN);
2359 break;
2360 }
2361}
2362
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002363static struct net_device_stats *macb_get_stats(struct net_device *dev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002364{
2365 struct macb *bp = netdev_priv(dev);
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02002366 struct net_device_stats *nstat = &bp->dev->stats;
Jamie Ilesa494ed82011-03-09 16:26:35 +00002367 struct macb_stats *hwstat = &bp->hw_stats.macb;
2368
2369 if (macb_is_gem(bp))
2370 return gem_get_stats(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002371
frederic RODO6c36a702007-07-12 19:07:24 +02002372 /* read stats from hardware */
2373 macb_update_stats(bp);
2374
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002375 /* Convert HW stats into netdevice stats */
2376 nstat->rx_errors = (hwstat->rx_fcs_errors +
2377 hwstat->rx_align_errors +
2378 hwstat->rx_resource_errors +
2379 hwstat->rx_overruns +
2380 hwstat->rx_oversize_pkts +
2381 hwstat->rx_jabbers +
2382 hwstat->rx_undersize_pkts +
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002383 hwstat->rx_length_mismatch);
2384 nstat->tx_errors = (hwstat->tx_late_cols +
2385 hwstat->tx_excessive_cols +
2386 hwstat->tx_underruns +
Wolfgang Steinwender716723c2015-04-10 11:42:56 +02002387 hwstat->tx_carrier_errors +
2388 hwstat->sqe_test_errors);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002389 nstat->collisions = (hwstat->tx_single_cols +
2390 hwstat->tx_multiple_cols +
2391 hwstat->tx_excessive_cols);
2392 nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
2393 hwstat->rx_jabbers +
2394 hwstat->rx_undersize_pkts +
2395 hwstat->rx_length_mismatch);
Alexander Steinb19f7f72011-04-13 05:03:24 +00002396 nstat->rx_over_errors = hwstat->rx_resource_errors +
2397 hwstat->rx_overruns;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002398 nstat->rx_crc_errors = hwstat->rx_fcs_errors;
2399 nstat->rx_frame_errors = hwstat->rx_align_errors;
2400 nstat->rx_fifo_errors = hwstat->rx_overruns;
2401 /* XXX: What does "missed" mean? */
2402 nstat->tx_aborted_errors = hwstat->tx_excessive_cols;
2403 nstat->tx_carrier_errors = hwstat->tx_carrier_errors;
2404 nstat->tx_fifo_errors = hwstat->tx_underruns;
2405 /* Don't know about heartbeat or window errors... */
2406
2407 return nstat;
2408}
2409
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002410static int macb_get_regs_len(struct net_device *netdev)
2411{
2412 return MACB_GREGS_NBR * sizeof(u32);
2413}
2414
2415static void macb_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2416 void *p)
2417{
2418 struct macb *bp = netdev_priv(dev);
2419 unsigned int tail, head;
2420 u32 *regs_buff = p;
2421
2422 regs->version = (macb_readl(bp, MID) & ((1 << MACB_REV_SIZE) - 1))
2423 | MACB_GREGS_VERSION;
2424
Zach Brownb410d132016-10-19 09:56:57 -05002425 tail = macb_tx_ring_wrap(bp, bp->queues[0].tx_tail);
2426 head = macb_tx_ring_wrap(bp, bp->queues[0].tx_head);
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002427
2428 regs_buff[0] = macb_readl(bp, NCR);
2429 regs_buff[1] = macb_or_gem_readl(bp, NCFGR);
2430 regs_buff[2] = macb_readl(bp, NSR);
2431 regs_buff[3] = macb_readl(bp, TSR);
2432 regs_buff[4] = macb_readl(bp, RBQP);
2433 regs_buff[5] = macb_readl(bp, TBQP);
2434 regs_buff[6] = macb_readl(bp, RSR);
2435 regs_buff[7] = macb_readl(bp, IMR);
2436
2437 regs_buff[8] = tail;
2438 regs_buff[9] = head;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002439 regs_buff[10] = macb_tx_dma(&bp->queues[0], tail);
2440 regs_buff[11] = macb_tx_dma(&bp->queues[0], head);
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002441
Neil Armstrongce721a72016-01-05 14:39:16 +01002442 if (!(bp->caps & MACB_CAPS_USRIO_DISABLED))
2443 regs_buff[12] = macb_or_gem_readl(bp, USRIO);
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002444 if (macb_is_gem(bp))
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002445 regs_buff[13] = gem_readl(bp, DMACFG);
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002446}
2447
Sergio Prado3e2a5e12016-02-09 12:07:16 -02002448static void macb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2449{
2450 struct macb *bp = netdev_priv(netdev);
2451
2452 wol->supported = 0;
2453 wol->wolopts = 0;
2454
2455 if (bp->wol & MACB_WOL_HAS_MAGIC_PACKET) {
2456 wol->supported = WAKE_MAGIC;
2457
2458 if (bp->wol & MACB_WOL_ENABLED)
2459 wol->wolopts |= WAKE_MAGIC;
2460 }
2461}
2462
2463static int macb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2464{
2465 struct macb *bp = netdev_priv(netdev);
2466
2467 if (!(bp->wol & MACB_WOL_HAS_MAGIC_PACKET) ||
2468 (wol->wolopts & ~WAKE_MAGIC))
2469 return -EOPNOTSUPP;
2470
2471 if (wol->wolopts & WAKE_MAGIC)
2472 bp->wol |= MACB_WOL_ENABLED;
2473 else
2474 bp->wol &= ~MACB_WOL_ENABLED;
2475
2476 device_set_wakeup_enable(&bp->pdev->dev, bp->wol & MACB_WOL_ENABLED);
2477
2478 return 0;
2479}
2480
Zach Brown8441bb32016-10-19 09:56:58 -05002481static void macb_get_ringparam(struct net_device *netdev,
2482 struct ethtool_ringparam *ring)
2483{
2484 struct macb *bp = netdev_priv(netdev);
2485
2486 ring->rx_max_pending = MAX_RX_RING_SIZE;
2487 ring->tx_max_pending = MAX_TX_RING_SIZE;
2488
2489 ring->rx_pending = bp->rx_ring_size;
2490 ring->tx_pending = bp->tx_ring_size;
2491}
2492
2493static int macb_set_ringparam(struct net_device *netdev,
2494 struct ethtool_ringparam *ring)
2495{
2496 struct macb *bp = netdev_priv(netdev);
2497 u32 new_rx_size, new_tx_size;
2498 unsigned int reset = 0;
2499
2500 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
2501 return -EINVAL;
2502
2503 new_rx_size = clamp_t(u32, ring->rx_pending,
2504 MIN_RX_RING_SIZE, MAX_RX_RING_SIZE);
2505 new_rx_size = roundup_pow_of_two(new_rx_size);
2506
2507 new_tx_size = clamp_t(u32, ring->tx_pending,
2508 MIN_TX_RING_SIZE, MAX_TX_RING_SIZE);
2509 new_tx_size = roundup_pow_of_two(new_tx_size);
2510
2511 if ((new_tx_size == bp->tx_ring_size) &&
2512 (new_rx_size == bp->rx_ring_size)) {
2513 /* nothing to do */
2514 return 0;
2515 }
2516
2517 if (netif_running(bp->dev)) {
2518 reset = 1;
2519 macb_close(bp->dev);
2520 }
2521
2522 bp->rx_ring_size = new_rx_size;
2523 bp->tx_ring_size = new_tx_size;
2524
2525 if (reset)
2526 macb_open(bp->dev);
2527
2528 return 0;
2529}
2530
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01002531#ifdef CONFIG_MACB_USE_HWSTAMP
2532static unsigned int gem_get_tsu_rate(struct macb *bp)
2533{
2534 struct clk *tsu_clk;
2535 unsigned int tsu_rate;
2536
2537 tsu_clk = devm_clk_get(&bp->pdev->dev, "tsu_clk");
2538 if (!IS_ERR(tsu_clk))
2539 tsu_rate = clk_get_rate(tsu_clk);
2540 /* try pclk instead */
2541 else if (!IS_ERR(bp->pclk)) {
2542 tsu_clk = bp->pclk;
2543 tsu_rate = clk_get_rate(tsu_clk);
2544 } else
2545 return -ENOTSUPP;
2546 return tsu_rate;
2547}
2548
2549static s32 gem_get_ptp_max_adj(void)
2550{
2551 return 64000000;
2552}
2553
2554static int gem_get_ts_info(struct net_device *dev,
2555 struct ethtool_ts_info *info)
2556{
2557 struct macb *bp = netdev_priv(dev);
2558
2559 if ((bp->hw_dma_cap & HW_DMA_CAP_PTP) == 0) {
2560 ethtool_op_get_ts_info(dev, info);
2561 return 0;
2562 }
2563
2564 info->so_timestamping =
2565 SOF_TIMESTAMPING_TX_SOFTWARE |
2566 SOF_TIMESTAMPING_RX_SOFTWARE |
2567 SOF_TIMESTAMPING_SOFTWARE |
2568 SOF_TIMESTAMPING_TX_HARDWARE |
2569 SOF_TIMESTAMPING_RX_HARDWARE |
2570 SOF_TIMESTAMPING_RAW_HARDWARE;
2571 info->tx_types =
2572 (1 << HWTSTAMP_TX_ONESTEP_SYNC) |
2573 (1 << HWTSTAMP_TX_OFF) |
2574 (1 << HWTSTAMP_TX_ON);
2575 info->rx_filters =
2576 (1 << HWTSTAMP_FILTER_NONE) |
2577 (1 << HWTSTAMP_FILTER_ALL);
2578
2579 info->phc_index = bp->ptp_clock ? ptp_clock_index(bp->ptp_clock) : -1;
2580
2581 return 0;
2582}
2583
2584static struct macb_ptp_info gem_ptp_info = {
2585 .ptp_init = gem_ptp_init,
2586 .ptp_remove = gem_ptp_remove,
2587 .get_ptp_max_adj = gem_get_ptp_max_adj,
2588 .get_tsu_rate = gem_get_tsu_rate,
2589 .get_ts_info = gem_get_ts_info,
2590 .get_hwtst = gem_get_hwtst,
2591 .set_hwtst = gem_set_hwtst,
2592};
2593#endif
2594
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02002595static int macb_get_ts_info(struct net_device *netdev,
2596 struct ethtool_ts_info *info)
2597{
2598 struct macb *bp = netdev_priv(netdev);
2599
2600 if (bp->ptp_info)
2601 return bp->ptp_info->get_ts_info(netdev, info);
2602
2603 return ethtool_op_get_ts_info(netdev, info);
2604}
2605
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002606static const struct ethtool_ops macb_ethtool_ops = {
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002607 .get_regs_len = macb_get_regs_len,
2608 .get_regs = macb_get_regs,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002609 .get_link = ethtool_op_get_link,
Richard Cochran17f393e2012-04-03 22:59:31 +00002610 .get_ts_info = ethtool_op_get_ts_info,
Sergio Prado3e2a5e12016-02-09 12:07:16 -02002611 .get_wol = macb_get_wol,
2612 .set_wol = macb_set_wol,
Philippe Reynes176275a2016-06-22 00:32:36 +02002613 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2614 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Zach Brown8441bb32016-10-19 09:56:58 -05002615 .get_ringparam = macb_get_ringparam,
2616 .set_ringparam = macb_set_ringparam,
Xander Huff8cd5a562015-01-15 15:55:20 -06002617};
Xander Huff8cd5a562015-01-15 15:55:20 -06002618
Lad, Prabhakar8093b1c2015-02-05 16:21:07 +00002619static const struct ethtool_ops gem_ethtool_ops = {
Xander Huff8cd5a562015-01-15 15:55:20 -06002620 .get_regs_len = macb_get_regs_len,
2621 .get_regs = macb_get_regs,
2622 .get_link = ethtool_op_get_link,
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02002623 .get_ts_info = macb_get_ts_info,
Xander Huff3ff13f12015-01-13 16:15:51 -06002624 .get_ethtool_stats = gem_get_ethtool_stats,
2625 .get_strings = gem_get_ethtool_strings,
2626 .get_sset_count = gem_get_sset_count,
Philippe Reynes176275a2016-06-22 00:32:36 +02002627 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2628 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Zach Brown8441bb32016-10-19 09:56:58 -05002629 .get_ringparam = macb_get_ringparam,
2630 .set_ringparam = macb_set_ringparam,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002631};
2632
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002633static int macb_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002634{
Philippe Reynes0a912812016-06-22 00:32:35 +02002635 struct phy_device *phydev = dev->phydev;
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02002636 struct macb *bp = netdev_priv(dev);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002637
2638 if (!netif_running(dev))
2639 return -EINVAL;
2640
frederic RODO6c36a702007-07-12 19:07:24 +02002641 if (!phydev)
2642 return -ENODEV;
2643
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02002644 if (!bp->ptp_info)
2645 return phy_mii_ioctl(phydev, rq, cmd);
2646
2647 switch (cmd) {
2648 case SIOCSHWTSTAMP:
2649 return bp->ptp_info->set_hwtst(dev, rq, cmd);
2650 case SIOCGHWTSTAMP:
2651 return bp->ptp_info->get_hwtst(dev, rq);
2652 default:
2653 return phy_mii_ioctl(phydev, rq, cmd);
2654 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002655}
2656
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02002657static int macb_set_features(struct net_device *netdev,
2658 netdev_features_t features)
2659{
2660 struct macb *bp = netdev_priv(netdev);
2661 netdev_features_t changed = features ^ netdev->features;
2662
2663 /* TX checksum offload */
2664 if ((changed & NETIF_F_HW_CSUM) && macb_is_gem(bp)) {
2665 u32 dmacfg;
2666
2667 dmacfg = gem_readl(bp, DMACFG);
2668 if (features & NETIF_F_HW_CSUM)
2669 dmacfg |= GEM_BIT(TXCOEN);
2670 else
2671 dmacfg &= ~GEM_BIT(TXCOEN);
2672 gem_writel(bp, DMACFG, dmacfg);
2673 }
2674
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002675 /* RX checksum offload */
2676 if ((changed & NETIF_F_RXCSUM) && macb_is_gem(bp)) {
2677 u32 netcfg;
2678
2679 netcfg = gem_readl(bp, NCFGR);
2680 if (features & NETIF_F_RXCSUM &&
2681 !(netdev->flags & IFF_PROMISC))
2682 netcfg |= GEM_BIT(RXCOEN);
2683 else
2684 netcfg &= ~GEM_BIT(RXCOEN);
2685 gem_writel(bp, NCFGR, netcfg);
2686 }
2687
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02002688 return 0;
2689}
2690
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00002691static const struct net_device_ops macb_netdev_ops = {
2692 .ndo_open = macb_open,
2693 .ndo_stop = macb_close,
2694 .ndo_start_xmit = macb_start_xmit,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00002695 .ndo_set_rx_mode = macb_set_rx_mode,
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00002696 .ndo_get_stats = macb_get_stats,
2697 .ndo_do_ioctl = macb_ioctl,
2698 .ndo_validate_addr = eth_validate_addr,
Harini Katakama5898ea2015-05-06 22:27:18 +05302699 .ndo_change_mtu = macb_change_mtu,
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00002700 .ndo_set_mac_address = eth_mac_addr,
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07002701#ifdef CONFIG_NET_POLL_CONTROLLER
2702 .ndo_poll_controller = macb_poll_controller,
2703#endif
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02002704 .ndo_set_features = macb_set_features,
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00002705 .ndo_features_check = macb_features_check,
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00002706};
2707
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002708/* Configure peripheral capabilities according to device tree
Nicolas Ferree1755872014-07-24 13:50:58 +02002709 * and integration options used
2710 */
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002711static void macb_configure_caps(struct macb *bp,
2712 const struct macb_config *dt_conf)
Nicolas Ferree1755872014-07-24 13:50:58 +02002713{
2714 u32 dcfg;
Nicolas Ferree1755872014-07-24 13:50:58 +02002715
Nicolas Ferref6970502015-03-31 15:02:01 +02002716 if (dt_conf)
2717 bp->caps = dt_conf->caps;
2718
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03002719 if (hw_is_gem(bp->regs, bp->native_io)) {
Nicolas Ferree1755872014-07-24 13:50:58 +02002720 bp->caps |= MACB_CAPS_MACB_IS_GEM;
2721
Nicolas Ferree1755872014-07-24 13:50:58 +02002722 dcfg = gem_readl(bp, DCFG1);
2723 if (GEM_BFEXT(IRQCOR, dcfg) == 0)
2724 bp->caps |= MACB_CAPS_ISR_CLEAR_ON_WRITE;
2725 dcfg = gem_readl(bp, DCFG2);
2726 if ((dcfg & (GEM_BIT(RX_PKT_BUFF) | GEM_BIT(TX_PKT_BUFF))) == 0)
2727 bp->caps |= MACB_CAPS_FIFO_MODE;
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01002728#ifdef CONFIG_MACB_USE_HWSTAMP
2729 if (gem_has_ptp(bp)) {
Rafal Ozieblo7b429612017-06-29 07:12:51 +01002730 if (!GEM_BFEXT(TSU, gem_readl(bp, DCFG5)))
2731 pr_err("GEM doesn't support hardware ptp.\n");
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01002732 else {
Rafal Ozieblo7b429612017-06-29 07:12:51 +01002733 bp->hw_dma_cap |= HW_DMA_CAP_PTP;
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01002734 bp->ptp_info = &gem_ptp_info;
2735 }
Rafal Ozieblo7b429612017-06-29 07:12:51 +01002736 }
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01002737#endif
Nicolas Ferree1755872014-07-24 13:50:58 +02002738 }
2739
Andy Shevchenkoa35919e2015-07-24 21:24:01 +03002740 dev_dbg(&bp->pdev->dev, "Cadence caps 0x%08x\n", bp->caps);
Nicolas Ferree1755872014-07-24 13:50:58 +02002741}
2742
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002743static void macb_probe_queues(void __iomem *mem,
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03002744 bool native_io,
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002745 unsigned int *queue_mask,
2746 unsigned int *num_queues)
2747{
2748 unsigned int hw_q;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002749
2750 *queue_mask = 0x1;
2751 *num_queues = 1;
2752
Nicolas Ferreda120112015-03-31 15:02:00 +02002753 /* is it macb or gem ?
2754 *
2755 * We need to read directly from the hardware here because
2756 * we are early in the probe process and don't have the
2757 * MACB_CAPS_MACB_IS_GEM flag positioned
2758 */
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03002759 if (!hw_is_gem(mem, native_io))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002760 return;
2761
2762 /* bit 0 is never set but queue 0 always exists */
Arun Chandrana50dad32015-02-18 16:59:35 +05302763 *queue_mask = readl_relaxed(mem + GEM_DCFG6) & 0xff;
2764
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002765 *queue_mask |= 0x1;
2766
2767 for (hw_q = 1; hw_q < MACB_MAX_QUEUES; ++hw_q)
2768 if (*queue_mask & (1 << hw_q))
2769 (*num_queues)++;
2770}
2771
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002772static int macb_clk_init(struct platform_device *pdev, struct clk **pclk,
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05302773 struct clk **hclk, struct clk **tx_clk,
2774 struct clk **rx_clk)
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002775{
Bartosz Folta83a77e92016-12-14 06:39:15 +00002776 struct macb_platform_data *pdata;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002777 int err;
2778
Bartosz Folta83a77e92016-12-14 06:39:15 +00002779 pdata = dev_get_platdata(&pdev->dev);
2780 if (pdata) {
2781 *pclk = pdata->pclk;
2782 *hclk = pdata->hclk;
2783 } else {
2784 *pclk = devm_clk_get(&pdev->dev, "pclk");
2785 *hclk = devm_clk_get(&pdev->dev, "hclk");
2786 }
2787
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002788 if (IS_ERR(*pclk)) {
2789 err = PTR_ERR(*pclk);
2790 dev_err(&pdev->dev, "failed to get macb_clk (%u)\n", err);
2791 return err;
2792 }
2793
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002794 if (IS_ERR(*hclk)) {
2795 err = PTR_ERR(*hclk);
2796 dev_err(&pdev->dev, "failed to get hclk (%u)\n", err);
2797 return err;
2798 }
2799
2800 *tx_clk = devm_clk_get(&pdev->dev, "tx_clk");
2801 if (IS_ERR(*tx_clk))
2802 *tx_clk = NULL;
2803
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05302804 *rx_clk = devm_clk_get(&pdev->dev, "rx_clk");
2805 if (IS_ERR(*rx_clk))
2806 *rx_clk = NULL;
2807
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002808 err = clk_prepare_enable(*pclk);
2809 if (err) {
2810 dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
2811 return err;
2812 }
2813
2814 err = clk_prepare_enable(*hclk);
2815 if (err) {
2816 dev_err(&pdev->dev, "failed to enable hclk (%u)\n", err);
2817 goto err_disable_pclk;
2818 }
2819
2820 err = clk_prepare_enable(*tx_clk);
2821 if (err) {
2822 dev_err(&pdev->dev, "failed to enable tx_clk (%u)\n", err);
2823 goto err_disable_hclk;
2824 }
2825
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05302826 err = clk_prepare_enable(*rx_clk);
2827 if (err) {
2828 dev_err(&pdev->dev, "failed to enable rx_clk (%u)\n", err);
2829 goto err_disable_txclk;
2830 }
2831
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002832 return 0;
2833
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05302834err_disable_txclk:
2835 clk_disable_unprepare(*tx_clk);
2836
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002837err_disable_hclk:
2838 clk_disable_unprepare(*hclk);
2839
2840err_disable_pclk:
2841 clk_disable_unprepare(*pclk);
2842
2843 return err;
2844}
2845
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002846static int macb_init(struct platform_device *pdev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002847{
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002848 struct net_device *dev = platform_get_drvdata(pdev);
Nicolas Ferrebfa09142015-03-31 15:01:59 +02002849 unsigned int hw_q, q;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002850 struct macb *bp = netdev_priv(dev);
2851 struct macb_queue *queue;
2852 int err;
2853 u32 val;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002854
Zach Brownb410d132016-10-19 09:56:57 -05002855 bp->tx_ring_size = DEFAULT_TX_RING_SIZE;
2856 bp->rx_ring_size = DEFAULT_RX_RING_SIZE;
2857
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002858 /* set the queue register mapping once for all: queue0 has a special
2859 * register mapping but we don't want to test the queue index then
2860 * compute the corresponding register offset at run time.
2861 */
Cyrille Pitchencf250de2014-12-15 15:13:32 +01002862 for (hw_q = 0, q = 0; hw_q < MACB_MAX_QUEUES; ++hw_q) {
Nicolas Ferrebfa09142015-03-31 15:01:59 +02002863 if (!(bp->queue_mask & (1 << hw_q)))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002864 continue;
Jamie Iles461845d2011-03-08 20:19:23 +00002865
Cyrille Pitchencf250de2014-12-15 15:13:32 +01002866 queue = &bp->queues[q];
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002867 queue->bp = bp;
2868 if (hw_q) {
2869 queue->ISR = GEM_ISR(hw_q - 1);
2870 queue->IER = GEM_IER(hw_q - 1);
2871 queue->IDR = GEM_IDR(hw_q - 1);
2872 queue->IMR = GEM_IMR(hw_q - 1);
2873 queue->TBQP = GEM_TBQP(hw_q - 1);
Harini Katakamfff80192016-08-09 13:15:53 +05302874#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Ozieblo7b429612017-06-29 07:12:51 +01002875 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002876 queue->TBQPH = GEM_TBQPH(hw_q - 1);
Harini Katakamfff80192016-08-09 13:15:53 +05302877#endif
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002878 } else {
2879 /* queue0 uses legacy registers */
2880 queue->ISR = MACB_ISR;
2881 queue->IER = MACB_IER;
2882 queue->IDR = MACB_IDR;
2883 queue->IMR = MACB_IMR;
2884 queue->TBQP = MACB_TBQP;
Harini Katakamfff80192016-08-09 13:15:53 +05302885#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Ozieblo7b429612017-06-29 07:12:51 +01002886 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002887 queue->TBQPH = MACB_TBQPH;
Harini Katakamfff80192016-08-09 13:15:53 +05302888#endif
Soren Brinkmanne1824df2013-12-10 16:07:23 -08002889 }
Soren Brinkmanne1824df2013-12-10 16:07:23 -08002890
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002891 /* get irq: here we use the linux queue index, not the hardware
2892 * queue index. the queue irq definitions in the device tree
2893 * must remove the optional gaps that could exist in the
2894 * hardware queue mask.
2895 */
Cyrille Pitchencf250de2014-12-15 15:13:32 +01002896 queue->irq = platform_get_irq(pdev, q);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002897 err = devm_request_irq(&pdev->dev, queue->irq, macb_interrupt,
Punnaiah Choudary Kalluri20488232015-03-06 18:29:12 +01002898 IRQF_SHARED, dev->name, queue);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002899 if (err) {
2900 dev_err(&pdev->dev,
2901 "Unable to request IRQ %d (error %d)\n",
2902 queue->irq, err);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002903 return err;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002904 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002905
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002906 INIT_WORK(&queue->tx_error_task, macb_tx_error_task);
Cyrille Pitchencf250de2014-12-15 15:13:32 +01002907 q++;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002908 }
2909
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00002910 dev->netdev_ops = &macb_netdev_ops;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002911 netif_napi_add(dev, &bp->napi, macb_poll, 64);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002912
Nicolas Ferre4df95132013-06-04 21:57:12 +00002913 /* setup appropriated routines according to adapter type */
2914 if (macb_is_gem(bp)) {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02002915 bp->max_tx_length = GEM_MAX_TX_LEN;
Nicolas Ferre4df95132013-06-04 21:57:12 +00002916 bp->macbgem_ops.mog_alloc_rx_buffers = gem_alloc_rx_buffers;
2917 bp->macbgem_ops.mog_free_rx_buffers = gem_free_rx_buffers;
2918 bp->macbgem_ops.mog_init_rings = gem_init_rings;
2919 bp->macbgem_ops.mog_rx = gem_rx;
Xander Huff8cd5a562015-01-15 15:55:20 -06002920 dev->ethtool_ops = &gem_ethtool_ops;
Nicolas Ferre4df95132013-06-04 21:57:12 +00002921 } else {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02002922 bp->max_tx_length = MACB_MAX_TX_LEN;
Nicolas Ferre4df95132013-06-04 21:57:12 +00002923 bp->macbgem_ops.mog_alloc_rx_buffers = macb_alloc_rx_buffers;
2924 bp->macbgem_ops.mog_free_rx_buffers = macb_free_rx_buffers;
2925 bp->macbgem_ops.mog_init_rings = macb_init_rings;
2926 bp->macbgem_ops.mog_rx = macb_rx;
Xander Huff8cd5a562015-01-15 15:55:20 -06002927 dev->ethtool_ops = &macb_ethtool_ops;
Nicolas Ferre4df95132013-06-04 21:57:12 +00002928 }
2929
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02002930 /* Set features */
2931 dev->hw_features = NETIF_F_SG;
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00002932
2933 /* Check LSO capability */
2934 if (GEM_BFEXT(PBUF_LSO, gem_readl(bp, DCFG6)))
2935 dev->hw_features |= MACB_NETIF_LSO;
2936
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02002937 /* Checksum offload is only available on gem with packet buffer */
2938 if (macb_is_gem(bp) && !(bp->caps & MACB_CAPS_FIFO_MODE))
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002939 dev->hw_features |= NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02002940 if (bp->caps & MACB_CAPS_SG_DISABLED)
2941 dev->hw_features &= ~NETIF_F_SG;
2942 dev->features = dev->hw_features;
2943
Neil Armstrongce721a72016-01-05 14:39:16 +01002944 if (!(bp->caps & MACB_CAPS_USRIO_DISABLED)) {
2945 val = 0;
2946 if (bp->phy_interface == PHY_INTERFACE_MODE_RGMII)
2947 val = GEM_BIT(RGMII);
2948 else if (bp->phy_interface == PHY_INTERFACE_MODE_RMII &&
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01002949 (bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
Neil Armstrongce721a72016-01-05 14:39:16 +01002950 val = MACB_BIT(RMII);
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01002951 else if (!(bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
Neil Armstrongce721a72016-01-05 14:39:16 +01002952 val = MACB_BIT(MII);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002953
Neil Armstrongce721a72016-01-05 14:39:16 +01002954 if (bp->caps & MACB_CAPS_USRIO_HAS_CLKEN)
2955 val |= MACB_BIT(CLKEN);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002956
Neil Armstrongce721a72016-01-05 14:39:16 +01002957 macb_or_gem_writel(bp, USRIO, val);
2958 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002959
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002960 /* Set MII management clock divider */
2961 val = macb_mdc_clk_div(bp);
2962 val |= macb_dbw(bp);
Punnaiah Choudary Kalluri022be252015-11-18 09:03:50 +05302963 if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
2964 val |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002965 macb_writel(bp, NCFGR, val);
2966
2967 return 0;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002968}
2969
2970#if defined(CONFIG_OF)
2971/* 1518 rounded up */
2972#define AT91ETHER_MAX_RBUFF_SZ 0x600
2973/* max number of receive buffers */
2974#define AT91ETHER_MAX_RX_DESCR 9
2975
2976/* Initialize and start the Receiver and Transmit subsystems */
2977static int at91ether_start(struct net_device *dev)
2978{
2979 struct macb *lp = netdev_priv(dev);
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002980 struct macb_dma_desc *desc;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002981 dma_addr_t addr;
2982 u32 ctl;
2983 int i;
2984
2985 lp->rx_ring = dma_alloc_coherent(&lp->pdev->dev,
2986 (AT91ETHER_MAX_RX_DESCR *
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002987 macb_dma_desc_get_size(lp)),
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002988 &lp->rx_ring_dma, GFP_KERNEL);
2989 if (!lp->rx_ring)
2990 return -ENOMEM;
2991
2992 lp->rx_buffers = dma_alloc_coherent(&lp->pdev->dev,
2993 AT91ETHER_MAX_RX_DESCR *
2994 AT91ETHER_MAX_RBUFF_SZ,
2995 &lp->rx_buffers_dma, GFP_KERNEL);
2996 if (!lp->rx_buffers) {
2997 dma_free_coherent(&lp->pdev->dev,
2998 AT91ETHER_MAX_RX_DESCR *
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002999 macb_dma_desc_get_size(lp),
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003000 lp->rx_ring, lp->rx_ring_dma);
3001 lp->rx_ring = NULL;
3002 return -ENOMEM;
3003 }
3004
3005 addr = lp->rx_buffers_dma;
3006 for (i = 0; i < AT91ETHER_MAX_RX_DESCR; i++) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003007 desc = macb_rx_desc(lp, i);
3008 macb_set_addr(lp, desc, addr);
3009 desc->ctrl = 0;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003010 addr += AT91ETHER_MAX_RBUFF_SZ;
3011 }
3012
3013 /* Set the Wrap bit on the last descriptor */
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003014 desc->addr |= MACB_BIT(RX_WRAP);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003015
3016 /* Reset buffer index */
3017 lp->rx_tail = 0;
3018
3019 /* Program address of descriptor list in Rx Buffer Queue register */
3020 macb_writel(lp, RBQP, lp->rx_ring_dma);
3021
3022 /* Enable Receive and Transmit */
3023 ctl = macb_readl(lp, NCR);
3024 macb_writel(lp, NCR, ctl | MACB_BIT(RE) | MACB_BIT(TE));
3025
3026 return 0;
3027}
3028
3029/* Open the ethernet interface */
3030static int at91ether_open(struct net_device *dev)
3031{
3032 struct macb *lp = netdev_priv(dev);
3033 u32 ctl;
3034 int ret;
3035
3036 /* Clear internal statistics */
3037 ctl = macb_readl(lp, NCR);
3038 macb_writel(lp, NCR, ctl | MACB_BIT(CLRSTAT));
3039
3040 macb_set_hwaddr(lp);
3041
3042 ret = at91ether_start(dev);
3043 if (ret)
3044 return ret;
3045
3046 /* Enable MAC interrupts */
3047 macb_writel(lp, IER, MACB_BIT(RCOMP) |
3048 MACB_BIT(RXUBR) |
3049 MACB_BIT(ISR_TUND) |
3050 MACB_BIT(ISR_RLE) |
3051 MACB_BIT(TCOMP) |
3052 MACB_BIT(ISR_ROVR) |
3053 MACB_BIT(HRESP));
3054
3055 /* schedule a link state check */
Philippe Reynes0a912812016-06-22 00:32:35 +02003056 phy_start(dev->phydev);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003057
3058 netif_start_queue(dev);
3059
3060 return 0;
3061}
3062
3063/* Close the interface */
3064static int at91ether_close(struct net_device *dev)
3065{
3066 struct macb *lp = netdev_priv(dev);
3067 u32 ctl;
3068
3069 /* Disable Receiver and Transmitter */
3070 ctl = macb_readl(lp, NCR);
3071 macb_writel(lp, NCR, ctl & ~(MACB_BIT(TE) | MACB_BIT(RE)));
3072
3073 /* Disable MAC interrupts */
3074 macb_writel(lp, IDR, MACB_BIT(RCOMP) |
3075 MACB_BIT(RXUBR) |
3076 MACB_BIT(ISR_TUND) |
3077 MACB_BIT(ISR_RLE) |
3078 MACB_BIT(TCOMP) |
3079 MACB_BIT(ISR_ROVR) |
3080 MACB_BIT(HRESP));
3081
3082 netif_stop_queue(dev);
3083
3084 dma_free_coherent(&lp->pdev->dev,
3085 AT91ETHER_MAX_RX_DESCR *
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003086 macb_dma_desc_get_size(lp),
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003087 lp->rx_ring, lp->rx_ring_dma);
3088 lp->rx_ring = NULL;
3089
3090 dma_free_coherent(&lp->pdev->dev,
3091 AT91ETHER_MAX_RX_DESCR * AT91ETHER_MAX_RBUFF_SZ,
3092 lp->rx_buffers, lp->rx_buffers_dma);
3093 lp->rx_buffers = NULL;
3094
3095 return 0;
3096}
3097
3098/* Transmit packet */
3099static int at91ether_start_xmit(struct sk_buff *skb, struct net_device *dev)
3100{
3101 struct macb *lp = netdev_priv(dev);
3102
3103 if (macb_readl(lp, TSR) & MACB_BIT(RM9200_BNQ)) {
3104 netif_stop_queue(dev);
3105
3106 /* Store packet information (to free when Tx completed) */
3107 lp->skb = skb;
3108 lp->skb_length = skb->len;
3109 lp->skb_physaddr = dma_map_single(NULL, skb->data, skb->len,
3110 DMA_TO_DEVICE);
Alexey Khoroshilov178c7ae2016-11-19 01:40:10 +03003111 if (dma_mapping_error(NULL, lp->skb_physaddr)) {
3112 dev_kfree_skb_any(skb);
3113 dev->stats.tx_dropped++;
3114 netdev_err(dev, "%s: DMA mapping error\n", __func__);
3115 return NETDEV_TX_OK;
3116 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003117
3118 /* Set address of the data in the Transmit Address register */
3119 macb_writel(lp, TAR, lp->skb_physaddr);
3120 /* Set length of the packet in the Transmit Control register */
3121 macb_writel(lp, TCR, skb->len);
3122
3123 } else {
3124 netdev_err(dev, "%s called, but device is busy!\n", __func__);
3125 return NETDEV_TX_BUSY;
3126 }
3127
3128 return NETDEV_TX_OK;
3129}
3130
3131/* Extract received frame from buffer descriptors and sent to upper layers.
3132 * (Called from interrupt context)
3133 */
3134static void at91ether_rx(struct net_device *dev)
3135{
3136 struct macb *lp = netdev_priv(dev);
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003137 struct macb_dma_desc *desc;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003138 unsigned char *p_recv;
3139 struct sk_buff *skb;
3140 unsigned int pktlen;
3141
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003142 desc = macb_rx_desc(lp, lp->rx_tail);
3143 while (desc->addr & MACB_BIT(RX_USED)) {
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003144 p_recv = lp->rx_buffers + lp->rx_tail * AT91ETHER_MAX_RBUFF_SZ;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003145 pktlen = MACB_BF(RX_FRMLEN, desc->ctrl);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003146 skb = netdev_alloc_skb(dev, pktlen + 2);
3147 if (skb) {
3148 skb_reserve(skb, 2);
Johannes Berg59ae1d12017-06-16 14:29:20 +02003149 skb_put_data(skb, p_recv, pktlen);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003150
3151 skb->protocol = eth_type_trans(skb, dev);
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02003152 dev->stats.rx_packets++;
3153 dev->stats.rx_bytes += pktlen;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003154 netif_rx(skb);
3155 } else {
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02003156 dev->stats.rx_dropped++;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003157 }
3158
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003159 if (desc->ctrl & MACB_BIT(RX_MHASH_MATCH))
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02003160 dev->stats.multicast++;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003161
3162 /* reset ownership bit */
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003163 desc->addr &= ~MACB_BIT(RX_USED);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003164
3165 /* wrap after last buffer */
3166 if (lp->rx_tail == AT91ETHER_MAX_RX_DESCR - 1)
3167 lp->rx_tail = 0;
3168 else
3169 lp->rx_tail++;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003170
3171 desc = macb_rx_desc(lp, lp->rx_tail);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003172 }
3173}
3174
3175/* MAC interrupt handler */
3176static irqreturn_t at91ether_interrupt(int irq, void *dev_id)
3177{
3178 struct net_device *dev = dev_id;
3179 struct macb *lp = netdev_priv(dev);
3180 u32 intstatus, ctl;
3181
3182 /* MAC Interrupt Status register indicates what interrupts are pending.
3183 * It is automatically cleared once read.
3184 */
3185 intstatus = macb_readl(lp, ISR);
3186
3187 /* Receive complete */
3188 if (intstatus & MACB_BIT(RCOMP))
3189 at91ether_rx(dev);
3190
3191 /* Transmit complete */
3192 if (intstatus & MACB_BIT(TCOMP)) {
3193 /* The TCOM bit is set even if the transmission failed */
3194 if (intstatus & (MACB_BIT(ISR_TUND) | MACB_BIT(ISR_RLE)))
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02003195 dev->stats.tx_errors++;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003196
3197 if (lp->skb) {
3198 dev_kfree_skb_irq(lp->skb);
3199 lp->skb = NULL;
3200 dma_unmap_single(NULL, lp->skb_physaddr,
3201 lp->skb_length, DMA_TO_DEVICE);
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02003202 dev->stats.tx_packets++;
3203 dev->stats.tx_bytes += lp->skb_length;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003204 }
3205 netif_wake_queue(dev);
3206 }
3207
3208 /* Work-around for EMAC Errata section 41.3.1 */
3209 if (intstatus & MACB_BIT(RXUBR)) {
3210 ctl = macb_readl(lp, NCR);
3211 macb_writel(lp, NCR, ctl & ~MACB_BIT(RE));
Zumeng Chenffac0e92016-11-28 21:55:00 +08003212 wmb();
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003213 macb_writel(lp, NCR, ctl | MACB_BIT(RE));
3214 }
3215
3216 if (intstatus & MACB_BIT(ISR_ROVR))
3217 netdev_err(dev, "ROVR error\n");
3218
3219 return IRQ_HANDLED;
3220}
3221
3222#ifdef CONFIG_NET_POLL_CONTROLLER
3223static void at91ether_poll_controller(struct net_device *dev)
3224{
3225 unsigned long flags;
3226
3227 local_irq_save(flags);
3228 at91ether_interrupt(dev->irq, dev);
3229 local_irq_restore(flags);
3230}
3231#endif
3232
3233static const struct net_device_ops at91ether_netdev_ops = {
3234 .ndo_open = at91ether_open,
3235 .ndo_stop = at91ether_close,
3236 .ndo_start_xmit = at91ether_start_xmit,
3237 .ndo_get_stats = macb_get_stats,
3238 .ndo_set_rx_mode = macb_set_rx_mode,
3239 .ndo_set_mac_address = eth_mac_addr,
3240 .ndo_do_ioctl = macb_ioctl,
3241 .ndo_validate_addr = eth_validate_addr,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003242#ifdef CONFIG_NET_POLL_CONTROLLER
3243 .ndo_poll_controller = at91ether_poll_controller,
3244#endif
3245};
3246
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003247static int at91ether_clk_init(struct platform_device *pdev, struct clk **pclk,
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303248 struct clk **hclk, struct clk **tx_clk,
3249 struct clk **rx_clk)
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003250{
3251 int err;
3252
3253 *hclk = NULL;
3254 *tx_clk = NULL;
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303255 *rx_clk = NULL;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003256
3257 *pclk = devm_clk_get(&pdev->dev, "ether_clk");
3258 if (IS_ERR(*pclk))
3259 return PTR_ERR(*pclk);
3260
3261 err = clk_prepare_enable(*pclk);
3262 if (err) {
3263 dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
3264 return err;
3265 }
3266
3267 return 0;
3268}
3269
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003270static int at91ether_init(struct platform_device *pdev)
3271{
3272 struct net_device *dev = platform_get_drvdata(pdev);
3273 struct macb *bp = netdev_priv(dev);
3274 int err;
3275 u32 reg;
3276
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003277 dev->netdev_ops = &at91ether_netdev_ops;
3278 dev->ethtool_ops = &macb_ethtool_ops;
3279
3280 err = devm_request_irq(&pdev->dev, dev->irq, at91ether_interrupt,
3281 0, dev->name, dev);
3282 if (err)
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003283 return err;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003284
3285 macb_writel(bp, NCR, 0);
3286
3287 reg = MACB_BF(CLK, MACB_CLK_DIV32) | MACB_BIT(BIG);
3288 if (bp->phy_interface == PHY_INTERFACE_MODE_RMII)
3289 reg |= MACB_BIT(RM9200_RMII);
3290
3291 macb_writel(bp, NCFGR, reg);
3292
3293 return 0;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003294}
3295
David S. Miller3cef5c52015-03-09 23:38:02 -04003296static const struct macb_config at91sam9260_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003297 .caps = MACB_CAPS_USRIO_HAS_CLKEN | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003298 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003299 .init = macb_init,
3300};
3301
David S. Miller3cef5c52015-03-09 23:38:02 -04003302static const struct macb_config pc302gem_config = {
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003303 .caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE,
3304 .dma_burst_length = 16,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003305 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003306 .init = macb_init,
3307};
3308
Cyrille Pitchen5c8fe712015-06-18 16:27:23 +02003309static const struct macb_config sama5d2_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003310 .caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
Cyrille Pitchen5c8fe712015-06-18 16:27:23 +02003311 .dma_burst_length = 16,
3312 .clk_init = macb_clk_init,
3313 .init = macb_init,
3314};
3315
David S. Miller3cef5c52015-03-09 23:38:02 -04003316static const struct macb_config sama5d3_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003317 .caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE
vishnuvardhan233a1582017-07-05 17:36:16 +02003318 | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII | MACB_CAPS_JUMBO,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003319 .dma_burst_length = 16,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003320 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003321 .init = macb_init,
vishnuvardhan233a1582017-07-05 17:36:16 +02003322 .jumbo_max_len = 10240,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003323};
3324
David S. Miller3cef5c52015-03-09 23:38:02 -04003325static const struct macb_config sama5d4_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003326 .caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003327 .dma_burst_length = 4,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003328 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003329 .init = macb_init,
3330};
3331
David S. Miller3cef5c52015-03-09 23:38:02 -04003332static const struct macb_config emac_config = {
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003333 .clk_init = at91ether_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003334 .init = at91ether_init,
3335};
3336
Neil Armstronge611b5b2016-01-05 14:39:17 +01003337static const struct macb_config np4_config = {
3338 .caps = MACB_CAPS_USRIO_DISABLED,
3339 .clk_init = macb_clk_init,
3340 .init = macb_init,
3341};
David S. Miller36583eb2015-05-23 01:22:35 -04003342
Harini Katakam7b61f9c2015-05-06 22:27:16 +05303343static const struct macb_config zynqmp_config = {
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01003344 .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
3345 MACB_CAPS_JUMBO |
3346 MACB_CAPS_GEM_HAS_PTP,
Harini Katakam7b61f9c2015-05-06 22:27:16 +05303347 .dma_burst_length = 16,
3348 .clk_init = macb_clk_init,
3349 .init = macb_init,
Harini Katakam98b5a0f42015-05-06 22:27:17 +05303350 .jumbo_max_len = 10240,
Harini Katakam7b61f9c2015-05-06 22:27:16 +05303351};
3352
Nathan Sullivan222ca8e2015-05-22 09:22:10 -05003353static const struct macb_config zynq_config = {
Punnaiah Choudary Kalluri7baaa902015-07-06 10:02:53 +05303354 .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | MACB_CAPS_NO_GIGABIT_HALF,
Nathan Sullivan222ca8e2015-05-22 09:22:10 -05003355 .dma_burst_length = 16,
3356 .clk_init = macb_clk_init,
3357 .init = macb_init,
3358};
3359
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003360static const struct of_device_id macb_dt_ids[] = {
3361 { .compatible = "cdns,at32ap7000-macb" },
3362 { .compatible = "cdns,at91sam9260-macb", .data = &at91sam9260_config },
3363 { .compatible = "cdns,macb" },
Neil Armstronge611b5b2016-01-05 14:39:17 +01003364 { .compatible = "cdns,np4-macb", .data = &np4_config },
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003365 { .compatible = "cdns,pc302-gem", .data = &pc302gem_config },
3366 { .compatible = "cdns,gem", .data = &pc302gem_config },
Cyrille Pitchen5c8fe712015-06-18 16:27:23 +02003367 { .compatible = "atmel,sama5d2-gem", .data = &sama5d2_config },
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003368 { .compatible = "atmel,sama5d3-gem", .data = &sama5d3_config },
3369 { .compatible = "atmel,sama5d4-gem", .data = &sama5d4_config },
3370 { .compatible = "cdns,at91rm9200-emac", .data = &emac_config },
3371 { .compatible = "cdns,emac", .data = &emac_config },
Harini Katakam7b61f9c2015-05-06 22:27:16 +05303372 { .compatible = "cdns,zynqmp-gem", .data = &zynqmp_config},
Nathan Sullivan222ca8e2015-05-22 09:22:10 -05003373 { .compatible = "cdns,zynq-gem", .data = &zynq_config },
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003374 { /* sentinel */ }
3375};
3376MODULE_DEVICE_TABLE(of, macb_dt_ids);
3377#endif /* CONFIG_OF */
3378
Bartosz Folta83a77e92016-12-14 06:39:15 +00003379static const struct macb_config default_gem_config = {
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01003380 .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
3381 MACB_CAPS_JUMBO |
3382 MACB_CAPS_GEM_HAS_PTP,
Bartosz Folta83a77e92016-12-14 06:39:15 +00003383 .dma_burst_length = 16,
3384 .clk_init = macb_clk_init,
3385 .init = macb_init,
3386 .jumbo_max_len = 10240,
3387};
3388
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003389static int macb_probe(struct platform_device *pdev)
3390{
Bartosz Folta83a77e92016-12-14 06:39:15 +00003391 const struct macb_config *macb_config = &default_gem_config;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003392 int (*clk_init)(struct platform_device *, struct clk **,
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303393 struct clk **, struct clk **, struct clk **)
Bartosz Folta83a77e92016-12-14 06:39:15 +00003394 = macb_config->clk_init;
3395 int (*init)(struct platform_device *) = macb_config->init;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003396 struct device_node *np = pdev->dev.of_node;
Gregory CLEMENT270c4992015-12-17 10:51:04 +01003397 struct device_node *phy_node;
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303398 struct clk *pclk, *hclk = NULL, *tx_clk = NULL, *rx_clk = NULL;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003399 unsigned int queue_mask, num_queues;
3400 struct macb_platform_data *pdata;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003401 bool native_io;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003402 struct phy_device *phydev;
3403 struct net_device *dev;
3404 struct resource *regs;
3405 void __iomem *mem;
3406 const char *mac;
3407 struct macb *bp;
3408 int err;
3409
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003410 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3411 mem = devm_ioremap_resource(&pdev->dev, regs);
3412 if (IS_ERR(mem))
3413 return PTR_ERR(mem);
3414
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003415 if (np) {
3416 const struct of_device_id *match;
3417
3418 match = of_match_node(macb_dt_ids, np);
3419 if (match && match->data) {
3420 macb_config = match->data;
3421 clk_init = macb_config->clk_init;
3422 init = macb_config->init;
3423 }
3424 }
3425
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303426 err = clk_init(pdev, &pclk, &hclk, &tx_clk, &rx_clk);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003427 if (err)
3428 return err;
3429
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003430 native_io = hw_is_native_io(mem);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003431
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003432 macb_probe_queues(mem, native_io, &queue_mask, &num_queues);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003433 dev = alloc_etherdev_mq(sizeof(*bp), num_queues);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003434 if (!dev) {
3435 err = -ENOMEM;
3436 goto err_disable_clocks;
3437 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003438
3439 dev->base_addr = regs->start;
3440
3441 SET_NETDEV_DEV(dev, &pdev->dev);
3442
3443 bp = netdev_priv(dev);
3444 bp->pdev = pdev;
3445 bp->dev = dev;
3446 bp->regs = mem;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003447 bp->native_io = native_io;
3448 if (native_io) {
David S. Miller7a6e0702015-07-27 14:24:48 -07003449 bp->macb_reg_readl = hw_readl_native;
3450 bp->macb_reg_writel = hw_writel_native;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003451 } else {
David S. Miller7a6e0702015-07-27 14:24:48 -07003452 bp->macb_reg_readl = hw_readl;
3453 bp->macb_reg_writel = hw_writel;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003454 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003455 bp->num_queues = num_queues;
Nicolas Ferrebfa09142015-03-31 15:01:59 +02003456 bp->queue_mask = queue_mask;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003457 if (macb_config)
3458 bp->dma_burst_length = macb_config->dma_burst_length;
3459 bp->pclk = pclk;
3460 bp->hclk = hclk;
3461 bp->tx_clk = tx_clk;
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303462 bp->rx_clk = rx_clk;
Andy Shevchenkof36dbe62015-07-24 21:24:00 +03003463 if (macb_config)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05303464 bp->jumbo_max_len = macb_config->jumbo_max_len;
Harini Katakam98b5a0f42015-05-06 22:27:17 +05303465
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003466 bp->wol = 0;
Sergio Prado7c4a1d02016-02-16 21:10:45 -02003467 if (of_get_property(np, "magic-packet", NULL))
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003468 bp->wol |= MACB_WOL_HAS_MAGIC_PACKET;
3469 device_init_wakeup(&pdev->dev, bp->wol & MACB_WOL_HAS_MAGIC_PACKET);
3470
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003471 spin_lock_init(&bp->lock);
3472
Nicolas Ferread783472015-03-31 15:02:02 +02003473 /* setup capabilities */
Nicolas Ferref6970502015-03-31 15:02:01 +02003474 macb_configure_caps(bp, macb_config);
3475
Rafal Ozieblo7b429612017-06-29 07:12:51 +01003476#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3477 if (GEM_BFEXT(DAW64, gem_readl(bp, DCFG6))) {
3478 dma_set_mask(&pdev->dev, DMA_BIT_MASK(44));
3479 bp->hw_dma_cap |= HW_DMA_CAP_64B;
3480 }
3481#endif
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003482 platform_set_drvdata(pdev, dev);
3483
3484 dev->irq = platform_get_irq(pdev, 0);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003485 if (dev->irq < 0) {
3486 err = dev->irq;
Wei Yongjunb22ae0b2016-08-12 15:43:54 +00003487 goto err_out_free_netdev;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003488 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003489
Jarod Wilson44770e12016-10-17 15:54:17 -04003490 /* MTU range: 68 - 1500 or 10240 */
3491 dev->min_mtu = GEM_MTU_MIN_SIZE;
3492 if (bp->caps & MACB_CAPS_JUMBO)
3493 dev->max_mtu = gem_readl(bp, JML) - ETH_HLEN - ETH_FCS_LEN;
3494 else
3495 dev->max_mtu = ETH_DATA_LEN;
3496
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003497 mac = of_get_mac_address(np);
Guenter Roeck50907042013-04-02 09:35:09 +00003498 if (mac)
Moritz Fischereefb52d2016-03-29 19:11:14 -07003499 ether_addr_copy(bp->dev->dev_addr, mac);
Guenter Roeck50907042013-04-02 09:35:09 +00003500 else
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +01003501 macb_get_hwaddr(bp);
frederic RODO6c36a702007-07-12 19:07:24 +02003502
Gregory CLEMENT5833e052015-12-11 11:34:53 +01003503 /* Power up the PHY if there is a GPIO reset */
Gregory CLEMENT270c4992015-12-17 10:51:04 +01003504 phy_node = of_get_next_available_child(np, NULL);
3505 if (phy_node) {
3506 int gpio = of_get_named_gpio(phy_node, "reset-gpios", 0);
Moritz Fischer64ec42f2016-03-29 19:11:12 -07003507
Charles Keepax0e3e7992016-03-28 13:47:42 +01003508 if (gpio_is_valid(gpio)) {
Gregory CLEMENT270c4992015-12-17 10:51:04 +01003509 bp->reset_gpio = gpio_to_desc(gpio);
Charles Keepax0e3e7992016-03-28 13:47:42 +01003510 gpiod_direction_output(bp->reset_gpio, 1);
3511 }
Gregory CLEMENT270c4992015-12-17 10:51:04 +01003512 }
3513 of_node_put(phy_node);
Gregory CLEMENT5833e052015-12-11 11:34:53 +01003514
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003515 err = of_get_phy_mode(np);
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +01003516 if (err < 0) {
Jingoo Hanc607a0d2013-08-30 14:12:21 +09003517 pdata = dev_get_platdata(&pdev->dev);
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +01003518 if (pdata && pdata->is_rmii)
3519 bp->phy_interface = PHY_INTERFACE_MODE_RMII;
3520 else
3521 bp->phy_interface = PHY_INTERFACE_MODE_MII;
3522 } else {
3523 bp->phy_interface = err;
3524 }
3525
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003526 /* IP specific init */
3527 err = init(pdev);
3528 if (err)
3529 goto err_out_free_netdev;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003530
Florian Fainellicf669662016-05-02 18:38:45 -07003531 err = macb_mii_init(bp);
3532 if (err)
3533 goto err_out_free_netdev;
3534
Philippe Reynes0a912812016-06-22 00:32:35 +02003535 phydev = dev->phydev;
Florian Fainellicf669662016-05-02 18:38:45 -07003536
3537 netif_carrier_off(dev);
3538
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003539 err = register_netdev(dev);
3540 if (err) {
3541 dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
Florian Fainellicf669662016-05-02 18:38:45 -07003542 goto err_out_unregister_mdio;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003543 }
3544
Florian Fainellicf669662016-05-02 18:38:45 -07003545 phy_attached_info(phydev);
Nicolas Ferre03fc4722012-07-03 23:14:13 +00003546
Bo Shen58798232014-09-13 01:57:49 +02003547 netdev_info(dev, "Cadence %s rev 0x%08x at 0x%08lx irq %d (%pM)\n",
3548 macb_is_gem(bp) ? "GEM" : "MACB", macb_readl(bp, MID),
3549 dev->base_addr, dev->irq, dev->dev_addr);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003550
3551 return 0;
3552
Florian Fainellicf669662016-05-02 18:38:45 -07003553err_out_unregister_mdio:
Philippe Reynes0a912812016-06-22 00:32:35 +02003554 phy_disconnect(dev->phydev);
Florian Fainellicf669662016-05-02 18:38:45 -07003555 mdiobus_unregister(bp->mii_bus);
Michael Grzeschik66ee6a02017-11-08 09:56:35 +01003556 of_node_put(bp->phy_node);
Michael Grzeschik9ce98142017-11-08 09:56:34 +01003557 if (np && of_phy_is_fixed_link(np))
3558 of_phy_deregister_fixed_link(np);
Florian Fainellicf669662016-05-02 18:38:45 -07003559 mdiobus_free(bp->mii_bus);
3560
3561 /* Shutdown the PHY if there is a GPIO reset */
3562 if (bp->reset_gpio)
3563 gpiod_set_value(bp->reset_gpio, 0);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003564
Cyrille Pitchencf250de2014-12-15 15:13:32 +01003565err_out_free_netdev:
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003566 free_netdev(dev);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003567
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003568err_disable_clocks:
3569 clk_disable_unprepare(tx_clk);
3570 clk_disable_unprepare(hclk);
3571 clk_disable_unprepare(pclk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303572 clk_disable_unprepare(rx_clk);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003573
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003574 return err;
3575}
3576
Nicolae Rosia9e86d7662015-01-22 17:31:05 +00003577static int macb_remove(struct platform_device *pdev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003578{
3579 struct net_device *dev;
3580 struct macb *bp;
Michael Grzeschik9ce98142017-11-08 09:56:34 +01003581 struct device_node *np = pdev->dev.of_node;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003582
3583 dev = platform_get_drvdata(pdev);
3584
3585 if (dev) {
3586 bp = netdev_priv(dev);
Philippe Reynes0a912812016-06-22 00:32:35 +02003587 if (dev->phydev)
3588 phy_disconnect(dev->phydev);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07003589 mdiobus_unregister(bp->mii_bus);
Michael Grzeschik9ce98142017-11-08 09:56:34 +01003590 if (np && of_phy_is_fixed_link(np))
3591 of_phy_deregister_fixed_link(np);
Nathan Sullivanfa6114d2016-10-07 10:13:22 -05003592 dev->phydev = NULL;
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07003593 mdiobus_free(bp->mii_bus);
Gregory CLEMENT5833e052015-12-11 11:34:53 +01003594
3595 /* Shutdown the PHY if there is a GPIO reset */
Charles Keepax0e3e7992016-03-28 13:47:42 +01003596 if (bp->reset_gpio)
3597 gpiod_set_value(bp->reset_gpio, 0);
Gregory CLEMENT5833e052015-12-11 11:34:53 +01003598
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003599 unregister_netdev(dev);
Cyrille Pitchen93b31f42015-03-07 07:23:31 +01003600 clk_disable_unprepare(bp->tx_clk);
Steffen Trumtrarace58012013-03-27 23:07:07 +00003601 clk_disable_unprepare(bp->hclk);
Steffen Trumtrarace58012013-03-27 23:07:07 +00003602 clk_disable_unprepare(bp->pclk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303603 clk_disable_unprepare(bp->rx_clk);
Michael Grzeschikdacdbb42017-06-23 16:54:10 +02003604 of_node_put(bp->phy_node);
Cyrille Pitchene965be72014-12-15 15:13:31 +01003605 free_netdev(dev);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003606 }
3607
3608 return 0;
3609}
3610
Michal Simekd23823d2015-01-23 09:36:03 +01003611static int __maybe_unused macb_suspend(struct device *dev)
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003612{
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08003613 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003614 struct net_device *netdev = platform_get_drvdata(pdev);
3615 struct macb *bp = netdev_priv(netdev);
3616
Nicolas Ferre03fc4722012-07-03 23:14:13 +00003617 netif_carrier_off(netdev);
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003618 netif_device_detach(netdev);
3619
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003620 if (bp->wol & MACB_WOL_ENABLED) {
3621 macb_writel(bp, IER, MACB_BIT(WOL));
3622 macb_writel(bp, WOL, MACB_BIT(MAG));
3623 enable_irq_wake(bp->queues[0].irq);
3624 } else {
3625 clk_disable_unprepare(bp->tx_clk);
3626 clk_disable_unprepare(bp->hclk);
3627 clk_disable_unprepare(bp->pclk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303628 clk_disable_unprepare(bp->rx_clk);
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003629 }
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003630
3631 return 0;
3632}
3633
Michal Simekd23823d2015-01-23 09:36:03 +01003634static int __maybe_unused macb_resume(struct device *dev)
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003635{
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08003636 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003637 struct net_device *netdev = platform_get_drvdata(pdev);
3638 struct macb *bp = netdev_priv(netdev);
3639
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003640 if (bp->wol & MACB_WOL_ENABLED) {
3641 macb_writel(bp, IDR, MACB_BIT(WOL));
3642 macb_writel(bp, WOL, 0);
3643 disable_irq_wake(bp->queues[0].irq);
3644 } else {
3645 clk_prepare_enable(bp->pclk);
3646 clk_prepare_enable(bp->hclk);
3647 clk_prepare_enable(bp->tx_clk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303648 clk_prepare_enable(bp->rx_clk);
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003649 }
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003650
3651 netif_device_attach(netdev);
3652
3653 return 0;
3654}
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003655
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08003656static SIMPLE_DEV_PM_OPS(macb_pm_ops, macb_suspend, macb_resume);
3657
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003658static struct platform_driver macb_driver = {
Nicolae Rosia9e86d7662015-01-22 17:31:05 +00003659 .probe = macb_probe,
3660 .remove = macb_remove,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003661 .driver = {
3662 .name = "macb",
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +01003663 .of_match_table = of_match_ptr(macb_dt_ids),
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08003664 .pm = &macb_pm_ops,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003665 },
3666};
3667
Nicolae Rosia9e86d7662015-01-22 17:31:05 +00003668module_platform_driver(macb_driver);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003669
3670MODULE_LICENSE("GPL");
Jamie Ilesf75ba502011-11-08 10:12:32 +00003671MODULE_DESCRIPTION("Cadence MACB/GEM Ethernet driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02003672MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Kay Sievers72abb462008-04-18 13:50:44 -07003673MODULE_ALIAS("platform:macb");