blob: f2efa32453521b5cb6b6851002bc6cbb6737724a [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorea52055e2011-02-23 09:58:39 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28/* ethtool support for ixgbe */
29
30#include <linux/types.h>
31#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070033#include <linux/pci.h>
34#include <linux/netdevice.h>
35#include <linux/ethtool.h>
36#include <linux/vmalloc.h>
37#include <linux/uaccess.h>
38
39#include "ixgbe.h"
40
41
42#define IXGBE_ALL_RAR_ENTRIES 16
43
Ajit Khaparde29c3a052009-10-13 01:47:33 +000044enum {NETDEV_STATS, IXGBE_STATS};
45
Auke Kok9a799d72007-09-15 14:07:45 -070046struct ixgbe_stats {
47 char stat_string[ETH_GSTRING_LEN];
Ajit Khaparde29c3a052009-10-13 01:47:33 +000048 int type;
Auke Kok9a799d72007-09-15 14:07:45 -070049 int sizeof_stat;
50 int stat_offset;
51};
52
Ajit Khaparde29c3a052009-10-13 01:47:33 +000053#define IXGBE_STAT(m) IXGBE_STATS, \
54 sizeof(((struct ixgbe_adapter *)0)->m), \
55 offsetof(struct ixgbe_adapter, m)
56#define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
Eric Dumazet55bad822010-07-23 13:44:21 +000057 sizeof(((struct rtnl_link_stats64 *)0)->m), \
58 offsetof(struct rtnl_link_stats64, m)
Ajit Khaparde29c3a052009-10-13 01:47:33 +000059
Auke Kok9a799d72007-09-15 14:07:45 -070060static struct ixgbe_stats ixgbe_gstrings_stats[] = {
Eric Dumazet55bad822010-07-23 13:44:21 +000061 {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
62 {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
63 {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
64 {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
Ben Greearaad71912009-09-30 12:08:16 +000065 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
66 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
67 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
68 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
Auke Kok9a799d72007-09-15 14:07:45 -070069 {"lsc_int", IXGBE_STAT(lsc_int)},
70 {"tx_busy", IXGBE_STAT(tx_busy)},
71 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
Eric Dumazet55bad822010-07-23 13:44:21 +000072 {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
73 {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
74 {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
75 {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
76 {"multicast", IXGBE_NETDEV_STAT(multicast)},
Auke Kok9a799d72007-09-15 14:07:45 -070077 {"broadcast", IXGBE_STAT(stats.bprc)},
78 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
Eric Dumazet55bad822010-07-23 13:44:21 +000079 {"collisions", IXGBE_NETDEV_STAT(collisions)},
80 {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
81 {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
82 {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +000083 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
84 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +000085 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
86 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
Eric Dumazet55bad822010-07-23 13:44:21 +000087 {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
88 {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
89 {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
90 {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
91 {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
92 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
Auke Kok9a799d72007-09-15 14:07:45 -070093 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
94 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
95 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
96 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
Auke Kok9a799d72007-09-15 14:07:45 -070097 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
98 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
99 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
100 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700101 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
Auke Kok9a799d72007-09-15 14:07:45 -0700102 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
103 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000104 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
Yi Zou6d455222009-05-13 13:12:16 +0000105#ifdef IXGBE_FCOE
106 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
107 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
108 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
109 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
110 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
111 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
112#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700113};
114
115#define IXGBE_QUEUE_STATS_LEN \
Wang Chen454d7c92008-11-12 23:37:49 -0800116 ((((struct ixgbe_adapter *)netdev_priv(netdev))->num_tx_queues + \
117 ((struct ixgbe_adapter *)netdev_priv(netdev))->num_rx_queues) * \
118 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700119#define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800120#define IXGBE_PB_STATS_LEN ( \
Wang Chen9d2f4722008-11-21 01:56:07 -0800121 (((struct ixgbe_adapter *)netdev_priv(netdev))->flags & \
Alexander Duyck2f90b862008-11-20 20:52:10 -0800122 IXGBE_FLAG_DCB_ENABLED) ? \
123 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
124 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
125 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
126 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
127 / sizeof(u64) : 0)
128#define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
129 IXGBE_PB_STATS_LEN + \
130 IXGBE_QUEUE_STATS_LEN)
Auke Kok9a799d72007-09-15 14:07:45 -0700131
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000132static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
133 "Register test (offline)", "Eeprom test (offline)",
134 "Interrupt test (offline)", "Loopback test (offline)",
135 "Link test (on/offline)"
136};
137#define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
138
Auke Kok9a799d72007-09-15 14:07:45 -0700139static int ixgbe_get_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700140 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700141{
142 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800143 struct ixgbe_hw *hw = &adapter->hw;
144 u32 link_speed = 0;
145 bool link_up;
Auke Kok9a799d72007-09-15 14:07:45 -0700146
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800147 ecmd->supported = SUPPORTED_10000baseT_Full;
148 ecmd->autoneg = AUTONEG_ENABLE;
Auke Kok9a799d72007-09-15 14:07:45 -0700149 ecmd->transceiver = XCVR_EXTERNAL;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000150 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000151 (hw->phy.multispeed_fiber)) {
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800152 ecmd->supported |= (SUPPORTED_1000baseT_Full |
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000153 SUPPORTED_Autoneg);
Auke Kok9a799d72007-09-15 14:07:45 -0700154
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000155 switch (hw->mac.type) {
156 case ixgbe_mac_X540:
157 ecmd->supported |= SUPPORTED_100baseT_Full;
158 break;
159 default:
160 break;
161 }
162
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000163 ecmd->advertising = ADVERTISED_Autoneg;
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000164 if (hw->phy.autoneg_advertised) {
165 if (hw->phy.autoneg_advertised &
166 IXGBE_LINK_SPEED_100_FULL)
167 ecmd->advertising |= ADVERTISED_100baseT_Full;
168 if (hw->phy.autoneg_advertised &
169 IXGBE_LINK_SPEED_10GB_FULL)
170 ecmd->advertising |= ADVERTISED_10000baseT_Full;
171 if (hw->phy.autoneg_advertised &
172 IXGBE_LINK_SPEED_1GB_FULL)
173 ecmd->advertising |= ADVERTISED_1000baseT_Full;
174 } else {
175 /*
176 * Default advertised modes in case
177 * phy.autoneg_advertised isn't set.
178 */
Don Skidmore7c5b832302009-03-31 21:33:02 +0000179 ecmd->advertising |= (ADVERTISED_10000baseT_Full |
180 ADVERTISED_1000baseT_Full);
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000181 if (hw->mac.type == ixgbe_mac_X540)
182 ecmd->advertising |= ADVERTISED_100baseT_Full;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000183 }
184
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000185 if (hw->phy.media_type == ixgbe_media_type_copper) {
186 ecmd->supported |= SUPPORTED_TP;
187 ecmd->advertising |= ADVERTISED_TP;
188 ecmd->port = PORT_TP;
189 } else {
190 ecmd->supported |= SUPPORTED_FIBRE;
191 ecmd->advertising |= ADVERTISED_FIBRE;
192 ecmd->port = PORT_FIBRE;
193 }
Don Skidmore1e336d02009-01-26 20:57:51 -0800194 } else if (hw->phy.media_type == ixgbe_media_type_backplane) {
195 /* Set as FIBRE until SERDES defined in kernel */
Mallikarjuna R Chilakala46a72b32009-08-25 04:47:11 +0000196 if (hw->device_id == IXGBE_DEV_ID_82598_BX) {
Don Skidmore2f21bdd2009-02-01 01:18:23 -0800197 ecmd->supported = (SUPPORTED_1000baseT_Full |
198 SUPPORTED_FIBRE);
199 ecmd->advertising = (ADVERTISED_1000baseT_Full |
200 ADVERTISED_FIBRE);
201 ecmd->port = PORT_FIBRE;
202 ecmd->autoneg = AUTONEG_DISABLE;
Alexander Duyck50d6c682010-11-16 19:27:05 -0800203 } else if ((hw->device_id == IXGBE_DEV_ID_82599_COMBO_BACKPLANE) ||
204 (hw->device_id == IXGBE_DEV_ID_82599_KX4_MEZZ)) {
205 ecmd->supported |= (SUPPORTED_1000baseT_Full |
206 SUPPORTED_Autoneg |
207 SUPPORTED_FIBRE);
208 ecmd->advertising = (ADVERTISED_10000baseT_Full |
209 ADVERTISED_1000baseT_Full |
210 ADVERTISED_Autoneg |
211 ADVERTISED_FIBRE);
212 ecmd->port = PORT_FIBRE;
Mallikarjuna R Chilakala46a72b32009-08-25 04:47:11 +0000213 } else {
214 ecmd->supported |= (SUPPORTED_1000baseT_Full |
215 SUPPORTED_FIBRE);
216 ecmd->advertising = (ADVERTISED_10000baseT_Full |
217 ADVERTISED_1000baseT_Full |
218 ADVERTISED_FIBRE);
219 ecmd->port = PORT_FIBRE;
Don Skidmore1e336d02009-01-26 20:57:51 -0800220 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800221 } else {
222 ecmd->supported |= SUPPORTED_FIBRE;
223 ecmd->advertising = (ADVERTISED_10000baseT_Full |
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700224 ADVERTISED_FIBRE);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800225 ecmd->port = PORT_FIBRE;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700226 ecmd->autoneg = AUTONEG_DISABLE;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800227 }
228
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000229 /* Get PHY type */
230 switch (adapter->hw.phy.type) {
231 case ixgbe_phy_tn:
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800232 case ixgbe_phy_aq:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000233 case ixgbe_phy_cu_unknown:
234 /* Copper 10G-BASET */
235 ecmd->port = PORT_TP;
236 break;
237 case ixgbe_phy_qt:
238 ecmd->port = PORT_FIBRE;
239 break;
240 case ixgbe_phy_nl:
Don Skidmoreea0a04d2010-05-18 16:00:13 +0000241 case ixgbe_phy_sfp_passive_tyco:
242 case ixgbe_phy_sfp_passive_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000243 case ixgbe_phy_sfp_ftl:
244 case ixgbe_phy_sfp_avago:
245 case ixgbe_phy_sfp_intel:
246 case ixgbe_phy_sfp_unknown:
247 switch (adapter->hw.phy.sfp_type) {
248 /* SFP+ devices, further checking needed */
249 case ixgbe_sfp_type_da_cu:
250 case ixgbe_sfp_type_da_cu_core0:
251 case ixgbe_sfp_type_da_cu_core1:
252 ecmd->port = PORT_DA;
253 break;
254 case ixgbe_sfp_type_sr:
255 case ixgbe_sfp_type_lr:
256 case ixgbe_sfp_type_srlr_core0:
257 case ixgbe_sfp_type_srlr_core1:
258 ecmd->port = PORT_FIBRE;
259 break;
260 case ixgbe_sfp_type_not_present:
261 ecmd->port = PORT_NONE;
262 break;
Don Skidmorecb836a92010-06-29 18:30:59 +0000263 case ixgbe_sfp_type_1g_cu_core0:
264 case ixgbe_sfp_type_1g_cu_core1:
265 ecmd->port = PORT_TP;
266 ecmd->supported = SUPPORTED_TP;
267 ecmd->advertising = (ADVERTISED_1000baseT_Full |
268 ADVERTISED_TP);
269 break;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000270 case ixgbe_sfp_type_unknown:
271 default:
272 ecmd->port = PORT_OTHER;
273 break;
274 }
275 break;
276 case ixgbe_phy_xaui:
277 ecmd->port = PORT_NONE;
278 break;
279 case ixgbe_phy_unknown:
280 case ixgbe_phy_generic:
281 case ixgbe_phy_sfp_unsupported:
282 default:
283 ecmd->port = PORT_OTHER;
284 break;
285 }
286
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700287 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800288 if (link_up) {
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000289 switch (link_speed) {
290 case IXGBE_LINK_SPEED_10GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000291 ethtool_cmd_speed_set(ecmd, SPEED_10000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000292 break;
293 case IXGBE_LINK_SPEED_1GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000294 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000295 break;
296 case IXGBE_LINK_SPEED_100_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000297 ethtool_cmd_speed_set(ecmd, SPEED_100);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000298 break;
299 default:
300 break;
301 }
Auke Kok9a799d72007-09-15 14:07:45 -0700302 ecmd->duplex = DUPLEX_FULL;
303 } else {
David Decotigny70739492011-04-27 18:32:40 +0000304 ethtool_cmd_speed_set(ecmd, -1);
Auke Kok9a799d72007-09-15 14:07:45 -0700305 ecmd->duplex = -1;
306 }
307
Auke Kok9a799d72007-09-15 14:07:45 -0700308 return 0;
309}
310
311static int ixgbe_set_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700312 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700313{
314 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800315 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700316 u32 advertised, old;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000317 s32 err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700318
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000319 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000320 (hw->phy.multispeed_fiber)) {
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700321 /* 10000/copper and 1000/copper must autoneg
322 * this function does not support any duplex forcing, but can
323 * limit the advertising of the adapter to only 10000 or 1000 */
324 if (ecmd->autoneg == AUTONEG_DISABLE)
325 return -EINVAL;
326
327 old = hw->phy.autoneg_advertised;
328 advertised = 0;
329 if (ecmd->advertising & ADVERTISED_10000baseT_Full)
330 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
331
332 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
333 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
334
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000335 if (ecmd->advertising & ADVERTISED_100baseT_Full)
336 advertised |= IXGBE_LINK_SPEED_100_FULL;
337
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700338 if (old == advertised)
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000339 return err;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700340 /* this sets the link speed and restarts auto-neg */
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000341 hw->mac.autotry_restart = true;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000342 err = hw->mac.ops.setup_link(hw, advertised, true, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700343 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +0000344 e_info(probe, "setup link failed with code %d\n", err);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000345 hw->mac.ops.setup_link(hw, old, true, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700346 }
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000347 } else {
348 /* in this case we currently only support 10Gb/FULL */
David Decotigny25db0332011-04-27 18:32:39 +0000349 u32 speed = ethtool_cmd_speed(ecmd);
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000350 if ((ecmd->autoneg == AUTONEG_ENABLE) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000351 (ecmd->advertising != ADVERTISED_10000baseT_Full) ||
David Decotigny25db0332011-04-27 18:32:39 +0000352 (speed + ecmd->duplex != SPEED_10000 + DUPLEX_FULL))
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000353 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700354 }
355
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000356 return err;
Auke Kok9a799d72007-09-15 14:07:45 -0700357}
358
359static void ixgbe_get_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700360 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700361{
362 struct ixgbe_adapter *adapter = netdev_priv(netdev);
363 struct ixgbe_hw *hw = &adapter->hw;
364
Don Skidmore71fd5702009-03-31 21:35:05 +0000365 /*
366 * Flow Control Autoneg isn't on if
367 * - we didn't ask for it OR
368 * - it failed, we know this by tx & rx being off
369 */
370 if (hw->fc.disable_fc_autoneg ||
371 (hw->fc.current_mode == ixgbe_fc_none))
372 pause->autoneg = 0;
373 else
374 pause->autoneg = 1;
Auke Kok9a799d72007-09-15 14:07:45 -0700375
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800376 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700377 pause->rx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800378 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700379 pause->tx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800380 } else if (hw->fc.current_mode == ixgbe_fc_full) {
Auke Kok9a799d72007-09-15 14:07:45 -0700381 pause->rx_pause = 1;
382 pause->tx_pause = 1;
Alexander Duyck673ac602010-11-16 19:27:05 -0800383#ifdef CONFIG_DCB
384 } else if (hw->fc.current_mode == ixgbe_fc_pfc) {
385 pause->rx_pause = 0;
386 pause->tx_pause = 0;
387#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700388 }
389}
390
391static int ixgbe_set_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700392 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700393{
394 struct ixgbe_adapter *adapter = netdev_priv(netdev);
395 struct ixgbe_hw *hw = &adapter->hw;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000396 struct ixgbe_fc_info fc;
Auke Kok9a799d72007-09-15 14:07:45 -0700397
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000398#ifdef CONFIG_DCB
399 if (adapter->dcb_cfg.pfc_mode_enable ||
400 ((hw->mac.type == ixgbe_mac_82598EB) &&
401 (adapter->flags & IXGBE_FLAG_DCB_ENABLED)))
402 return -EINVAL;
403
404#endif
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000405 fc = hw->fc;
406
Don Skidmore71fd5702009-03-31 21:35:05 +0000407 if (pause->autoneg != AUTONEG_ENABLE)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000408 fc.disable_fc_autoneg = true;
Don Skidmore71fd5702009-03-31 21:35:05 +0000409 else
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000410 fc.disable_fc_autoneg = false;
Don Skidmore71fd5702009-03-31 21:35:05 +0000411
Don Skidmore1c4f0ef2010-04-27 11:31:06 +0000412 if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000413 fc.requested_mode = ixgbe_fc_full;
Auke Kok9a799d72007-09-15 14:07:45 -0700414 else if (pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000415 fc.requested_mode = ixgbe_fc_rx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700416 else if (!pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000417 fc.requested_mode = ixgbe_fc_tx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700418 else if (!pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000419 fc.requested_mode = ixgbe_fc_none;
Ayyappan Veeraiyan9c83b0702008-02-01 15:58:59 -0800420 else
421 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700422
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000423#ifdef CONFIG_DCB
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000424 adapter->last_lfc_mode = fc.requested_mode;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000425#endif
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000426
427 /* if the thing changed then we'll update and use new autoneg */
428 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
429 hw->fc = fc;
430 if (netif_running(netdev))
431 ixgbe_reinit_locked(adapter);
432 else
433 ixgbe_reset(adapter);
434 }
Auke Kok9a799d72007-09-15 14:07:45 -0700435
436 return 0;
437}
438
439static u32 ixgbe_get_rx_csum(struct net_device *netdev)
440{
441 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Eric Dumazet807540b2010-09-23 05:40:09 +0000442 return adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -0700443}
444
445static int ixgbe_set_rx_csum(struct net_device *netdev, u32 data)
446{
447 struct ixgbe_adapter *adapter = netdev_priv(netdev);
448 if (data)
449 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
450 else
451 adapter->flags &= ~IXGBE_FLAG_RX_CSUM_ENABLED;
452
Auke Kok9a799d72007-09-15 14:07:45 -0700453 return 0;
454}
455
456static u32 ixgbe_get_tx_csum(struct net_device *netdev)
457{
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -0700458 return (netdev->features & NETIF_F_IP_CSUM) != 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700459}
460
461static int ixgbe_set_tx_csum(struct net_device *netdev, u32 data)
462{
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +0000463 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmoreb93a2222010-11-16 19:27:17 -0800464 u32 feature_list;
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +0000465
Don Skidmoreb93a2222010-11-16 19:27:17 -0800466 feature_list = (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
467 switch (adapter->hw.mac.type) {
468 case ixgbe_mac_82599EB:
469 case ixgbe_mac_X540:
470 feature_list |= NETIF_F_SCTP_CSUM;
471 break;
472 default:
473 break;
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +0000474 }
Don Skidmoreb93a2222010-11-16 19:27:17 -0800475 if (data)
476 netdev->features |= feature_list;
477 else
478 netdev->features &= ~feature_list;
Auke Kok9a799d72007-09-15 14:07:45 -0700479
480 return 0;
481}
482
483static int ixgbe_set_tso(struct net_device *netdev, u32 data)
484{
Auke Kok9a799d72007-09-15 14:07:45 -0700485 if (data) {
486 netdev->features |= NETIF_F_TSO;
487 netdev->features |= NETIF_F_TSO6;
488 } else {
489 netdev->features &= ~NETIF_F_TSO;
490 netdev->features &= ~NETIF_F_TSO6;
491 }
492 return 0;
493}
494
495static u32 ixgbe_get_msglevel(struct net_device *netdev)
496{
497 struct ixgbe_adapter *adapter = netdev_priv(netdev);
498 return adapter->msg_enable;
499}
500
501static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
502{
503 struct ixgbe_adapter *adapter = netdev_priv(netdev);
504 adapter->msg_enable = data;
505}
506
507static int ixgbe_get_regs_len(struct net_device *netdev)
508{
509#define IXGBE_REGS_LEN 1128
510 return IXGBE_REGS_LEN * sizeof(u32);
511}
512
513#define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
514
515static void ixgbe_get_regs(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700516 struct ethtool_regs *regs, void *p)
Auke Kok9a799d72007-09-15 14:07:45 -0700517{
518 struct ixgbe_adapter *adapter = netdev_priv(netdev);
519 struct ixgbe_hw *hw = &adapter->hw;
520 u32 *regs_buff = p;
521 u8 i;
522
523 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
524
525 regs->version = (1 << 24) | hw->revision_id << 16 | hw->device_id;
526
527 /* General Registers */
528 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
529 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
530 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
531 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
532 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
533 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
534 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
535 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
536
537 /* NVM Register */
538 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC);
539 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
540 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA);
541 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
542 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
543 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
544 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
545 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
546 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
547 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC);
548
549 /* Interrupt */
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700550 /* don't read EICR because it can clear interrupt causes, instead
551 * read EICS which is a shadow but doesn't clear EICR */
552 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
Auke Kok9a799d72007-09-15 14:07:45 -0700553 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
554 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
555 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
556 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
557 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
558 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
559 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
560 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
561 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700562 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700563 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
564
565 /* Flow Control */
566 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
567 regs_buff[31] = IXGBE_READ_REG(hw, IXGBE_FCTTV(0));
568 regs_buff[32] = IXGBE_READ_REG(hw, IXGBE_FCTTV(1));
569 regs_buff[33] = IXGBE_READ_REG(hw, IXGBE_FCTTV(2));
570 regs_buff[34] = IXGBE_READ_REG(hw, IXGBE_FCTTV(3));
Alexander Duyckbd508172010-11-16 19:27:03 -0800571 for (i = 0; i < 8; i++) {
572 switch (hw->mac.type) {
573 case ixgbe_mac_82598EB:
574 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
575 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
576 break;
577 case ixgbe_mac_82599EB:
578 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL_82599(i));
579 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
580 break;
581 default:
582 break;
583 }
584 }
Auke Kok9a799d72007-09-15 14:07:45 -0700585 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
586 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
587
588 /* Receive DMA */
589 for (i = 0; i < 64; i++)
590 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
591 for (i = 0; i < 64; i++)
592 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
593 for (i = 0; i < 64; i++)
594 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
595 for (i = 0; i < 64; i++)
596 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
597 for (i = 0; i < 64; i++)
598 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
599 for (i = 0; i < 64; i++)
600 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
601 for (i = 0; i < 16; i++)
602 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
603 for (i = 0; i < 16; i++)
604 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
605 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
606 for (i = 0; i < 8; i++)
607 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
608 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
609 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
610
611 /* Receive */
612 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
613 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
614 for (i = 0; i < 16; i++)
615 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
616 for (i = 0; i < 16; i++)
617 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700618 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700619 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
620 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
621 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
622 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
623 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
624 for (i = 0; i < 8; i++)
625 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
626 for (i = 0; i < 8; i++)
627 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
628 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
629
630 /* Transmit */
631 for (i = 0; i < 32; i++)
632 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
633 for (i = 0; i < 32; i++)
634 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
635 for (i = 0; i < 32; i++)
636 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
637 for (i = 0; i < 32; i++)
638 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
639 for (i = 0; i < 32; i++)
640 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
641 for (i = 0; i < 32; i++)
642 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
643 for (i = 0; i < 32; i++)
644 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
645 for (i = 0; i < 32; i++)
646 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
647 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
648 for (i = 0; i < 16; i++)
649 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
650 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
651 for (i = 0; i < 8; i++)
652 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
653 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
654
655 /* Wake Up */
656 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
657 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
658 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
659 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
660 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
661 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
662 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
663 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000664 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700665
Alexander Duyck673ac602010-11-16 19:27:05 -0800666 /* DCB */
Auke Kok9a799d72007-09-15 14:07:45 -0700667 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS);
668 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
669 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS);
670 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
671 for (i = 0; i < 8; i++)
672 regs_buff[833 + i] = IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
673 for (i = 0; i < 8; i++)
674 regs_buff[841 + i] = IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
675 for (i = 0; i < 8; i++)
676 regs_buff[849 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
677 for (i = 0; i < 8; i++)
678 regs_buff[857 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
679 for (i = 0; i < 8; i++)
680 regs_buff[865 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i));
681 for (i = 0; i < 8; i++)
682 regs_buff[873 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i));
683
684 /* Statistics */
685 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
686 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
687 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
688 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
689 for (i = 0; i < 8; i++)
690 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
691 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
692 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
693 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
694 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
695 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
696 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
697 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
698 for (i = 0; i < 8; i++)
699 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
700 for (i = 0; i < 8; i++)
701 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
702 for (i = 0; i < 8; i++)
703 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
704 for (i = 0; i < 8; i++)
705 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
706 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
707 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
708 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
709 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
710 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
711 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
712 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
713 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
714 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
715 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
716 regs_buff[942] = IXGBE_GET_STAT(adapter, gorc);
717 regs_buff[944] = IXGBE_GET_STAT(adapter, gotc);
718 for (i = 0; i < 8; i++)
719 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
720 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
721 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
722 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
723 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
724 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
725 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
726 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
727 regs_buff[961] = IXGBE_GET_STAT(adapter, tor);
728 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
729 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
730 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
731 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
732 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
733 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
734 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
735 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
736 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
737 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
738 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
739 for (i = 0; i < 16; i++)
740 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
741 for (i = 0; i < 16; i++)
742 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
743 for (i = 0; i < 16; i++)
744 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
745 for (i = 0; i < 16; i++)
746 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
747
748 /* MAC */
749 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
750 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
751 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
752 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
753 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
754 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
755 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
756 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
757 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
758 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
759 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
760 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
761 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
762 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
763 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
764 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
765 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
766 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
767 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
768 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
769 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
770 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
771 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
772 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
773 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
774 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
775 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
776 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
777 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
778 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
779 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
780 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
781 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
782
783 /* Diagnostic */
784 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
785 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700786 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700787 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700788 for (i = 0; i < 4; i++)
789 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700790 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
791 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
792 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700793 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700794 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700795 for (i = 0; i < 4; i++)
796 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700797 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
798 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
799 regs_buff[1102] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA0);
800 regs_buff[1103] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA1);
801 regs_buff[1104] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA2);
802 regs_buff[1105] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA3);
803 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
804 regs_buff[1107] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA0);
805 regs_buff[1108] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA1);
806 regs_buff[1109] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA2);
807 regs_buff[1110] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA3);
808 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700809 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700810 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
811 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
812 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
813 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
814 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
815 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
816 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
817 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
818 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
819}
820
821static int ixgbe_get_eeprom_len(struct net_device *netdev)
822{
823 struct ixgbe_adapter *adapter = netdev_priv(netdev);
824 return adapter->hw.eeprom.word_size * 2;
825}
826
827static int ixgbe_get_eeprom(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700828 struct ethtool_eeprom *eeprom, u8 *bytes)
Auke Kok9a799d72007-09-15 14:07:45 -0700829{
830 struct ixgbe_adapter *adapter = netdev_priv(netdev);
831 struct ixgbe_hw *hw = &adapter->hw;
832 u16 *eeprom_buff;
833 int first_word, last_word, eeprom_len;
834 int ret_val = 0;
835 u16 i;
836
837 if (eeprom->len == 0)
838 return -EINVAL;
839
840 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
841
842 first_word = eeprom->offset >> 1;
843 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
844 eeprom_len = last_word - first_word + 1;
845
846 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
847 if (!eeprom_buff)
848 return -ENOMEM;
849
Emil Tantilov68c70052011-04-20 08:49:06 +0000850 ret_val = hw->eeprom.ops.read_buffer(hw, first_word, eeprom_len,
851 eeprom_buff);
Auke Kok9a799d72007-09-15 14:07:45 -0700852
853 /* Device's eeprom is always little-endian, word addressable */
854 for (i = 0; i < eeprom_len; i++)
855 le16_to_cpus(&eeprom_buff[i]);
856
857 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
858 kfree(eeprom_buff);
859
860 return ret_val;
861}
862
863static void ixgbe_get_drvinfo(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700864 struct ethtool_drvinfo *drvinfo)
Auke Kok9a799d72007-09-15 14:07:45 -0700865{
866 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800867 char firmware_version[32];
Auke Kok9a799d72007-09-15 14:07:45 -0700868
Don Skidmore9fe93af2010-12-03 09:33:54 +0000869 strncpy(drvinfo->driver, ixgbe_driver_name,
870 sizeof(drvinfo->driver) - 1);
Don Skidmore083fc582010-08-19 13:33:16 +0000871 strncpy(drvinfo->version, ixgbe_driver_version,
Don Skidmore9fe93af2010-12-03 09:33:54 +0000872 sizeof(drvinfo->version) - 1);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800873
Don Skidmore083fc582010-08-19 13:33:16 +0000874 snprintf(firmware_version, sizeof(firmware_version), "%d.%d-%d",
875 (adapter->eeprom_version & 0xF000) >> 12,
876 (adapter->eeprom_version & 0x0FF0) >> 4,
877 adapter->eeprom_version & 0x000F);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800878
Don Skidmore083fc582010-08-19 13:33:16 +0000879 strncpy(drvinfo->fw_version, firmware_version,
880 sizeof(drvinfo->fw_version));
881 strncpy(drvinfo->bus_info, pci_name(adapter->pdev),
882 sizeof(drvinfo->bus_info));
Auke Kok9a799d72007-09-15 14:07:45 -0700883 drvinfo->n_stats = IXGBE_STATS_LEN;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000884 drvinfo->testinfo_len = IXGBE_TEST_LEN;
Auke Kok9a799d72007-09-15 14:07:45 -0700885 drvinfo->regdump_len = ixgbe_get_regs_len(netdev);
886}
887
888static void ixgbe_get_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700889 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700890{
891 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000892 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
893 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
Auke Kok9a799d72007-09-15 14:07:45 -0700894
895 ring->rx_max_pending = IXGBE_MAX_RXD;
896 ring->tx_max_pending = IXGBE_MAX_TXD;
897 ring->rx_mini_max_pending = 0;
898 ring->rx_jumbo_max_pending = 0;
899 ring->rx_pending = rx_ring->count;
900 ring->tx_pending = tx_ring->count;
901 ring->rx_mini_pending = 0;
902 ring->rx_jumbo_pending = 0;
903}
904
905static int ixgbe_set_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700906 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700907{
908 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000909 struct ixgbe_ring *temp_tx_ring, *temp_rx_ring;
Alexander Duyck759884b2009-10-26 11:32:05 +0000910 int i, err = 0;
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700911 u32 new_rx_count, new_tx_count;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000912 bool need_update = false;
Auke Kok9a799d72007-09-15 14:07:45 -0700913
914 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
915 return -EINVAL;
916
917 new_rx_count = max(ring->rx_pending, (u32)IXGBE_MIN_RXD);
918 new_rx_count = min(new_rx_count, (u32)IXGBE_MAX_RXD);
919 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
920
921 new_tx_count = max(ring->tx_pending, (u32)IXGBE_MIN_TXD);
922 new_tx_count = min(new_tx_count, (u32)IXGBE_MAX_TXD);
923 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
924
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000925 if ((new_tx_count == adapter->tx_ring[0]->count) &&
926 (new_rx_count == adapter->rx_ring[0]->count)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700927 /* nothing to do */
928 return 0;
929 }
930
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800931 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +0000932 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800933
Alexander Duyck759884b2009-10-26 11:32:05 +0000934 if (!netif_running(adapter->netdev)) {
935 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000936 adapter->tx_ring[i]->count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000937 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000938 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000939 adapter->tx_ring_count = new_tx_count;
940 adapter->rx_ring_count = new_rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000941 goto clear_reset;
Alexander Duyck759884b2009-10-26 11:32:05 +0000942 }
943
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000944 temp_tx_ring = vmalloc(adapter->num_tx_queues * sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000945 if (!temp_tx_ring) {
946 err = -ENOMEM;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000947 goto clear_reset;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000948 }
949
950 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -0700951 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000952 memcpy(&temp_tx_ring[i], adapter->tx_ring[i],
953 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000954 temp_tx_ring[i].count = new_tx_count;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800955 err = ixgbe_setup_tx_resources(&temp_tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -0700956 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700957 while (i) {
958 i--;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800959 ixgbe_free_tx_resources(&temp_tx_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700960 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000961 goto clear_reset;
Auke Kok9a799d72007-09-15 14:07:45 -0700962 }
Auke Kok9a799d72007-09-15 14:07:45 -0700963 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000964 need_update = true;
Auke Kok9a799d72007-09-15 14:07:45 -0700965 }
966
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000967 temp_rx_ring = vmalloc(adapter->num_rx_queues * sizeof(struct ixgbe_ring));
968 if (!temp_rx_ring) {
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000969 err = -ENOMEM;
970 goto err_setup;
Peter P Waskiewicz Jrd3fa47212008-12-26 01:36:33 -0800971 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700972
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000973 if (new_rx_count != adapter->rx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -0700974 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000975 memcpy(&temp_rx_ring[i], adapter->rx_ring[i],
976 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000977 temp_rx_ring[i].count = new_rx_count;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800978 err = ixgbe_setup_rx_resources(&temp_rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -0700979 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700980 while (i) {
981 i--;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800982 ixgbe_free_rx_resources(&temp_rx_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700983 }
Auke Kok9a799d72007-09-15 14:07:45 -0700984 goto err_setup;
985 }
Auke Kok9a799d72007-09-15 14:07:45 -0700986 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000987 need_update = true;
988 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700989
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000990 /* if rings need to be updated, here's the place to do it in one shot */
991 if (need_update) {
Alexander Duyck759884b2009-10-26 11:32:05 +0000992 ixgbe_down(adapter);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000993
994 /* tx */
995 if (new_tx_count != adapter->tx_ring_count) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000996 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800997 ixgbe_free_tx_resources(adapter->tx_ring[i]);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000998 memcpy(adapter->tx_ring[i], &temp_tx_ring[i],
999 sizeof(struct ixgbe_ring));
1000 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001001 adapter->tx_ring_count = new_tx_count;
1002 }
1003
1004 /* rx */
1005 if (new_rx_count != adapter->rx_ring_count) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001006 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001007 ixgbe_free_rx_resources(adapter->rx_ring[i]);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001008 memcpy(adapter->rx_ring[i], &temp_rx_ring[i],
1009 sizeof(struct ixgbe_ring));
1010 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001011 adapter->rx_ring_count = new_rx_count;
1012 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001013 ixgbe_up(adapter);
Alexander Duyck759884b2009-10-26 11:32:05 +00001014 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001015
1016 vfree(temp_rx_ring);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001017err_setup:
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001018 vfree(temp_tx_ring);
1019clear_reset:
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001020 clear_bit(__IXGBE_RESETTING, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07001021 return err;
1022}
1023
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001024static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
Auke Kok9a799d72007-09-15 14:07:45 -07001025{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001026 switch (sset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001027 case ETH_SS_TEST:
1028 return IXGBE_TEST_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001029 case ETH_SS_STATS:
1030 return IXGBE_STATS_LEN;
1031 default:
1032 return -EOPNOTSUPP;
1033 }
Auke Kok9a799d72007-09-15 14:07:45 -07001034}
1035
1036static void ixgbe_get_ethtool_stats(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001037 struct ethtool_stats *stats, u64 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001038{
1039 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Eric Dumazet28172732010-07-07 14:58:56 -07001040 struct rtnl_link_stats64 temp;
1041 const struct rtnl_link_stats64 *net_stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +00001042 unsigned int start;
1043 struct ixgbe_ring *ring;
1044 int i, j;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001045 char *p = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001046
1047 ixgbe_update_stats(adapter);
Eric Dumazet28172732010-07-07 14:58:56 -07001048 net_stats = dev_get_stats(netdev, &temp);
Auke Kok9a799d72007-09-15 14:07:45 -07001049 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001050 switch (ixgbe_gstrings_stats[i].type) {
1051 case NETDEV_STATS:
Eric Dumazet28172732010-07-07 14:58:56 -07001052 p = (char *) net_stats +
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001053 ixgbe_gstrings_stats[i].stat_offset;
1054 break;
1055 case IXGBE_STATS:
1056 p = (char *) adapter +
1057 ixgbe_gstrings_stats[i].stat_offset;
1058 break;
1059 }
1060
Auke Kok9a799d72007-09-15 14:07:45 -07001061 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001062 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
Auke Kok9a799d72007-09-15 14:07:45 -07001063 }
1064 for (j = 0; j < adapter->num_tx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001065 ring = adapter->tx_ring[j];
1066 do {
1067 start = u64_stats_fetch_begin_bh(&ring->syncp);
1068 data[i] = ring->stats.packets;
1069 data[i+1] = ring->stats.bytes;
1070 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
1071 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001072 }
1073 for (j = 0; j < adapter->num_rx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001074 ring = adapter->rx_ring[j];
1075 do {
1076 start = u64_stats_fetch_begin_bh(&ring->syncp);
1077 data[i] = ring->stats.packets;
1078 data[i+1] = ring->stats.bytes;
1079 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
1080 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001081 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08001082 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
1083 for (j = 0; j < MAX_TX_PACKET_BUFFERS; j++) {
1084 data[i++] = adapter->stats.pxontxc[j];
1085 data[i++] = adapter->stats.pxofftxc[j];
1086 }
1087 for (j = 0; j < MAX_RX_PACKET_BUFFERS; j++) {
1088 data[i++] = adapter->stats.pxonrxc[j];
1089 data[i++] = adapter->stats.pxoffrxc[j];
1090 }
1091 }
Auke Kok9a799d72007-09-15 14:07:45 -07001092}
1093
1094static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001095 u8 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001096{
1097 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001098 char *p = (char *)data;
Auke Kok9a799d72007-09-15 14:07:45 -07001099 int i;
1100
1101 switch (stringset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001102 case ETH_SS_TEST:
1103 memcpy(data, *ixgbe_gstrings_test,
1104 IXGBE_TEST_LEN * ETH_GSTRING_LEN);
1105 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001106 case ETH_SS_STATS:
1107 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1108 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1109 ETH_GSTRING_LEN);
1110 p += ETH_GSTRING_LEN;
1111 }
1112 for (i = 0; i < adapter->num_tx_queues; i++) {
1113 sprintf(p, "tx_queue_%u_packets", i);
1114 p += ETH_GSTRING_LEN;
1115 sprintf(p, "tx_queue_%u_bytes", i);
1116 p += ETH_GSTRING_LEN;
1117 }
1118 for (i = 0; i < adapter->num_rx_queues; i++) {
1119 sprintf(p, "rx_queue_%u_packets", i);
1120 p += ETH_GSTRING_LEN;
1121 sprintf(p, "rx_queue_%u_bytes", i);
1122 p += ETH_GSTRING_LEN;
1123 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08001124 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
1125 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
1126 sprintf(p, "tx_pb_%u_pxon", i);
Don Skidmorebfb8cc32008-12-21 20:11:04 -08001127 p += ETH_GSTRING_LEN;
1128 sprintf(p, "tx_pb_%u_pxoff", i);
1129 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001130 }
1131 for (i = 0; i < MAX_RX_PACKET_BUFFERS; i++) {
Don Skidmorebfb8cc32008-12-21 20:11:04 -08001132 sprintf(p, "rx_pb_%u_pxon", i);
1133 p += ETH_GSTRING_LEN;
1134 sprintf(p, "rx_pb_%u_pxoff", i);
1135 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001136 }
1137 }
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001138 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9a799d72007-09-15 14:07:45 -07001139 break;
1140 }
1141}
1142
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001143static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1144{
1145 struct ixgbe_hw *hw = &adapter->hw;
1146 bool link_up;
1147 u32 link_speed = 0;
1148 *data = 0;
1149
1150 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1151 if (link_up)
1152 return *data;
1153 else
1154 *data = 1;
1155 return *data;
1156}
1157
1158/* ethtool register test data */
1159struct ixgbe_reg_test {
1160 u16 reg;
1161 u8 array_len;
1162 u8 test_type;
1163 u32 mask;
1164 u32 write;
1165};
1166
1167/* In the hardware, registers are laid out either singly, in arrays
1168 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1169 * most tests take place on arrays or single registers (handled
1170 * as a single-element array) and special-case the tables.
1171 * Table tests are always pattern tests.
1172 *
1173 * We also make provision for some required setup steps by specifying
1174 * registers to be written without any read-back testing.
1175 */
1176
1177#define PATTERN_TEST 1
1178#define SET_READ_TEST 2
1179#define WRITE_NO_TEST 3
1180#define TABLE32_TEST 4
1181#define TABLE64_TEST_LO 5
1182#define TABLE64_TEST_HI 6
1183
1184/* default 82599 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001185static const struct ixgbe_reg_test reg_test_82599[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001186 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1187 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1188 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1189 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1190 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1191 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1192 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1193 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1194 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1195 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1196 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1197 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1198 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1199 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1200 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1201 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1202 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1203 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1204 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1205 { 0, 0, 0, 0 }
1206};
1207
1208/* default 82598 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001209static const struct ixgbe_reg_test reg_test_82598[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001210 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1211 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1212 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1213 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1214 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1215 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1216 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1217 /* Enable all four RX queues before testing. */
1218 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1219 /* RDH is read-only for 82598, only test RDT. */
1220 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1221 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1222 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1223 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1224 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1225 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1226 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1227 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1228 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1229 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1230 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1231 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1232 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1233 { 0, 0, 0, 0 }
1234};
1235
Emil Tantilov95a46012011-04-14 07:46:41 +00001236static bool reg_pattern_test(struct ixgbe_adapter *adapter, u64 *data, int reg,
1237 u32 mask, u32 write)
1238{
1239 u32 pat, val, before;
1240 static const u32 test_pattern[] = {
1241 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
Jeff Kirsher66744502010-12-01 19:59:50 +00001242
Emil Tantilov95a46012011-04-14 07:46:41 +00001243 for (pat = 0; pat < ARRAY_SIZE(test_pattern); pat++) {
1244 before = readl(adapter->hw.hw_addr + reg);
1245 writel((test_pattern[pat] & write),
1246 (adapter->hw.hw_addr + reg));
1247 val = readl(adapter->hw.hw_addr + reg);
1248 if (val != (test_pattern[pat] & write & mask)) {
1249 e_err(drv, "pattern test reg %04X failed: got "
1250 "0x%08X expected 0x%08X\n",
1251 reg, val, (test_pattern[pat] & write & mask));
1252 *data = reg;
1253 writel(before, adapter->hw.hw_addr + reg);
1254 return 1;
1255 }
1256 writel(before, adapter->hw.hw_addr + reg);
1257 }
1258 return 0;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001259}
1260
Emil Tantilov95a46012011-04-14 07:46:41 +00001261static bool reg_set_and_check(struct ixgbe_adapter *adapter, u64 *data, int reg,
1262 u32 mask, u32 write)
1263{
1264 u32 val, before;
1265 before = readl(adapter->hw.hw_addr + reg);
1266 writel((write & mask), (adapter->hw.hw_addr + reg));
1267 val = readl(adapter->hw.hw_addr + reg);
1268 if ((write & mask) != (val & mask)) {
1269 e_err(drv, "set/check reg %04X test failed: got 0x%08X "
1270 "expected 0x%08X\n", reg, (val & mask), (write & mask));
1271 *data = reg;
1272 writel(before, (adapter->hw.hw_addr + reg));
1273 return 1;
1274 }
1275 writel(before, (adapter->hw.hw_addr + reg));
1276 return 0;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001277}
1278
Emil Tantilov95a46012011-04-14 07:46:41 +00001279#define REG_PATTERN_TEST(reg, mask, write) \
1280 do { \
1281 if (reg_pattern_test(adapter, data, reg, mask, write)) \
1282 return 1; \
1283 } while (0) \
1284
1285
1286#define REG_SET_AND_CHECK(reg, mask, write) \
1287 do { \
1288 if (reg_set_and_check(adapter, data, reg, mask, write)) \
1289 return 1; \
1290 } while (0) \
1291
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001292static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1293{
Jeff Kirsher66744502010-12-01 19:59:50 +00001294 const struct ixgbe_reg_test *test;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001295 u32 value, before, after;
1296 u32 i, toggle;
1297
Alexander Duyckbd508172010-11-16 19:27:03 -08001298 switch (adapter->hw.mac.type) {
1299 case ixgbe_mac_82598EB:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001300 toggle = 0x7FFFF3FF;
1301 test = reg_test_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08001302 break;
1303 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001304 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08001305 toggle = 0x7FFFF30F;
1306 test = reg_test_82599;
1307 break;
1308 default:
1309 *data = 1;
1310 return 1;
1311 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001312 }
1313
1314 /*
1315 * Because the status register is such a special case,
1316 * we handle it separately from the rest of the register
1317 * tests. Some bits are read-only, some toggle, and some
1318 * are writeable on newer MACs.
1319 */
1320 before = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS);
1321 value = (IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle);
1322 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, toggle);
1323 after = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle;
1324 if (value != after) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001325 e_err(drv, "failed STATUS register test got: 0x%08X "
1326 "expected: 0x%08X\n", after, value);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001327 *data = 1;
1328 return 1;
1329 }
1330 /* restore previous status */
1331 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, before);
1332
1333 /*
1334 * Perform the remainder of the register test, looping through
1335 * the test table until we either fail or reach the null entry.
1336 */
1337 while (test->reg) {
1338 for (i = 0; i < test->array_len; i++) {
1339 switch (test->test_type) {
1340 case PATTERN_TEST:
1341 REG_PATTERN_TEST(test->reg + (i * 0x40),
Emil Tantilov95a46012011-04-14 07:46:41 +00001342 test->mask,
1343 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001344 break;
1345 case SET_READ_TEST:
1346 REG_SET_AND_CHECK(test->reg + (i * 0x40),
Emil Tantilov95a46012011-04-14 07:46:41 +00001347 test->mask,
1348 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001349 break;
1350 case WRITE_NO_TEST:
1351 writel(test->write,
1352 (adapter->hw.hw_addr + test->reg)
1353 + (i * 0x40));
1354 break;
1355 case TABLE32_TEST:
1356 REG_PATTERN_TEST(test->reg + (i * 4),
Emil Tantilov95a46012011-04-14 07:46:41 +00001357 test->mask,
1358 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001359 break;
1360 case TABLE64_TEST_LO:
1361 REG_PATTERN_TEST(test->reg + (i * 8),
Emil Tantilov95a46012011-04-14 07:46:41 +00001362 test->mask,
1363 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001364 break;
1365 case TABLE64_TEST_HI:
1366 REG_PATTERN_TEST((test->reg + 4) + (i * 8),
Emil Tantilov95a46012011-04-14 07:46:41 +00001367 test->mask,
1368 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001369 break;
1370 }
1371 }
1372 test++;
1373 }
1374
1375 *data = 0;
1376 return 0;
1377}
1378
1379static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1380{
1381 struct ixgbe_hw *hw = &adapter->hw;
1382 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1383 *data = 1;
1384 else
1385 *data = 0;
1386 return *data;
1387}
1388
1389static irqreturn_t ixgbe_test_intr(int irq, void *data)
1390{
1391 struct net_device *netdev = (struct net_device *) data;
1392 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1393
1394 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1395
1396 return IRQ_HANDLED;
1397}
1398
1399static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1400{
1401 struct net_device *netdev = adapter->netdev;
1402 u32 mask, i = 0, shared_int = true;
1403 u32 irq = adapter->pdev->irq;
1404
1405 *data = 0;
1406
1407 /* Hook up test interrupt handler just for this test */
1408 if (adapter->msix_entries) {
1409 /* NOTE: we don't test MSI-X interrupts here, yet */
1410 return 0;
1411 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1412 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001413 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001414 netdev)) {
1415 *data = 1;
1416 return -1;
1417 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001418 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001419 netdev->name, netdev)) {
1420 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001421 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001422 netdev->name, netdev)) {
1423 *data = 1;
1424 return -1;
1425 }
Emil Tantilov396e7992010-07-01 20:05:12 +00001426 e_info(hw, "testing %s interrupt\n", shared_int ?
1427 "shared" : "unshared");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001428
1429 /* Disable all the interrupts */
1430 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Don Skidmore032b4322011-03-18 09:32:53 +00001431 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001432
1433 /* Test each interrupt */
1434 for (; i < 10; i++) {
1435 /* Interrupt to test */
1436 mask = 1 << i;
1437
1438 if (!shared_int) {
1439 /*
1440 * Disable the interrupts to be reported in
1441 * the cause register and then force the same
1442 * interrupt and see if one gets posted. If
1443 * an interrupt was posted to the bus, the
1444 * test failed.
1445 */
1446 adapter->test_icr = 0;
1447 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1448 ~mask & 0x00007FFF);
1449 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1450 ~mask & 0x00007FFF);
Don Skidmore032b4322011-03-18 09:32:53 +00001451 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001452
1453 if (adapter->test_icr & mask) {
1454 *data = 3;
1455 break;
1456 }
1457 }
1458
1459 /*
1460 * Enable the interrupt to be reported in the cause
1461 * register and then force the same interrupt and see
1462 * if one gets posted. If an interrupt was not posted
1463 * to the bus, the test failed.
1464 */
1465 adapter->test_icr = 0;
1466 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1467 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Don Skidmore032b4322011-03-18 09:32:53 +00001468 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001469
1470 if (!(adapter->test_icr &mask)) {
1471 *data = 4;
1472 break;
1473 }
1474
1475 if (!shared_int) {
1476 /*
1477 * Disable the other interrupts to be reported in
1478 * the cause register and then force the other
1479 * interrupts and see if any get posted. If
1480 * an interrupt was posted to the bus, the
1481 * test failed.
1482 */
1483 adapter->test_icr = 0;
1484 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1485 ~mask & 0x00007FFF);
1486 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1487 ~mask & 0x00007FFF);
Don Skidmore032b4322011-03-18 09:32:53 +00001488 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001489
1490 if (adapter->test_icr) {
1491 *data = 5;
1492 break;
1493 }
1494 }
1495 }
1496
1497 /* Disable all the interrupts */
1498 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Don Skidmore032b4322011-03-18 09:32:53 +00001499 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001500
1501 /* Unhook test interrupt handler */
1502 free_irq(irq, netdev);
1503
1504 return *data;
1505}
1506
1507static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1508{
1509 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1510 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1511 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001512 u32 reg_ctl;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001513
1514 /* shut down the DMA engines now so they can be reinitialized later */
1515
1516 /* first Rx */
1517 reg_ctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
1518 reg_ctl &= ~IXGBE_RXCTRL_RXEN;
1519 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, reg_ctl);
Yi Zou2d39d572011-01-06 14:29:56 +00001520 ixgbe_disable_rx_queue(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001521
1522 /* now Tx */
Alexander Duyck84418e32010-08-19 13:40:54 +00001523 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx));
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001524 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
Alexander Duyck84418e32010-08-19 13:40:54 +00001525 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx), reg_ctl);
1526
Alexander Duyckbd508172010-11-16 19:27:03 -08001527 switch (hw->mac.type) {
1528 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001529 case ixgbe_mac_X540:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001530 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1531 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1532 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
Alexander Duyckbd508172010-11-16 19:27:03 -08001533 break;
1534 default:
1535 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001536 }
1537
1538 ixgbe_reset(adapter);
1539
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001540 ixgbe_free_tx_resources(&adapter->test_tx_ring);
1541 ixgbe_free_rx_resources(&adapter->test_rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001542}
1543
1544static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1545{
1546 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1547 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001548 u32 rctl, reg_data;
Alexander Duyck84418e32010-08-19 13:40:54 +00001549 int ret_val;
1550 int err;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001551
1552 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001553 tx_ring->count = IXGBE_DEFAULT_TXD;
1554 tx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001555 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001556 tx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001557 tx_ring->reg_idx = adapter->tx_ring[0]->reg_idx;
1558 tx_ring->numa_node = adapter->node;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001559
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001560 err = ixgbe_setup_tx_resources(tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001561 if (err)
1562 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001563
Alexander Duyckbd508172010-11-16 19:27:03 -08001564 switch (adapter->hw.mac.type) {
1565 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001566 case ixgbe_mac_X540:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001567 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1568 reg_data |= IXGBE_DMATXCTL_TE;
1569 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
Alexander Duyckbd508172010-11-16 19:27:03 -08001570 break;
1571 default:
1572 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001573 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001574
Alexander Duyck84418e32010-08-19 13:40:54 +00001575 ixgbe_configure_tx_ring(adapter, tx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001576
1577 /* Setup Rx Descriptor ring and Rx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001578 rx_ring->count = IXGBE_DEFAULT_RXD;
1579 rx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001580 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001581 rx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001582 rx_ring->reg_idx = adapter->rx_ring[0]->reg_idx;
1583 rx_ring->rx_buf_len = IXGBE_RXBUFFER_2048;
1584 rx_ring->numa_node = adapter->node;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001585
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001586 err = ixgbe_setup_rx_resources(rx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001587 if (err) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001588 ret_val = 4;
1589 goto err_nomem;
1590 }
1591
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001592 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1593 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl & ~IXGBE_RXCTRL_RXEN);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001594
Alexander Duyck84418e32010-08-19 13:40:54 +00001595 ixgbe_configure_rx_ring(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001596
1597 rctl |= IXGBE_RXCTRL_RXEN | IXGBE_RXCTRL_DMBYPS;
1598 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1599
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001600 return 0;
1601
1602err_nomem:
1603 ixgbe_free_desc_rings(adapter);
1604 return ret_val;
1605}
1606
1607static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1608{
1609 struct ixgbe_hw *hw = &adapter->hw;
1610 u32 reg_data;
1611
Don Skidmoree7fd9252011-04-16 05:29:14 +00001612 /* X540 needs to set the MACC.FLU bit to force link up */
1613 if (adapter->hw.mac.type == ixgbe_mac_X540) {
1614 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_MACC);
1615 reg_data |= IXGBE_MACC_FLU;
1616 IXGBE_WRITE_REG(&adapter->hw, IXGBE_MACC, reg_data);
1617 }
1618
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001619 /* right now we only support MAC loopback in the driver */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001620 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
Alexander Duyck84418e32010-08-19 13:40:54 +00001621 /* Setup MAC loopback */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001622 reg_data |= IXGBE_HLREG0_LPBK;
1623 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1624
Alexander Duyck84418e32010-08-19 13:40:54 +00001625 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_FCTRL);
1626 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
1627 IXGBE_WRITE_REG(&adapter->hw, IXGBE_FCTRL, reg_data);
1628
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001629 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_AUTOC);
1630 reg_data &= ~IXGBE_AUTOC_LMS_MASK;
1631 reg_data |= IXGBE_AUTOC_LMS_10G_LINK_NO_AN | IXGBE_AUTOC_FLU;
1632 IXGBE_WRITE_REG(&adapter->hw, IXGBE_AUTOC, reg_data);
Alexander Duyck84418e32010-08-19 13:40:54 +00001633 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001634 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001635
1636 /* Disable Atlas Tx lanes; re-enabled in reset path */
1637 if (hw->mac.type == ixgbe_mac_82598EB) {
1638 u8 atlas;
1639
1640 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1641 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1642 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1643
1644 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1645 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1646 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1647
1648 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1649 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1650 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1651
1652 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1653 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1654 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1655 }
1656
1657 return 0;
1658}
1659
1660static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1661{
1662 u32 reg_data;
1663
1664 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1665 reg_data &= ~IXGBE_HLREG0_LPBK;
1666 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1667}
1668
1669static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
1670 unsigned int frame_size)
1671{
1672 memset(skb->data, 0xFF, frame_size);
1673 frame_size &= ~1;
1674 memset(&skb->data[frame_size / 2], 0xAA, frame_size / 2 - 1);
1675 memset(&skb->data[frame_size / 2 + 10], 0xBE, 1);
1676 memset(&skb->data[frame_size / 2 + 12], 0xAF, 1);
1677}
1678
1679static int ixgbe_check_lbtest_frame(struct sk_buff *skb,
1680 unsigned int frame_size)
1681{
1682 frame_size &= ~1;
1683 if (*(skb->data + 3) == 0xFF) {
1684 if ((*(skb->data + frame_size / 2 + 10) == 0xBE) &&
1685 (*(skb->data + frame_size / 2 + 12) == 0xAF)) {
1686 return 0;
1687 }
1688 }
1689 return 13;
1690}
1691
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001692static u16 ixgbe_clean_test_rings(struct ixgbe_ring *rx_ring,
Alexander Duyck84418e32010-08-19 13:40:54 +00001693 struct ixgbe_ring *tx_ring,
1694 unsigned int size)
1695{
1696 union ixgbe_adv_rx_desc *rx_desc;
1697 struct ixgbe_rx_buffer *rx_buffer_info;
1698 struct ixgbe_tx_buffer *tx_buffer_info;
1699 const int bufsz = rx_ring->rx_buf_len;
1700 u32 staterr;
1701 u16 rx_ntc, tx_ntc, count = 0;
1702
1703 /* initialize next to clean and descriptor values */
1704 rx_ntc = rx_ring->next_to_clean;
1705 tx_ntc = tx_ring->next_to_clean;
1706 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, rx_ntc);
1707 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1708
1709 while (staterr & IXGBE_RXD_STAT_DD) {
1710 /* check Rx buffer */
1711 rx_buffer_info = &rx_ring->rx_buffer_info[rx_ntc];
1712
1713 /* unmap Rx buffer, will be remapped by alloc_rx_buffers */
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001714 dma_unmap_single(rx_ring->dev,
Alexander Duyck84418e32010-08-19 13:40:54 +00001715 rx_buffer_info->dma,
1716 bufsz,
1717 DMA_FROM_DEVICE);
1718 rx_buffer_info->dma = 0;
1719
1720 /* verify contents of skb */
1721 if (!ixgbe_check_lbtest_frame(rx_buffer_info->skb, size))
1722 count++;
1723
1724 /* unmap buffer on Tx side */
1725 tx_buffer_info = &tx_ring->tx_buffer_info[tx_ntc];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001726 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Alexander Duyck84418e32010-08-19 13:40:54 +00001727
1728 /* increment Rx/Tx next to clean counters */
1729 rx_ntc++;
1730 if (rx_ntc == rx_ring->count)
1731 rx_ntc = 0;
1732 tx_ntc++;
1733 if (tx_ntc == tx_ring->count)
1734 tx_ntc = 0;
1735
1736 /* fetch next descriptor */
1737 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, rx_ntc);
1738 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1739 }
1740
1741 /* re-map buffers to ring, store next to clean values */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001742 ixgbe_alloc_rx_buffers(rx_ring, count);
Alexander Duyck84418e32010-08-19 13:40:54 +00001743 rx_ring->next_to_clean = rx_ntc;
1744 tx_ring->next_to_clean = tx_ntc;
1745
1746 return count;
1747}
1748
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001749static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
1750{
1751 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1752 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck84418e32010-08-19 13:40:54 +00001753 int i, j, lc, good_cnt, ret_val = 0;
1754 unsigned int size = 1024;
1755 netdev_tx_t tx_ret_val;
1756 struct sk_buff *skb;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001757
Alexander Duyck84418e32010-08-19 13:40:54 +00001758 /* allocate test skb */
1759 skb = alloc_skb(size, GFP_KERNEL);
1760 if (!skb)
1761 return 11;
1762
1763 /* place data into test skb */
1764 ixgbe_create_lbtest_frame(skb, size);
1765 skb_put(skb, size);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001766
1767 /*
1768 * Calculate the loop count based on the largest descriptor ring
1769 * The idea is to wrap the largest ring a number of times using 64
1770 * send/receive pairs during each loop
1771 */
1772
1773 if (rx_ring->count <= tx_ring->count)
1774 lc = ((tx_ring->count / 64) * 2) + 1;
1775 else
1776 lc = ((rx_ring->count / 64) * 2) + 1;
1777
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001778 for (j = 0; j <= lc; j++) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001779 /* reset count of good packets */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001780 good_cnt = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00001781
1782 /* place 64 packets on the transmit queue*/
1783 for (i = 0; i < 64; i++) {
1784 skb_get(skb);
1785 tx_ret_val = ixgbe_xmit_frame_ring(skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00001786 adapter,
1787 tx_ring);
1788 if (tx_ret_val == NETDEV_TX_OK)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001789 good_cnt++;
Alexander Duyck84418e32010-08-19 13:40:54 +00001790 }
1791
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001792 if (good_cnt != 64) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001793 ret_val = 12;
1794 break;
1795 }
1796
1797 /* allow 200 milliseconds for packets to go from Tx to Rx */
1798 msleep(200);
1799
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001800 good_cnt = ixgbe_clean_test_rings(rx_ring, tx_ring, size);
Alexander Duyck84418e32010-08-19 13:40:54 +00001801 if (good_cnt != 64) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001802 ret_val = 13;
1803 break;
1804 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001805 }
1806
Alexander Duyck84418e32010-08-19 13:40:54 +00001807 /* free the original skb */
1808 kfree_skb(skb);
1809
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001810 return ret_val;
1811}
1812
1813static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
1814{
1815 *data = ixgbe_setup_desc_rings(adapter);
1816 if (*data)
1817 goto out;
1818 *data = ixgbe_setup_loopback_test(adapter);
1819 if (*data)
1820 goto err_loopback;
1821 *data = ixgbe_run_loopback_test(adapter);
1822 ixgbe_loopback_cleanup(adapter);
1823
1824err_loopback:
1825 ixgbe_free_desc_rings(adapter);
1826out:
1827 return *data;
1828}
1829
1830static void ixgbe_diag_test(struct net_device *netdev,
1831 struct ethtool_test *eth_test, u64 *data)
1832{
1833 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1834 bool if_running = netif_running(netdev);
1835
1836 set_bit(__IXGBE_TESTING, &adapter->state);
1837 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
1838 /* Offline tests */
1839
Emil Tantilov396e7992010-07-01 20:05:12 +00001840 e_info(hw, "offline testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001841
1842 /* Link test performed before hardware reset so autoneg doesn't
1843 * interfere with test result */
1844 if (ixgbe_link_test(adapter, &data[4]))
1845 eth_test->flags |= ETH_TEST_FL_FAILED;
1846
Greg Rosee7d481a2010-03-25 17:06:48 +00001847 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
1848 int i;
1849 for (i = 0; i < adapter->num_vfs; i++) {
1850 if (adapter->vfinfo[i].clear_to_send) {
1851 netdev_warn(netdev, "%s",
1852 "offline diagnostic is not "
1853 "supported when VFs are "
1854 "present\n");
1855 data[0] = 1;
1856 data[1] = 1;
1857 data[2] = 1;
1858 data[3] = 1;
1859 eth_test->flags |= ETH_TEST_FL_FAILED;
1860 clear_bit(__IXGBE_TESTING,
1861 &adapter->state);
1862 goto skip_ol_tests;
1863 }
1864 }
1865 }
1866
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001867 if (if_running)
1868 /* indicate we're in test mode */
1869 dev_close(netdev);
1870 else
1871 ixgbe_reset(adapter);
1872
Emil Tantilov396e7992010-07-01 20:05:12 +00001873 e_info(hw, "register testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001874 if (ixgbe_reg_test(adapter, &data[0]))
1875 eth_test->flags |= ETH_TEST_FL_FAILED;
1876
1877 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001878 e_info(hw, "eeprom testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001879 if (ixgbe_eeprom_test(adapter, &data[1]))
1880 eth_test->flags |= ETH_TEST_FL_FAILED;
1881
1882 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001883 e_info(hw, "interrupt testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001884 if (ixgbe_intr_test(adapter, &data[2]))
1885 eth_test->flags |= ETH_TEST_FL_FAILED;
1886
Greg Rosebdbec4b2010-01-09 02:27:05 +00001887 /* If SRIOV or VMDq is enabled then skip MAC
1888 * loopback diagnostic. */
1889 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
1890 IXGBE_FLAG_VMDQ_ENABLED)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001891 e_info(hw, "Skip MAC loopback diagnostic in VT "
1892 "mode\n");
Greg Rosebdbec4b2010-01-09 02:27:05 +00001893 data[3] = 0;
1894 goto skip_loopback;
1895 }
1896
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001897 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001898 e_info(hw, "loopback testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001899 if (ixgbe_loopback_test(adapter, &data[3]))
1900 eth_test->flags |= ETH_TEST_FL_FAILED;
1901
Greg Rosebdbec4b2010-01-09 02:27:05 +00001902skip_loopback:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001903 ixgbe_reset(adapter);
1904
1905 clear_bit(__IXGBE_TESTING, &adapter->state);
1906 if (if_running)
1907 dev_open(netdev);
1908 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00001909 e_info(hw, "online testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001910 /* Online tests */
1911 if (ixgbe_link_test(adapter, &data[4]))
1912 eth_test->flags |= ETH_TEST_FL_FAILED;
1913
1914 /* Online tests aren't run; pass by default */
1915 data[0] = 0;
1916 data[1] = 0;
1917 data[2] = 0;
1918 data[3] = 0;
1919
1920 clear_bit(__IXGBE_TESTING, &adapter->state);
1921 }
Greg Rosee7d481a2010-03-25 17:06:48 +00001922skip_ol_tests:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001923 msleep_interruptible(4 * 1000);
1924}
Auke Kok9a799d72007-09-15 14:07:45 -07001925
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001926static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
1927 struct ethtool_wolinfo *wol)
1928{
1929 struct ixgbe_hw *hw = &adapter->hw;
1930 int retval = 1;
1931
Don Skidmore0b077fe2010-12-03 03:32:13 +00001932 /* WOL not supported except for the following */
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001933 switch(hw->device_id) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00001934 case IXGBE_DEV_ID_82599_SFP:
1935 /* Only this subdevice supports WOL */
1936 if (hw->subsystem_device_id != IXGBE_SUBDEV_ID_82599_SFP) {
1937 wol->supported = 0;
1938 break;
1939 }
1940 retval = 0;
1941 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08001942 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
1943 /* All except this subdevice support WOL */
1944 if (hw->subsystem_device_id ==
1945 IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ) {
1946 wol->supported = 0;
1947 break;
1948 }
Don Skidmore0b077fe2010-12-03 03:32:13 +00001949 retval = 0;
1950 break;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001951 case IXGBE_DEV_ID_82599_KX4:
1952 retval = 0;
1953 break;
1954 default:
1955 wol->supported = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001956 }
1957
1958 return retval;
1959}
1960
Auke Kok9a799d72007-09-15 14:07:45 -07001961static void ixgbe_get_wol(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001962 struct ethtool_wolinfo *wol)
Auke Kok9a799d72007-09-15 14:07:45 -07001963{
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001964 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1965
1966 wol->supported = WAKE_UCAST | WAKE_MCAST |
1967 WAKE_BCAST | WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07001968 wol->wolopts = 0;
1969
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001970 if (ixgbe_wol_exclusion(adapter, wol) ||
1971 !device_can_wakeup(&adapter->pdev->dev))
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001972 return;
1973
1974 if (adapter->wol & IXGBE_WUFC_EX)
1975 wol->wolopts |= WAKE_UCAST;
1976 if (adapter->wol & IXGBE_WUFC_MC)
1977 wol->wolopts |= WAKE_MCAST;
1978 if (adapter->wol & IXGBE_WUFC_BC)
1979 wol->wolopts |= WAKE_BCAST;
1980 if (adapter->wol & IXGBE_WUFC_MAG)
1981 wol->wolopts |= WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07001982}
1983
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001984static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
1985{
1986 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1987
1988 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
1989 return -EOPNOTSUPP;
1990
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001991 if (ixgbe_wol_exclusion(adapter, wol))
1992 return wol->wolopts ? -EOPNOTSUPP : 0;
1993
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001994 adapter->wol = 0;
1995
1996 if (wol->wolopts & WAKE_UCAST)
1997 adapter->wol |= IXGBE_WUFC_EX;
1998 if (wol->wolopts & WAKE_MCAST)
1999 adapter->wol |= IXGBE_WUFC_MC;
2000 if (wol->wolopts & WAKE_BCAST)
2001 adapter->wol |= IXGBE_WUFC_BC;
2002 if (wol->wolopts & WAKE_MAGIC)
2003 adapter->wol |= IXGBE_WUFC_MAG;
2004
2005 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2006
2007 return 0;
2008}
2009
Auke Kok9a799d72007-09-15 14:07:45 -07002010static int ixgbe_nway_reset(struct net_device *netdev)
2011{
2012 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2013
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08002014 if (netif_running(netdev))
2015 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002016
2017 return 0;
2018}
2019
Emil Tantilov66e69612011-04-16 06:12:51 +00002020static int ixgbe_set_phys_id(struct net_device *netdev,
2021 enum ethtool_phys_id_state state)
Auke Kok9a799d72007-09-15 14:07:45 -07002022{
2023 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002024 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07002025
Emil Tantilov66e69612011-04-16 06:12:51 +00002026 switch (state) {
2027 case ETHTOOL_ID_ACTIVE:
2028 adapter->led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
2029 return 2;
Auke Kok9a799d72007-09-15 14:07:45 -07002030
Emil Tantilov66e69612011-04-16 06:12:51 +00002031 case ETHTOOL_ID_ON:
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002032 hw->mac.ops.led_on(hw, IXGBE_LED_ON);
Emil Tantilov66e69612011-04-16 06:12:51 +00002033 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002034
Emil Tantilov66e69612011-04-16 06:12:51 +00002035 case ETHTOOL_ID_OFF:
2036 hw->mac.ops.led_off(hw, IXGBE_LED_ON);
2037 break;
2038
2039 case ETHTOOL_ID_INACTIVE:
2040 /* Restore LED settings */
2041 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, adapter->led_reg);
2042 break;
2043 }
Auke Kok9a799d72007-09-15 14:07:45 -07002044
2045 return 0;
2046}
2047
2048static int ixgbe_get_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002049 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002050{
2051 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2052
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002053 ec->tx_max_coalesced_frames_irq = adapter->tx_ring[0]->work_limit;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002054
2055 /* only valid if in constant ITR mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002056 switch (adapter->rx_itr_setting) {
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002057 case 0:
2058 /* throttling disabled */
2059 ec->rx_coalesce_usecs = 0;
2060 break;
2061 case 1:
2062 /* dynamic ITR mode */
2063 ec->rx_coalesce_usecs = 1;
2064 break;
2065 default:
2066 /* fixed interrupt rate mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002067 ec->rx_coalesce_usecs = 1000000/adapter->rx_eitr_param;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002068 break;
2069 }
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002070
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002071 /* if in mixed tx/rx queues per vector mode, report only rx settings */
2072 if (adapter->q_vector[0]->txr_count && adapter->q_vector[0]->rxr_count)
2073 return 0;
2074
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002075 /* only valid if in constant ITR mode */
2076 switch (adapter->tx_itr_setting) {
2077 case 0:
2078 /* throttling disabled */
2079 ec->tx_coalesce_usecs = 0;
2080 break;
2081 case 1:
2082 /* dynamic ITR mode */
2083 ec->tx_coalesce_usecs = 1;
2084 break;
2085 default:
2086 ec->tx_coalesce_usecs = 1000000/adapter->tx_eitr_param;
2087 break;
2088 }
2089
Auke Kok9a799d72007-09-15 14:07:45 -07002090 return 0;
2091}
2092
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002093/*
2094 * this function must be called before setting the new value of
2095 * rx_itr_setting
2096 */
2097static bool ixgbe_update_rsc(struct ixgbe_adapter *adapter,
2098 struct ethtool_coalesce *ec)
2099{
2100 struct net_device *netdev = adapter->netdev;
2101
2102 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
2103 return false;
2104
2105 /* if interrupt rate is too high then disable RSC */
2106 if (ec->rx_coalesce_usecs != 1 &&
2107 ec->rx_coalesce_usecs <= 1000000/IXGBE_MAX_RSC_INT_RATE) {
2108 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
2109 e_info(probe, "rx-usecs set too low, "
2110 "disabling RSC\n");
2111 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
2112 return true;
2113 }
2114 } else {
2115 /* check the feature flag value and enable RSC if necessary */
2116 if ((netdev->features & NETIF_F_LRO) &&
2117 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
2118 e_info(probe, "rx-usecs set to %d, "
2119 "re-enabling RSC\n",
2120 ec->rx_coalesce_usecs);
2121 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
2122 return true;
2123 }
2124 }
2125 return false;
2126}
2127
Auke Kok9a799d72007-09-15 14:07:45 -07002128static int ixgbe_set_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002129 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002130{
2131 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore237057a2009-08-11 13:18:14 +00002132 struct ixgbe_q_vector *q_vector;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002133 int i;
Jesse Brandeburgef021192010-04-27 01:37:41 +00002134 bool need_reset = false;
Auke Kok9a799d72007-09-15 14:07:45 -07002135
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002136 /* don't accept tx specific changes if we've got mixed RxTx vectors */
2137 if (adapter->q_vector[0]->txr_count && adapter->q_vector[0]->rxr_count
2138 && ec->tx_coalesce_usecs)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002139 return -EINVAL;
2140
Auke Kok9a799d72007-09-15 14:07:45 -07002141 if (ec->tx_max_coalesced_frames_irq)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002142 adapter->tx_ring[0]->work_limit = ec->tx_max_coalesced_frames_irq;
Auke Kok9a799d72007-09-15 14:07:45 -07002143
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002144 if (ec->rx_coalesce_usecs > 1) {
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002145 /* check the limits */
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002146 if ((1000000/ec->rx_coalesce_usecs > IXGBE_MAX_INT_RATE) ||
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002147 (1000000/ec->rx_coalesce_usecs < IXGBE_MIN_INT_RATE))
2148 return -EINVAL;
2149
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002150 /* check the old value and enable RSC if necessary */
2151 need_reset = ixgbe_update_rsc(adapter, ec);
2152
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002153 /* store the value in ints/second */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002154 adapter->rx_eitr_param = 1000000/ec->rx_coalesce_usecs;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002155
2156 /* static value of interrupt rate */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002157 adapter->rx_itr_setting = adapter->rx_eitr_param;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002158 /* clear the lower bit as its used for dynamic state */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002159 adapter->rx_itr_setting &= ~1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002160 } else if (ec->rx_coalesce_usecs == 1) {
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002161 /* check the old value and enable RSC if necessary */
2162 need_reset = ixgbe_update_rsc(adapter, ec);
2163
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002164 /* 1 means dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002165 adapter->rx_eitr_param = 20000;
2166 adapter->rx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002167 } else {
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002168 /* check the old value and enable RSC if necessary */
2169 need_reset = ixgbe_update_rsc(adapter, ec);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002170 /*
2171 * any other value means disable eitr, which is best
2172 * served by setting the interrupt rate very high
2173 */
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002174 adapter->rx_eitr_param = IXGBE_MAX_INT_RATE;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002175 adapter->rx_itr_setting = 0;
2176 }
2177
2178 if (ec->tx_coalesce_usecs > 1) {
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002179 /*
2180 * don't have to worry about max_int as above because
2181 * tx vectors don't do hardware RSC (an rx function)
2182 */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002183 /* check the limits */
2184 if ((1000000/ec->tx_coalesce_usecs > IXGBE_MAX_INT_RATE) ||
2185 (1000000/ec->tx_coalesce_usecs < IXGBE_MIN_INT_RATE))
2186 return -EINVAL;
2187
2188 /* store the value in ints/second */
2189 adapter->tx_eitr_param = 1000000/ec->tx_coalesce_usecs;
2190
2191 /* static value of interrupt rate */
2192 adapter->tx_itr_setting = adapter->tx_eitr_param;
2193
2194 /* clear the lower bit as its used for dynamic state */
2195 adapter->tx_itr_setting &= ~1;
2196 } else if (ec->tx_coalesce_usecs == 1) {
2197 /* 1 means dynamic mode */
2198 adapter->tx_eitr_param = 10000;
2199 adapter->tx_itr_setting = 1;
2200 } else {
2201 adapter->tx_eitr_param = IXGBE_MAX_INT_RATE;
2202 adapter->tx_itr_setting = 0;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002203 }
2204
Don Skidmore237057a2009-08-11 13:18:14 +00002205 /* MSI/MSIx Interrupt Mode */
2206 if (adapter->flags &
2207 (IXGBE_FLAG_MSIX_ENABLED | IXGBE_FLAG_MSI_ENABLED)) {
2208 int num_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2209 for (i = 0; i < num_vectors; i++) {
2210 q_vector = adapter->q_vector[i];
2211 if (q_vector->txr_count && !q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002212 /* tx only */
2213 q_vector->eitr = adapter->tx_eitr_param;
Don Skidmore237057a2009-08-11 13:18:14 +00002214 else
2215 /* rx only or mixed */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002216 q_vector->eitr = adapter->rx_eitr_param;
Don Skidmore237057a2009-08-11 13:18:14 +00002217 ixgbe_write_eitr(q_vector);
2218 }
2219 /* Legacy Interrupt Mode */
2220 } else {
2221 q_vector = adapter->q_vector[0];
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002222 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002223 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002224 }
2225
Jesse Brandeburgef021192010-04-27 01:37:41 +00002226 /*
2227 * do reset here at the end to make sure EITR==0 case is handled
2228 * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
2229 * also locks in RSC enable/disable which requires reset
2230 */
2231 if (need_reset) {
2232 if (netif_running(netdev))
2233 ixgbe_reinit_locked(adapter);
2234 else
2235 ixgbe_reset(adapter);
2236 }
2237
Auke Kok9a799d72007-09-15 14:07:45 -07002238 return 0;
2239}
2240
Alexander Duyckf8212f92009-04-27 22:42:37 +00002241static int ixgbe_set_flags(struct net_device *netdev, u32 data)
2242{
2243 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002244 bool need_reset = false;
Ben Hutchings1437ce32010-06-30 02:44:32 +00002245 int rc;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002246
Jesse Grossf62bbb52010-10-20 13:56:10 +00002247#ifdef CONFIG_IXGBE_DCB
2248 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
2249 !(data & ETH_FLAG_RXVLAN))
2250 return -EINVAL;
2251#endif
2252
2253 need_reset = (data & ETH_FLAG_RXVLAN) !=
2254 (netdev->features & NETIF_F_HW_VLAN_RX);
2255
Emil Tantilov5136cad2010-12-01 05:47:05 +00002256 rc = ethtool_op_set_flags(netdev, data, ETH_FLAG_LRO | ETH_FLAG_NTUPLE |
Jesse Grossf62bbb52010-10-20 13:56:10 +00002257 ETH_FLAG_RXVLAN | ETH_FLAG_TXVLAN);
Ben Hutchings1437ce32010-06-30 02:44:32 +00002258 if (rc)
2259 return rc;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002260
Alexander Duyckf8212f92009-04-27 22:42:37 +00002261 /* if state changes we need to update adapter->flags and reset */
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002262 if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
2263 (!!(data & ETH_FLAG_LRO) !=
2264 !!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))) {
2265 if ((data & ETH_FLAG_LRO) &&
2266 (!adapter->rx_itr_setting ||
2267 (adapter->rx_itr_setting > IXGBE_MAX_RSC_INT_RATE))) {
2268 e_info(probe, "rx-usecs set too low, "
2269 "not enabling RSC.\n");
2270 } else {
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002271 adapter->flags2 ^= IXGBE_FLAG2_RSC_ENABLED;
2272 switch (adapter->hw.mac.type) {
2273 case ixgbe_mac_82599EB:
2274 need_reset = true;
2275 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08002276 case ixgbe_mac_X540: {
2277 int i;
2278 for (i = 0; i < adapter->num_rx_queues; i++) {
2279 struct ixgbe_ring *ring =
2280 adapter->rx_ring[i];
2281 if (adapter->flags2 &
2282 IXGBE_FLAG2_RSC_ENABLED) {
2283 ixgbe_configure_rscctl(adapter,
2284 ring);
2285 } else {
2286 ixgbe_clear_rscctl(adapter,
2287 ring);
2288 }
2289 }
2290 }
2291 break;
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002292 default:
2293 break;
2294 }
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002295 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002296 }
2297
2298 /*
2299 * Check if Flow Director n-tuple support was enabled or disabled. If
2300 * the state changed, we need to reset.
2301 */
2302 if ((adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) &&
2303 (!(data & ETH_FLAG_NTUPLE))) {
2304 /* turn off Flow Director perfect, set hash and reset */
2305 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
2306 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
2307 need_reset = true;
2308 } else if ((!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) &&
2309 (data & ETH_FLAG_NTUPLE)) {
2310 /* turn off Flow Director hash, enable perfect and reset */
2311 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
2312 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
2313 need_reset = true;
2314 } else {
2315 /* no state change */
2316 }
2317
2318 if (need_reset) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00002319 if (netif_running(netdev))
2320 ixgbe_reinit_locked(adapter);
2321 else
2322 ixgbe_reset(adapter);
2323 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00002324
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002325 return 0;
2326}
2327
2328static int ixgbe_set_rx_ntuple(struct net_device *dev,
2329 struct ethtool_rx_ntuple *cmd)
2330{
2331 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck45b9f502011-01-06 14:29:59 +00002332 struct ethtool_rx_ntuple_flow_spec *fs = &cmd->fs;
Alexander Duyck905e4a42011-01-06 14:29:57 +00002333 union ixgbe_atr_input input_struct;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002334 struct ixgbe_atr_input_masks input_masks;
2335 int target_queue;
Alexander Duyck45b9f502011-01-06 14:29:59 +00002336 int err;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002337
2338 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
2339 return -EOPNOTSUPP;
2340
2341 /*
2342 * Don't allow programming if the action is a queue greater than
2343 * the number of online Tx queues.
2344 */
Alexander Duyck45b9f502011-01-06 14:29:59 +00002345 if ((fs->action >= adapter->num_tx_queues) ||
2346 (fs->action < ETHTOOL_RXNTUPLE_ACTION_DROP))
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002347 return -EINVAL;
2348
Alexander Duyck905e4a42011-01-06 14:29:57 +00002349 memset(&input_struct, 0, sizeof(union ixgbe_atr_input));
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002350 memset(&input_masks, 0, sizeof(struct ixgbe_atr_input_masks));
2351
Alexander Duyck45b9f502011-01-06 14:29:59 +00002352 /* record flow type */
2353 switch (fs->flow_type) {
2354 case IPV4_FLOW:
2355 input_struct.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_IPV4;
2356 break;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002357 case TCP_V4_FLOW:
Alexander Duyck45b9f502011-01-06 14:29:59 +00002358 input_struct.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002359 break;
2360 case UDP_V4_FLOW:
Alexander Duyck45b9f502011-01-06 14:29:59 +00002361 input_struct.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002362 break;
2363 case SCTP_V4_FLOW:
Alexander Duyck45b9f502011-01-06 14:29:59 +00002364 input_struct.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002365 break;
2366 default:
2367 return -1;
2368 }
2369
Alexander Duyck45b9f502011-01-06 14:29:59 +00002370 /* copy vlan tag minus the CFI bit */
2371 if ((fs->vlan_tag & 0xEFFF) || (~fs->vlan_tag_mask & 0xEFFF)) {
2372 input_struct.formatted.vlan_id = htons(fs->vlan_tag & 0xEFFF);
2373 if (!fs->vlan_tag_mask) {
2374 input_masks.vlan_id_mask = htons(0xEFFF);
2375 } else {
2376 switch (~fs->vlan_tag_mask & 0xEFFF) {
2377 /* all of these are valid vlan-mask values */
2378 case 0xEFFF:
2379 case 0xE000:
2380 case 0x0FFF:
2381 case 0x0000:
2382 input_masks.vlan_id_mask =
2383 htons(~fs->vlan_tag_mask);
2384 break;
2385 /* exit with error if vlan-mask is invalid */
2386 default:
2387 e_err(drv, "Partial VLAN ID or "
2388 "priority mask in vlan-mask is not "
2389 "supported by hardware\n");
2390 return -1;
2391 }
2392 }
2393 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002394
Alexander Duyck45b9f502011-01-06 14:29:59 +00002395 /* make sure we only use the first 2 bytes of user data */
2396 if ((fs->data & 0xFFFF) || (~fs->data_mask & 0xFFFF)) {
2397 input_struct.formatted.flex_bytes = htons(fs->data & 0xFFFF);
2398 if (!(fs->data_mask & 0xFFFF)) {
2399 input_masks.flex_mask = 0xFFFF;
2400 } else if (~fs->data_mask & 0xFFFF) {
2401 e_err(drv, "Partial user-def-mask is not "
2402 "supported by hardware\n");
2403 return -1;
2404 }
2405 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002406
Alexander Duyck45b9f502011-01-06 14:29:59 +00002407 /*
2408 * Copy input into formatted structures
2409 *
2410 * These assignments are based on the following logic
2411 * If neither input or mask are set assume value is masked out.
2412 * If input is set, but mask is not mask should default to accept all.
2413 * If input is not set, but mask is set then mask likely results in 0.
2414 * If input is set and mask is set then assign both.
2415 */
2416 if (fs->h_u.tcp_ip4_spec.ip4src || ~fs->m_u.tcp_ip4_spec.ip4src) {
2417 input_struct.formatted.src_ip[0] = fs->h_u.tcp_ip4_spec.ip4src;
2418 if (!fs->m_u.tcp_ip4_spec.ip4src)
2419 input_masks.src_ip_mask[0] = 0xFFFFFFFF;
2420 else
2421 input_masks.src_ip_mask[0] =
2422 ~fs->m_u.tcp_ip4_spec.ip4src;
2423 }
2424 if (fs->h_u.tcp_ip4_spec.ip4dst || ~fs->m_u.tcp_ip4_spec.ip4dst) {
2425 input_struct.formatted.dst_ip[0] = fs->h_u.tcp_ip4_spec.ip4dst;
2426 if (!fs->m_u.tcp_ip4_spec.ip4dst)
2427 input_masks.dst_ip_mask[0] = 0xFFFFFFFF;
2428 else
2429 input_masks.dst_ip_mask[0] =
2430 ~fs->m_u.tcp_ip4_spec.ip4dst;
2431 }
2432 if (fs->h_u.tcp_ip4_spec.psrc || ~fs->m_u.tcp_ip4_spec.psrc) {
2433 input_struct.formatted.src_port = fs->h_u.tcp_ip4_spec.psrc;
2434 if (!fs->m_u.tcp_ip4_spec.psrc)
2435 input_masks.src_port_mask = 0xFFFF;
2436 else
2437 input_masks.src_port_mask = ~fs->m_u.tcp_ip4_spec.psrc;
2438 }
2439 if (fs->h_u.tcp_ip4_spec.pdst || ~fs->m_u.tcp_ip4_spec.pdst) {
2440 input_struct.formatted.dst_port = fs->h_u.tcp_ip4_spec.pdst;
2441 if (!fs->m_u.tcp_ip4_spec.pdst)
2442 input_masks.dst_port_mask = 0xFFFF;
2443 else
2444 input_masks.dst_port_mask = ~fs->m_u.tcp_ip4_spec.pdst;
2445 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002446
2447 /* determine if we need to drop or route the packet */
Alexander Duyck45b9f502011-01-06 14:29:59 +00002448 if (fs->action == ETHTOOL_RXNTUPLE_ACTION_DROP)
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002449 target_queue = MAX_RX_QUEUES - 1;
2450 else
Alexander Duyck45b9f502011-01-06 14:29:59 +00002451 target_queue = fs->action;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002452
2453 spin_lock(&adapter->fdir_perfect_lock);
Alexander Duyck45b9f502011-01-06 14:29:59 +00002454 err = ixgbe_fdir_add_perfect_filter_82599(&adapter->hw,
2455 &input_struct,
2456 &input_masks, 0,
2457 target_queue);
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002458 spin_unlock(&adapter->fdir_perfect_lock);
2459
Alexander Duyck45b9f502011-01-06 14:29:59 +00002460 return err ? -1 : 0;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002461}
Auke Kok9a799d72007-09-15 14:07:45 -07002462
Jesse Brandeburgb9804972008-09-11 20:00:29 -07002463static const struct ethtool_ops ixgbe_ethtool_ops = {
Auke Kok9a799d72007-09-15 14:07:45 -07002464 .get_settings = ixgbe_get_settings,
2465 .set_settings = ixgbe_set_settings,
2466 .get_drvinfo = ixgbe_get_drvinfo,
2467 .get_regs_len = ixgbe_get_regs_len,
2468 .get_regs = ixgbe_get_regs,
2469 .get_wol = ixgbe_get_wol,
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002470 .set_wol = ixgbe_set_wol,
Auke Kok9a799d72007-09-15 14:07:45 -07002471 .nway_reset = ixgbe_nway_reset,
2472 .get_link = ethtool_op_get_link,
2473 .get_eeprom_len = ixgbe_get_eeprom_len,
2474 .get_eeprom = ixgbe_get_eeprom,
2475 .get_ringparam = ixgbe_get_ringparam,
2476 .set_ringparam = ixgbe_set_ringparam,
2477 .get_pauseparam = ixgbe_get_pauseparam,
2478 .set_pauseparam = ixgbe_set_pauseparam,
2479 .get_rx_csum = ixgbe_get_rx_csum,
2480 .set_rx_csum = ixgbe_set_rx_csum,
2481 .get_tx_csum = ixgbe_get_tx_csum,
2482 .set_tx_csum = ixgbe_set_tx_csum,
2483 .get_sg = ethtool_op_get_sg,
2484 .set_sg = ethtool_op_set_sg,
2485 .get_msglevel = ixgbe_get_msglevel,
2486 .set_msglevel = ixgbe_set_msglevel,
2487 .get_tso = ethtool_op_get_tso,
2488 .set_tso = ixgbe_set_tso,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002489 .self_test = ixgbe_diag_test,
Auke Kok9a799d72007-09-15 14:07:45 -07002490 .get_strings = ixgbe_get_strings,
Emil Tantilov66e69612011-04-16 06:12:51 +00002491 .set_phys_id = ixgbe_set_phys_id,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002492 .get_sset_count = ixgbe_get_sset_count,
Auke Kok9a799d72007-09-15 14:07:45 -07002493 .get_ethtool_stats = ixgbe_get_ethtool_stats,
2494 .get_coalesce = ixgbe_get_coalesce,
2495 .set_coalesce = ixgbe_set_coalesce,
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002496 .get_flags = ethtool_op_get_flags,
Alexander Duyckf8212f92009-04-27 22:42:37 +00002497 .set_flags = ixgbe_set_flags,
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002498 .set_rx_ntuple = ixgbe_set_rx_ntuple,
Auke Kok9a799d72007-09-15 14:07:45 -07002499};
2500
2501void ixgbe_set_ethtool_ops(struct net_device *netdev)
2502{
2503 SET_ETHTOOL_OPS(netdev, &ixgbe_ethtool_ops);
2504}