Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * sata_promise.c - Promise SATA |
| 3 | * |
| 4 | * Maintained by: Jeff Garzik <jgarzik@pobox.com> |
Mikael Pettersson | 5595ddf | 2007-10-30 14:21:55 +0100 | [diff] [blame] | 5 | * Mikael Pettersson <mikpe@it.uu.se> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * Please ALWAYS copy linux-ide@vger.kernel.org |
| 7 | * on emails. |
| 8 | * |
| 9 | * Copyright 2003-2004 Red Hat, Inc. |
| 10 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | * |
Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 12 | * This program is free software; you can redistribute it and/or modify |
| 13 | * it under the terms of the GNU General Public License as published by |
| 14 | * the Free Software Foundation; either version 2, or (at your option) |
| 15 | * any later version. |
| 16 | * |
| 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; see the file COPYING. If not, write to |
| 24 | * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. |
| 25 | * |
| 26 | * |
| 27 | * libata documentation is available via 'make {ps|pdf}docs', |
| 28 | * as Documentation/DocBook/libata.* |
| 29 | * |
| 30 | * Hardware information only available under NDA. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 31 | * |
| 32 | */ |
| 33 | |
| 34 | #include <linux/kernel.h> |
| 35 | #include <linux/module.h> |
| 36 | #include <linux/pci.h> |
| 37 | #include <linux/init.h> |
| 38 | #include <linux/blkdev.h> |
| 39 | #include <linux/delay.h> |
| 40 | #include <linux/interrupt.h> |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 41 | #include <linux/device.h> |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 42 | #include <scsi/scsi.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | #include <scsi/scsi_host.h> |
Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 44 | #include <scsi/scsi_cmnd.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | #include <linux/libata.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | #include "sata_promise.h" |
| 47 | |
| 48 | #define DRV_NAME "sata_promise" |
Mikael Pettersson | c07a9c4 | 2008-03-23 18:41:01 +0100 | [diff] [blame] | 49 | #define DRV_VERSION "2.12" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 | |
| 51 | enum { |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 52 | PDC_MAX_PORTS = 4, |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 53 | PDC_MMIO_BAR = 3, |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 54 | PDC_MAX_PRD = LIBATA_MAX_PRD - 1, /* -1 for ASIC PRD bug workaround */ |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 55 | |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 56 | /* register offsets */ |
| 57 | PDC_FEATURE = 0x04, /* Feature/Error reg (per port) */ |
| 58 | PDC_SECTOR_COUNT = 0x08, /* Sector count reg (per port) */ |
| 59 | PDC_SECTOR_NUMBER = 0x0C, /* Sector number reg (per port) */ |
| 60 | PDC_CYLINDER_LOW = 0x10, /* Cylinder low reg (per port) */ |
| 61 | PDC_CYLINDER_HIGH = 0x14, /* Cylinder high reg (per port) */ |
| 62 | PDC_DEVICE = 0x18, /* Device/Head reg (per port) */ |
| 63 | PDC_COMMAND = 0x1C, /* Command/status reg (per port) */ |
Mikael Pettersson | 73fd456 | 2007-01-10 09:32:34 +0100 | [diff] [blame] | 64 | PDC_ALTSTATUS = 0x38, /* Alternate-status/device-control reg (per port) */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */ |
| 66 | PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | PDC_FLASH_CTL = 0x44, /* Flash control register */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | PDC_GLOBAL_CTL = 0x48, /* Global control/status (per port) */ |
| 69 | PDC_CTLSTAT = 0x60, /* IDE control and status (per port) */ |
| 70 | PDC_SATA_PLUG_CSR = 0x6C, /* SATA Plug control/status reg */ |
Luke Kosewski | 6340f01 | 2006-01-28 12:39:29 -0500 | [diff] [blame] | 71 | PDC2_SATA_PLUG_CSR = 0x60, /* SATAII Plug control/status reg */ |
Mikael Pettersson | b2d1eee | 2006-11-22 22:00:15 +0100 | [diff] [blame] | 72 | PDC_TBG_MODE = 0x41C, /* TBG mode (not SATAII) */ |
| 73 | PDC_SLEW_CTL = 0x470, /* slew rate control reg (not SATAII) */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | |
Mikael Pettersson | 176efb0 | 2007-03-14 09:51:35 +0100 | [diff] [blame] | 75 | /* PDC_GLOBAL_CTL bit definitions */ |
| 76 | PDC_PH_ERR = (1 << 8), /* PCI error while loading packet */ |
| 77 | PDC_SH_ERR = (1 << 9), /* PCI error while loading S/G table */ |
| 78 | PDC_DH_ERR = (1 << 10), /* PCI error while loading data */ |
| 79 | PDC2_HTO_ERR = (1 << 12), /* host bus timeout */ |
| 80 | PDC2_ATA_HBA_ERR = (1 << 13), /* error during SATA DATA FIS transmission */ |
| 81 | PDC2_ATA_DMA_CNT_ERR = (1 << 14), /* DMA DATA FIS size differs from S/G count */ |
| 82 | PDC_OVERRUN_ERR = (1 << 19), /* S/G byte count larger than HD requires */ |
| 83 | PDC_UNDERRUN_ERR = (1 << 20), /* S/G byte count less than HD requires */ |
| 84 | PDC_DRIVE_ERR = (1 << 21), /* drive error */ |
| 85 | PDC_PCI_SYS_ERR = (1 << 22), /* PCI system error */ |
| 86 | PDC1_PCI_PARITY_ERR = (1 << 23), /* PCI parity error (from SATA150 driver) */ |
| 87 | PDC1_ERR_MASK = PDC1_PCI_PARITY_ERR, |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 88 | PDC2_ERR_MASK = PDC2_HTO_ERR | PDC2_ATA_HBA_ERR | |
| 89 | PDC2_ATA_DMA_CNT_ERR, |
| 90 | PDC_ERR_MASK = PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR | |
| 91 | PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR | |
| 92 | PDC_DRIVE_ERR | PDC_PCI_SYS_ERR | |
| 93 | PDC1_ERR_MASK | PDC2_ERR_MASK, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | |
| 95 | board_2037x = 0, /* FastTrak S150 TX2plus */ |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 96 | board_2037x_pata = 1, /* FastTrak S150 TX2plus PATA port */ |
| 97 | board_20319 = 2, /* FastTrak S150 TX4 */ |
| 98 | board_20619 = 3, /* FastTrak TX4000 */ |
| 99 | board_2057x = 4, /* SATAII150 Tx2plus */ |
Mikael Pettersson | d0e5803 | 2007-06-19 21:53:30 +0200 | [diff] [blame] | 100 | board_2057x_pata = 5, /* SATAII150 Tx2plus PATA port */ |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 101 | board_40518 = 6, /* SATAII150 Tx4 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 102 | |
Luke Kosewski | 6340f01 | 2006-01-28 12:39:29 -0500 | [diff] [blame] | 103 | PDC_HAS_PATA = (1 << 1), /* PDC20375/20575 has PATA */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 105 | /* Sequence counter control registers bit definitions */ |
| 106 | PDC_SEQCNTRL_INT_MASK = (1 << 5), /* Sequence Interrupt Mask */ |
| 107 | |
| 108 | /* Feature register values */ |
| 109 | PDC_FEATURE_ATAPI_PIO = 0x00, /* ATAPI data xfer by PIO */ |
| 110 | PDC_FEATURE_ATAPI_DMA = 0x01, /* ATAPI data xfer by DMA */ |
| 111 | |
| 112 | /* Device/Head register values */ |
| 113 | PDC_DEVICE_SATA = 0xE0, /* Device/Head value for SATA devices */ |
| 114 | |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 115 | /* PDC_CTLSTAT bit definitions */ |
| 116 | PDC_DMA_ENABLE = (1 << 7), |
| 117 | PDC_IRQ_DISABLE = (1 << 10), |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | PDC_RESET = (1 << 11), /* HDMA reset */ |
Jeff Garzik | 5063019 | 2005-12-13 02:29:45 -0500 | [diff] [blame] | 119 | |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 120 | PDC_COMMON_FLAGS = ATA_FLAG_NO_LEGACY | |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 121 | ATA_FLAG_MMIO | |
Jeff Garzik | 3d0a59c | 2005-12-13 22:28:19 -0500 | [diff] [blame] | 122 | ATA_FLAG_PIO_POLLING, |
Mikael Pettersson | b2d1eee | 2006-11-22 22:00:15 +0100 | [diff] [blame] | 123 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 124 | /* ap->flags bits */ |
| 125 | PDC_FLAG_GEN_II = (1 << 24), |
| 126 | PDC_FLAG_SATA_PATA = (1 << 25), /* supports SATA + PATA */ |
| 127 | PDC_FLAG_4_PORTS = (1 << 26), /* 4 ports */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 128 | }; |
| 129 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 130 | struct pdc_port_priv { |
| 131 | u8 *pkt; |
| 132 | dma_addr_t pkt_dma; |
| 133 | }; |
| 134 | |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 135 | static int pdc_sata_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val); |
| 136 | static int pdc_sata_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 137 | static int pdc_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent); |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 138 | static int pdc_common_port_start(struct ata_port *ap); |
| 139 | static int pdc_sata_port_start(struct ata_port *ap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | static void pdc_qc_prep(struct ata_queued_cmd *qc); |
Jeff Garzik | 057ace5 | 2005-10-22 14:27:05 -0400 | [diff] [blame] | 141 | static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf); |
| 142 | static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf); |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 143 | static int pdc_check_atapi_dma(struct ata_queued_cmd *qc); |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 144 | static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | static void pdc_irq_clear(struct ata_port *ap); |
Tejun Heo | 9a3d9eb | 2006-01-23 13:09:36 +0900 | [diff] [blame] | 146 | static unsigned int pdc_qc_issue_prot(struct ata_queued_cmd *qc); |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 147 | static void pdc_freeze(struct ata_port *ap); |
Mikael Pettersson | c07a9c4 | 2008-03-23 18:41:01 +0100 | [diff] [blame] | 148 | static void pdc_sata_freeze(struct ata_port *ap); |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 149 | static void pdc_thaw(struct ata_port *ap); |
Mikael Pettersson | c07a9c4 | 2008-03-23 18:41:01 +0100 | [diff] [blame] | 150 | static void pdc_sata_thaw(struct ata_port *ap); |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 151 | static void pdc_pata_error_handler(struct ata_port *ap); |
| 152 | static void pdc_sata_error_handler(struct ata_port *ap); |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 153 | static void pdc_post_internal_cmd(struct ata_queued_cmd *qc); |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 154 | static int pdc_pata_cable_detect(struct ata_port *ap); |
| 155 | static int pdc_sata_cable_detect(struct ata_port *ap); |
Jeff Garzik | 374b187 | 2005-08-30 05:42:52 -0400 | [diff] [blame] | 156 | |
Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 157 | static struct scsi_host_template pdc_ata_sht = { |
Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame^] | 158 | ATA_BASE_SHT(DRV_NAME), |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 159 | .sg_tablesize = PDC_MAX_PRD, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 160 | .dma_boundary = ATA_DMA_BOUNDARY, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 161 | }; |
| 162 | |
Jeff Garzik | 057ace5 | 2005-10-22 14:27:05 -0400 | [diff] [blame] | 163 | static const struct ata_port_operations pdc_sata_ops = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 | .tf_load = pdc_tf_load_mmio, |
| 165 | .tf_read = ata_tf_read, |
| 166 | .check_status = ata_check_status, |
| 167 | .exec_command = pdc_exec_command_mmio, |
| 168 | .dev_select = ata_std_dev_select, |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 169 | .check_atapi_dma = pdc_check_atapi_dma, |
| 170 | |
| 171 | .qc_prep = pdc_qc_prep, |
| 172 | .qc_issue = pdc_qc_issue_prot, |
Mikael Pettersson | c07a9c4 | 2008-03-23 18:41:01 +0100 | [diff] [blame] | 173 | .freeze = pdc_sata_freeze, |
| 174 | .thaw = pdc_sata_thaw, |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 175 | .error_handler = pdc_sata_error_handler, |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 176 | .post_internal_cmd = pdc_post_internal_cmd, |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 177 | .cable_detect = pdc_sata_cable_detect, |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 178 | .data_xfer = ata_data_xfer, |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 179 | .irq_clear = pdc_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 180 | .irq_on = ata_irq_on, |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 181 | |
| 182 | .scr_read = pdc_sata_scr_read, |
| 183 | .scr_write = pdc_sata_scr_write, |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 184 | .port_start = pdc_sata_port_start, |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 185 | }; |
| 186 | |
| 187 | /* First-generation chips need a more restrictive ->check_atapi_dma op */ |
| 188 | static const struct ata_port_operations pdc_old_sata_ops = { |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 189 | .tf_load = pdc_tf_load_mmio, |
| 190 | .tf_read = ata_tf_read, |
| 191 | .check_status = ata_check_status, |
| 192 | .exec_command = pdc_exec_command_mmio, |
| 193 | .dev_select = ata_std_dev_select, |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 194 | .check_atapi_dma = pdc_old_sata_check_atapi_dma, |
Jeff Garzik | 2cba582 | 2005-08-29 05:12:30 -0400 | [diff] [blame] | 195 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 196 | .qc_prep = pdc_qc_prep, |
| 197 | .qc_issue = pdc_qc_issue_prot, |
Mikael Pettersson | c07a9c4 | 2008-03-23 18:41:01 +0100 | [diff] [blame] | 198 | .freeze = pdc_sata_freeze, |
| 199 | .thaw = pdc_sata_thaw, |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 200 | .error_handler = pdc_sata_error_handler, |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 201 | .post_internal_cmd = pdc_post_internal_cmd, |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 202 | .cable_detect = pdc_sata_cable_detect, |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 203 | .data_xfer = ata_data_xfer, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 204 | .irq_clear = pdc_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 205 | .irq_on = ata_irq_on, |
Jeff Garzik | 2cba582 | 2005-08-29 05:12:30 -0400 | [diff] [blame] | 206 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 207 | .scr_read = pdc_sata_scr_read, |
| 208 | .scr_write = pdc_sata_scr_write, |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 209 | .port_start = pdc_sata_port_start, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 210 | }; |
| 211 | |
Jeff Garzik | 057ace5 | 2005-10-22 14:27:05 -0400 | [diff] [blame] | 212 | static const struct ata_port_operations pdc_pata_ops = { |
Jeff Garzik | 2cba582 | 2005-08-29 05:12:30 -0400 | [diff] [blame] | 213 | .tf_load = pdc_tf_load_mmio, |
| 214 | .tf_read = ata_tf_read, |
| 215 | .check_status = ata_check_status, |
| 216 | .exec_command = pdc_exec_command_mmio, |
| 217 | .dev_select = ata_std_dev_select, |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 218 | .check_atapi_dma = pdc_check_atapi_dma, |
Jeff Garzik | 2cba582 | 2005-08-29 05:12:30 -0400 | [diff] [blame] | 219 | |
Jeff Garzik | 2cba582 | 2005-08-29 05:12:30 -0400 | [diff] [blame] | 220 | .qc_prep = pdc_qc_prep, |
| 221 | .qc_issue = pdc_qc_issue_prot, |
Mikael Pettersson | 5387373 | 2007-02-11 23:19:53 +0100 | [diff] [blame] | 222 | .freeze = pdc_freeze, |
| 223 | .thaw = pdc_thaw, |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 224 | .error_handler = pdc_pata_error_handler, |
Mikael Pettersson | 540477b | 2007-02-25 12:44:39 +0100 | [diff] [blame] | 225 | .post_internal_cmd = pdc_post_internal_cmd, |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 226 | .cable_detect = pdc_pata_cable_detect, |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 227 | .data_xfer = ata_data_xfer, |
Jeff Garzik | 2cba582 | 2005-08-29 05:12:30 -0400 | [diff] [blame] | 228 | .irq_clear = pdc_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 229 | .irq_on = ata_irq_on, |
Jeff Garzik | 2cba582 | 2005-08-29 05:12:30 -0400 | [diff] [blame] | 230 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 231 | .port_start = pdc_common_port_start, |
Jeff Garzik | 2cba582 | 2005-08-29 05:12:30 -0400 | [diff] [blame] | 232 | }; |
| 233 | |
Arjan van de Ven | 98ac62d | 2005-11-28 10:06:23 +0100 | [diff] [blame] | 234 | static const struct ata_port_info pdc_port_info[] = { |
Mikael Pettersson | 5595ddf | 2007-10-30 14:21:55 +0100 | [diff] [blame] | 235 | [board_2037x] = |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 236 | { |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 237 | .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA | |
| 238 | PDC_FLAG_SATA_PATA, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 239 | .pio_mask = 0x1f, /* pio0-4 */ |
| 240 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
Jeff Garzik | 469248a | 2007-07-08 01:13:16 -0400 | [diff] [blame] | 241 | .udma_mask = ATA_UDMA6, |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 242 | .port_ops = &pdc_old_sata_ops, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | }, |
| 244 | |
Mikael Pettersson | 5595ddf | 2007-10-30 14:21:55 +0100 | [diff] [blame] | 245 | [board_2037x_pata] = |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 246 | { |
| 247 | .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS, |
| 248 | .pio_mask = 0x1f, /* pio0-4 */ |
| 249 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
Jeff Garzik | 469248a | 2007-07-08 01:13:16 -0400 | [diff] [blame] | 250 | .udma_mask = ATA_UDMA6, |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 251 | .port_ops = &pdc_pata_ops, |
| 252 | }, |
| 253 | |
Mikael Pettersson | 5595ddf | 2007-10-30 14:21:55 +0100 | [diff] [blame] | 254 | [board_20319] = |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 255 | { |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 256 | .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA | |
| 257 | PDC_FLAG_4_PORTS, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 258 | .pio_mask = 0x1f, /* pio0-4 */ |
| 259 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
Jeff Garzik | 469248a | 2007-07-08 01:13:16 -0400 | [diff] [blame] | 260 | .udma_mask = ATA_UDMA6, |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 261 | .port_ops = &pdc_old_sata_ops, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 262 | }, |
Tobias Lorenz | f497ba7 | 2005-05-12 15:51:01 -0400 | [diff] [blame] | 263 | |
Mikael Pettersson | 5595ddf | 2007-10-30 14:21:55 +0100 | [diff] [blame] | 264 | [board_20619] = |
Tobias Lorenz | f497ba7 | 2005-05-12 15:51:01 -0400 | [diff] [blame] | 265 | { |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 266 | .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS | |
| 267 | PDC_FLAG_4_PORTS, |
Tobias Lorenz | f497ba7 | 2005-05-12 15:51:01 -0400 | [diff] [blame] | 268 | .pio_mask = 0x1f, /* pio0-4 */ |
| 269 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
Jeff Garzik | 469248a | 2007-07-08 01:13:16 -0400 | [diff] [blame] | 270 | .udma_mask = ATA_UDMA6, |
Jeff Garzik | 2cba582 | 2005-08-29 05:12:30 -0400 | [diff] [blame] | 271 | .port_ops = &pdc_pata_ops, |
Tobias Lorenz | f497ba7 | 2005-05-12 15:51:01 -0400 | [diff] [blame] | 272 | }, |
Yusuf Iskenderoglu | 5a46fe8 | 2006-01-17 08:06:21 -0500 | [diff] [blame] | 273 | |
Mikael Pettersson | 5595ddf | 2007-10-30 14:21:55 +0100 | [diff] [blame] | 274 | [board_2057x] = |
Luke Kosewski | 6340f01 | 2006-01-28 12:39:29 -0500 | [diff] [blame] | 275 | { |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 276 | .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA | |
| 277 | PDC_FLAG_GEN_II | PDC_FLAG_SATA_PATA, |
Luke Kosewski | 6340f01 | 2006-01-28 12:39:29 -0500 | [diff] [blame] | 278 | .pio_mask = 0x1f, /* pio0-4 */ |
| 279 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
Jeff Garzik | 469248a | 2007-07-08 01:13:16 -0400 | [diff] [blame] | 280 | .udma_mask = ATA_UDMA6, |
Luke Kosewski | 6340f01 | 2006-01-28 12:39:29 -0500 | [diff] [blame] | 281 | .port_ops = &pdc_sata_ops, |
| 282 | }, |
| 283 | |
Mikael Pettersson | 5595ddf | 2007-10-30 14:21:55 +0100 | [diff] [blame] | 284 | [board_2057x_pata] = |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 285 | { |
Jeff Garzik | bb31223 | 2007-05-24 23:35:59 -0400 | [diff] [blame] | 286 | .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 287 | PDC_FLAG_GEN_II, |
| 288 | .pio_mask = 0x1f, /* pio0-4 */ |
| 289 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
Jeff Garzik | 469248a | 2007-07-08 01:13:16 -0400 | [diff] [blame] | 290 | .udma_mask = ATA_UDMA6, |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 291 | .port_ops = &pdc_pata_ops, |
| 292 | }, |
| 293 | |
Mikael Pettersson | 5595ddf | 2007-10-30 14:21:55 +0100 | [diff] [blame] | 294 | [board_40518] = |
Luke Kosewski | 6340f01 | 2006-01-28 12:39:29 -0500 | [diff] [blame] | 295 | { |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 296 | .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA | |
| 297 | PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS, |
Luke Kosewski | 6340f01 | 2006-01-28 12:39:29 -0500 | [diff] [blame] | 298 | .pio_mask = 0x1f, /* pio0-4 */ |
| 299 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
Jeff Garzik | 469248a | 2007-07-08 01:13:16 -0400 | [diff] [blame] | 300 | .udma_mask = ATA_UDMA6, |
Luke Kosewski | 6340f01 | 2006-01-28 12:39:29 -0500 | [diff] [blame] | 301 | .port_ops = &pdc_sata_ops, |
| 302 | }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 303 | }; |
| 304 | |
Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 305 | static const struct pci_device_id pdc_ata_pci_tbl[] = { |
Jeff Garzik | 54bb3a94 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 306 | { PCI_VDEVICE(PROMISE, 0x3371), board_2037x }, |
Jeff Garzik | 54bb3a94 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 307 | { PCI_VDEVICE(PROMISE, 0x3373), board_2037x }, |
| 308 | { PCI_VDEVICE(PROMISE, 0x3375), board_2037x }, |
| 309 | { PCI_VDEVICE(PROMISE, 0x3376), board_2037x }, |
Mikael Pettersson | b2d1eee | 2006-11-22 22:00:15 +0100 | [diff] [blame] | 310 | { PCI_VDEVICE(PROMISE, 0x3570), board_2057x }, |
| 311 | { PCI_VDEVICE(PROMISE, 0x3571), board_2057x }, |
Jeff Garzik | 54bb3a94 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 312 | { PCI_VDEVICE(PROMISE, 0x3574), board_2057x }, |
Mikael Pettersson | d324d462 | 2006-12-06 09:55:43 +0100 | [diff] [blame] | 313 | { PCI_VDEVICE(PROMISE, 0x3577), board_2057x }, |
Mikael Pettersson | b2d1eee | 2006-11-22 22:00:15 +0100 | [diff] [blame] | 314 | { PCI_VDEVICE(PROMISE, 0x3d73), board_2057x }, |
Jeff Garzik | 54bb3a94 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 315 | { PCI_VDEVICE(PROMISE, 0x3d75), board_2057x }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 316 | |
Jeff Garzik | 54bb3a94 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 317 | { PCI_VDEVICE(PROMISE, 0x3318), board_20319 }, |
| 318 | { PCI_VDEVICE(PROMISE, 0x3319), board_20319 }, |
Mikael Pettersson | 7f9992a | 2007-08-29 10:25:37 +0200 | [diff] [blame] | 319 | { PCI_VDEVICE(PROMISE, 0x3515), board_40518 }, |
| 320 | { PCI_VDEVICE(PROMISE, 0x3519), board_40518 }, |
Mikael Pettersson | b2d1eee | 2006-11-22 22:00:15 +0100 | [diff] [blame] | 321 | { PCI_VDEVICE(PROMISE, 0x3d17), board_40518 }, |
Jeff Garzik | 54bb3a94 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 322 | { PCI_VDEVICE(PROMISE, 0x3d18), board_40518 }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 323 | |
Jeff Garzik | 54bb3a94 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 324 | { PCI_VDEVICE(PROMISE, 0x6629), board_20619 }, |
Tobias Lorenz | f497ba7 | 2005-05-12 15:51:01 -0400 | [diff] [blame] | 325 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 326 | { } /* terminate list */ |
| 327 | }; |
| 328 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | static struct pci_driver pdc_ata_pci_driver = { |
| 330 | .name = DRV_NAME, |
| 331 | .id_table = pdc_ata_pci_tbl, |
| 332 | .probe = pdc_ata_init_one, |
| 333 | .remove = ata_pci_remove_one, |
| 334 | }; |
| 335 | |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 336 | static int pdc_common_port_start(struct ata_port *ap) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 338 | struct device *dev = ap->host->dev; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 339 | struct pdc_port_priv *pp; |
| 340 | int rc; |
| 341 | |
| 342 | rc = ata_port_start(ap); |
| 343 | if (rc) |
| 344 | return rc; |
| 345 | |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 346 | pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); |
| 347 | if (!pp) |
| 348 | return -ENOMEM; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 349 | |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 350 | pp->pkt = dmam_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL); |
| 351 | if (!pp->pkt) |
| 352 | return -ENOMEM; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 353 | |
| 354 | ap->private_data = pp; |
| 355 | |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 356 | return 0; |
| 357 | } |
| 358 | |
| 359 | static int pdc_sata_port_start(struct ata_port *ap) |
| 360 | { |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 361 | int rc; |
| 362 | |
| 363 | rc = pdc_common_port_start(ap); |
| 364 | if (rc) |
| 365 | return rc; |
| 366 | |
Mikael Pettersson | 599b720 | 2006-12-01 10:55:58 +0100 | [diff] [blame] | 367 | /* fix up PHYMODE4 align timing */ |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 368 | if (ap->flags & PDC_FLAG_GEN_II) { |
Jeff Garzik | 59f9988 | 2007-05-28 07:07:20 -0400 | [diff] [blame] | 369 | void __iomem *mmio = ap->ioaddr.scr_addr; |
Mikael Pettersson | 599b720 | 2006-12-01 10:55:58 +0100 | [diff] [blame] | 370 | unsigned int tmp; |
| 371 | |
| 372 | tmp = readl(mmio + 0x014); |
| 373 | tmp = (tmp & ~3) | 1; /* set bits 1:0 = 0:1 */ |
| 374 | writel(tmp, mmio + 0x014); |
| 375 | } |
| 376 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 377 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 378 | } |
| 379 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 380 | static void pdc_reset_port(struct ata_port *ap) |
| 381 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 382 | void __iomem *mmio = ap->ioaddr.cmd_addr + PDC_CTLSTAT; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 383 | unsigned int i; |
| 384 | u32 tmp; |
| 385 | |
| 386 | for (i = 11; i > 0; i--) { |
| 387 | tmp = readl(mmio); |
| 388 | if (tmp & PDC_RESET) |
| 389 | break; |
| 390 | |
| 391 | udelay(100); |
| 392 | |
| 393 | tmp |= PDC_RESET; |
| 394 | writel(tmp, mmio); |
| 395 | } |
| 396 | |
| 397 | tmp &= ~PDC_RESET; |
| 398 | writel(tmp, mmio); |
| 399 | readl(mmio); /* flush */ |
| 400 | } |
| 401 | |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 402 | static int pdc_pata_cable_detect(struct ata_port *ap) |
Jeff Garzik | d3fb4e8 | 2006-05-24 01:43:25 -0400 | [diff] [blame] | 403 | { |
| 404 | u8 tmp; |
Jeff Garzik | 59f9988 | 2007-05-28 07:07:20 -0400 | [diff] [blame] | 405 | void __iomem *mmio = ap->ioaddr.cmd_addr + PDC_CTLSTAT + 0x03; |
Jeff Garzik | d3fb4e8 | 2006-05-24 01:43:25 -0400 | [diff] [blame] | 406 | |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 407 | tmp = readb(mmio); |
| 408 | if (tmp & 0x01) |
| 409 | return ATA_CBL_PATA40; |
| 410 | return ATA_CBL_PATA80; |
| 411 | } |
| 412 | |
| 413 | static int pdc_sata_cable_detect(struct ata_port *ap) |
| 414 | { |
Alan Cox | e2a9752 | 2007-03-08 23:06:47 +0000 | [diff] [blame] | 415 | return ATA_CBL_SATA; |
Jeff Garzik | d3fb4e8 | 2006-05-24 01:43:25 -0400 | [diff] [blame] | 416 | } |
| 417 | |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 418 | static int pdc_sata_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 419 | { |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 420 | if (sc_reg > SCR_CONTROL) |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 421 | return -EINVAL; |
| 422 | *val = readl(ap->ioaddr.scr_addr + (sc_reg * 4)); |
| 423 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 424 | } |
| 425 | |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 426 | static int pdc_sata_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 427 | { |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 428 | if (sc_reg > SCR_CONTROL) |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 429 | return -EINVAL; |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 430 | writel(val, ap->ioaddr.scr_addr + (sc_reg * 4)); |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 431 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | } |
| 433 | |
Mikael Pettersson | fba6edb | 2007-01-13 21:32:30 +0100 | [diff] [blame] | 434 | static void pdc_atapi_pkt(struct ata_queued_cmd *qc) |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 435 | { |
Mikael Pettersson | 4113bb6 | 2007-01-13 21:31:05 +0100 | [diff] [blame] | 436 | struct ata_port *ap = qc->ap; |
| 437 | dma_addr_t sg_table = ap->prd_dma; |
| 438 | unsigned int cdb_len = qc->dev->cdb_len; |
| 439 | u8 *cdb = qc->cdb; |
| 440 | struct pdc_port_priv *pp = ap->private_data; |
| 441 | u8 *buf = pp->pkt; |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 442 | u32 *buf32 = (u32 *) buf; |
Tejun Heo | 46a6714 | 2007-12-04 13:33:30 +0900 | [diff] [blame] | 443 | unsigned int dev_sel, feature; |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 444 | |
| 445 | /* set control bits (byte 0), zero delay seq id (byte 3), |
| 446 | * and seq id (byte 2) |
| 447 | */ |
Mikael Pettersson | fba6edb | 2007-01-13 21:32:30 +0100 | [diff] [blame] | 448 | switch (qc->tf.protocol) { |
Tejun Heo | 0dc3688 | 2007-12-18 16:34:43 -0500 | [diff] [blame] | 449 | case ATAPI_PROT_DMA: |
Mikael Pettersson | fba6edb | 2007-01-13 21:32:30 +0100 | [diff] [blame] | 450 | if (!(qc->tf.flags & ATA_TFLAG_WRITE)) |
| 451 | buf32[0] = cpu_to_le32(PDC_PKT_READ); |
| 452 | else |
| 453 | buf32[0] = 0; |
| 454 | break; |
Tejun Heo | 0dc3688 | 2007-12-18 16:34:43 -0500 | [diff] [blame] | 455 | case ATAPI_PROT_NODATA: |
Mikael Pettersson | fba6edb | 2007-01-13 21:32:30 +0100 | [diff] [blame] | 456 | buf32[0] = cpu_to_le32(PDC_PKT_NODATA); |
| 457 | break; |
| 458 | default: |
| 459 | BUG(); |
| 460 | break; |
| 461 | } |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 462 | buf32[1] = cpu_to_le32(sg_table); /* S/G table addr */ |
| 463 | buf32[2] = 0; /* no next-packet */ |
| 464 | |
Mikael Pettersson | 4113bb6 | 2007-01-13 21:31:05 +0100 | [diff] [blame] | 465 | /* select drive */ |
Tejun Heo | 46a6714 | 2007-12-04 13:33:30 +0900 | [diff] [blame] | 466 | if (sata_scr_valid(&ap->link)) |
Mikael Pettersson | 4113bb6 | 2007-01-13 21:31:05 +0100 | [diff] [blame] | 467 | dev_sel = PDC_DEVICE_SATA; |
Tejun Heo | 46a6714 | 2007-12-04 13:33:30 +0900 | [diff] [blame] | 468 | else |
| 469 | dev_sel = qc->tf.device; |
| 470 | |
Mikael Pettersson | 4113bb6 | 2007-01-13 21:31:05 +0100 | [diff] [blame] | 471 | buf[12] = (1 << 5) | ATA_REG_DEVICE; |
| 472 | buf[13] = dev_sel; |
| 473 | buf[14] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_CLEAR_BSY; |
| 474 | buf[15] = dev_sel; /* once more, waiting for BSY to clear */ |
| 475 | |
| 476 | buf[16] = (1 << 5) | ATA_REG_NSECT; |
Tejun Heo | 46a6714 | 2007-12-04 13:33:30 +0900 | [diff] [blame] | 477 | buf[17] = qc->tf.nsect; |
Mikael Pettersson | 4113bb6 | 2007-01-13 21:31:05 +0100 | [diff] [blame] | 478 | buf[18] = (1 << 5) | ATA_REG_LBAL; |
Tejun Heo | 46a6714 | 2007-12-04 13:33:30 +0900 | [diff] [blame] | 479 | buf[19] = qc->tf.lbal; |
Mikael Pettersson | 4113bb6 | 2007-01-13 21:31:05 +0100 | [diff] [blame] | 480 | |
| 481 | /* set feature and byte counter registers */ |
Tejun Heo | 0dc3688 | 2007-12-18 16:34:43 -0500 | [diff] [blame] | 482 | if (qc->tf.protocol != ATAPI_PROT_DMA) |
Mikael Pettersson | 4113bb6 | 2007-01-13 21:31:05 +0100 | [diff] [blame] | 483 | feature = PDC_FEATURE_ATAPI_PIO; |
Tejun Heo | 46a6714 | 2007-12-04 13:33:30 +0900 | [diff] [blame] | 484 | else |
Mikael Pettersson | 4113bb6 | 2007-01-13 21:31:05 +0100 | [diff] [blame] | 485 | feature = PDC_FEATURE_ATAPI_DMA; |
Tejun Heo | 46a6714 | 2007-12-04 13:33:30 +0900 | [diff] [blame] | 486 | |
Mikael Pettersson | 4113bb6 | 2007-01-13 21:31:05 +0100 | [diff] [blame] | 487 | buf[20] = (1 << 5) | ATA_REG_FEATURE; |
| 488 | buf[21] = feature; |
| 489 | buf[22] = (1 << 5) | ATA_REG_BYTEL; |
Tejun Heo | 46a6714 | 2007-12-04 13:33:30 +0900 | [diff] [blame] | 490 | buf[23] = qc->tf.lbam; |
Mikael Pettersson | 4113bb6 | 2007-01-13 21:31:05 +0100 | [diff] [blame] | 491 | buf[24] = (1 << 5) | ATA_REG_BYTEH; |
Tejun Heo | 46a6714 | 2007-12-04 13:33:30 +0900 | [diff] [blame] | 492 | buf[25] = qc->tf.lbah; |
Mikael Pettersson | 4113bb6 | 2007-01-13 21:31:05 +0100 | [diff] [blame] | 493 | |
| 494 | /* send ATAPI packet command 0xA0 */ |
| 495 | buf[26] = (1 << 5) | ATA_REG_CMD; |
Tejun Heo | 46a6714 | 2007-12-04 13:33:30 +0900 | [diff] [blame] | 496 | buf[27] = qc->tf.command; |
Mikael Pettersson | 4113bb6 | 2007-01-13 21:31:05 +0100 | [diff] [blame] | 497 | |
| 498 | /* select drive and check DRQ */ |
| 499 | buf[28] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_WAIT_DRDY; |
| 500 | buf[29] = dev_sel; |
| 501 | |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 502 | /* we can represent cdb lengths 2/4/6/8/10/12/14/16 */ |
| 503 | BUG_ON(cdb_len & ~0x1E); |
| 504 | |
Mikael Pettersson | 4113bb6 | 2007-01-13 21:31:05 +0100 | [diff] [blame] | 505 | /* append the CDB as the final part */ |
| 506 | buf[30] = (((cdb_len >> 1) & 7) << 5) | ATA_REG_DATA | PDC_LAST_REG; |
| 507 | memcpy(buf+31, cdb, cdb_len); |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 508 | } |
| 509 | |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 510 | /** |
| 511 | * pdc_fill_sg - Fill PCI IDE PRD table |
| 512 | * @qc: Metadata associated with taskfile to be transferred |
| 513 | * |
| 514 | * Fill PCI IDE PRD (scatter-gather) table with segments |
| 515 | * associated with the current disk command. |
| 516 | * Make sure hardware does not choke on it. |
| 517 | * |
| 518 | * LOCKING: |
| 519 | * spin_lock_irqsave(host lock) |
| 520 | * |
| 521 | */ |
| 522 | static void pdc_fill_sg(struct ata_queued_cmd *qc) |
| 523 | { |
| 524 | struct ata_port *ap = qc->ap; |
| 525 | struct scatterlist *sg; |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 526 | const u32 SG_COUNT_ASIC_BUG = 41*4; |
Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 527 | unsigned int si, idx; |
| 528 | u32 len; |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 529 | |
| 530 | if (!(qc->flags & ATA_QCFLAG_DMAMAP)) |
| 531 | return; |
| 532 | |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 533 | idx = 0; |
Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 534 | for_each_sg(qc->sg, sg, qc->n_elem, si) { |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 535 | u32 addr, offset; |
Harvey Harrison | 6903c0f | 2008-02-13 21:14:08 -0800 | [diff] [blame] | 536 | u32 sg_len; |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 537 | |
| 538 | /* determine if physical DMA addr spans 64K boundary. |
| 539 | * Note h/w doesn't support 64-bit, so we unconditionally |
| 540 | * truncate dma_addr_t to u32. |
| 541 | */ |
| 542 | addr = (u32) sg_dma_address(sg); |
| 543 | sg_len = sg_dma_len(sg); |
| 544 | |
| 545 | while (sg_len) { |
| 546 | offset = addr & 0xffff; |
| 547 | len = sg_len; |
| 548 | if ((offset + sg_len) > 0x10000) |
| 549 | len = 0x10000 - offset; |
| 550 | |
| 551 | ap->prd[idx].addr = cpu_to_le32(addr); |
| 552 | ap->prd[idx].flags_len = cpu_to_le32(len & 0xffff); |
| 553 | VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len); |
| 554 | |
| 555 | idx++; |
| 556 | sg_len -= len; |
| 557 | addr += len; |
| 558 | } |
| 559 | } |
| 560 | |
Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 561 | len = le32_to_cpu(ap->prd[idx - 1].flags_len); |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 562 | |
Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 563 | if (len > SG_COUNT_ASIC_BUG) { |
| 564 | u32 addr; |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 565 | |
Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 566 | VPRINTK("Splitting last PRD.\n"); |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 567 | |
Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 568 | addr = le32_to_cpu(ap->prd[idx - 1].addr); |
| 569 | ap->prd[idx - 1].flags_len = cpu_to_le32(len - SG_COUNT_ASIC_BUG); |
| 570 | VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx - 1, addr, SG_COUNT_ASIC_BUG); |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 571 | |
Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 572 | addr = addr + len - SG_COUNT_ASIC_BUG; |
| 573 | len = SG_COUNT_ASIC_BUG; |
| 574 | ap->prd[idx].addr = cpu_to_le32(addr); |
| 575 | ap->prd[idx].flags_len = cpu_to_le32(len); |
| 576 | VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len); |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 577 | |
Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 578 | idx++; |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 579 | } |
Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 580 | |
| 581 | ap->prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT); |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 582 | } |
| 583 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 584 | static void pdc_qc_prep(struct ata_queued_cmd *qc) |
| 585 | { |
| 586 | struct pdc_port_priv *pp = qc->ap->private_data; |
| 587 | unsigned int i; |
| 588 | |
| 589 | VPRINTK("ENTER\n"); |
| 590 | |
| 591 | switch (qc->tf.protocol) { |
| 592 | case ATA_PROT_DMA: |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 593 | pdc_fill_sg(qc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 594 | /* fall through */ |
| 595 | |
| 596 | case ATA_PROT_NODATA: |
| 597 | i = pdc_pkt_header(&qc->tf, qc->ap->prd_dma, |
| 598 | qc->dev->devno, pp->pkt); |
| 599 | |
| 600 | if (qc->tf.flags & ATA_TFLAG_LBA48) |
| 601 | i = pdc_prep_lba48(&qc->tf, pp->pkt, i); |
| 602 | else |
| 603 | i = pdc_prep_lba28(&qc->tf, pp->pkt, i); |
| 604 | |
| 605 | pdc_pkt_footer(&qc->tf, pp->pkt, i); |
| 606 | break; |
| 607 | |
Tejun Heo | 0dc3688 | 2007-12-18 16:34:43 -0500 | [diff] [blame] | 608 | case ATAPI_PROT_PIO: |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 609 | pdc_fill_sg(qc); |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 610 | break; |
| 611 | |
Tejun Heo | 0dc3688 | 2007-12-18 16:34:43 -0500 | [diff] [blame] | 612 | case ATAPI_PROT_DMA: |
Mikael Pettersson | b9ccd4a | 2007-10-30 14:20:49 +0100 | [diff] [blame] | 613 | pdc_fill_sg(qc); |
Mikael Pettersson | fba6edb | 2007-01-13 21:32:30 +0100 | [diff] [blame] | 614 | /*FALLTHROUGH*/ |
Tejun Heo | 0dc3688 | 2007-12-18 16:34:43 -0500 | [diff] [blame] | 615 | case ATAPI_PROT_NODATA: |
Mikael Pettersson | fba6edb | 2007-01-13 21:32:30 +0100 | [diff] [blame] | 616 | pdc_atapi_pkt(qc); |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 617 | break; |
| 618 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 619 | default: |
| 620 | break; |
| 621 | } |
| 622 | } |
| 623 | |
Mikael Pettersson | c07a9c4 | 2008-03-23 18:41:01 +0100 | [diff] [blame] | 624 | static int pdc_is_sataii_tx4(unsigned long flags) |
| 625 | { |
| 626 | const unsigned long mask = PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS; |
| 627 | return (flags & mask) == mask; |
| 628 | } |
| 629 | |
| 630 | static unsigned int pdc_port_no_to_ata_no(unsigned int port_no, |
| 631 | int is_sataii_tx4) |
| 632 | { |
| 633 | static const unsigned char sataii_tx4_port_remap[4] = { 3, 1, 0, 2}; |
| 634 | return is_sataii_tx4 ? sataii_tx4_port_remap[port_no] : port_no; |
| 635 | } |
| 636 | |
| 637 | static unsigned int pdc_sata_nr_ports(const struct ata_port *ap) |
| 638 | { |
| 639 | return (ap->flags & PDC_FLAG_4_PORTS) ? 4 : 2; |
| 640 | } |
| 641 | |
| 642 | static unsigned int pdc_sata_ata_port_to_ata_no(const struct ata_port *ap) |
| 643 | { |
| 644 | const struct ata_host *host = ap->host; |
| 645 | unsigned int nr_ports = pdc_sata_nr_ports(ap); |
| 646 | unsigned int i; |
| 647 | |
| 648 | for(i = 0; i < nr_ports && host->ports[i] != ap; ++i) |
| 649 | ; |
| 650 | BUG_ON(i >= nr_ports); |
| 651 | return pdc_port_no_to_ata_no(i, pdc_is_sataii_tx4(ap->flags)); |
| 652 | } |
| 653 | |
| 654 | static unsigned int pdc_sata_hotplug_offset(const struct ata_port *ap) |
| 655 | { |
| 656 | return (ap->flags & PDC_FLAG_GEN_II) ? PDC2_SATA_PLUG_CSR : PDC_SATA_PLUG_CSR; |
| 657 | } |
| 658 | |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 659 | static void pdc_freeze(struct ata_port *ap) |
| 660 | { |
Jeff Garzik | 59f9988 | 2007-05-28 07:07:20 -0400 | [diff] [blame] | 661 | void __iomem *mmio = ap->ioaddr.cmd_addr; |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 662 | u32 tmp; |
| 663 | |
| 664 | tmp = readl(mmio + PDC_CTLSTAT); |
| 665 | tmp |= PDC_IRQ_DISABLE; |
| 666 | tmp &= ~PDC_DMA_ENABLE; |
| 667 | writel(tmp, mmio + PDC_CTLSTAT); |
| 668 | readl(mmio + PDC_CTLSTAT); /* flush */ |
| 669 | } |
| 670 | |
Mikael Pettersson | c07a9c4 | 2008-03-23 18:41:01 +0100 | [diff] [blame] | 671 | static void pdc_sata_freeze(struct ata_port *ap) |
| 672 | { |
| 673 | struct ata_host *host = ap->host; |
| 674 | void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR]; |
| 675 | unsigned int hotplug_offset = pdc_sata_hotplug_offset(ap); |
| 676 | unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap); |
| 677 | u32 hotplug_status; |
| 678 | |
| 679 | /* Disable hotplug events on this port. |
| 680 | * |
| 681 | * Locking: |
| 682 | * 1) hotplug register accesses must be serialised via host->lock |
| 683 | * 2) ap->lock == &ap->host->lock |
| 684 | * 3) ->freeze() and ->thaw() are called with ap->lock held |
| 685 | */ |
| 686 | hotplug_status = readl(host_mmio + hotplug_offset); |
| 687 | hotplug_status |= 0x11 << (ata_no + 16); |
| 688 | writel(hotplug_status, host_mmio + hotplug_offset); |
| 689 | readl(host_mmio + hotplug_offset); /* flush */ |
| 690 | |
| 691 | pdc_freeze(ap); |
| 692 | } |
| 693 | |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 694 | static void pdc_thaw(struct ata_port *ap) |
| 695 | { |
Jeff Garzik | 59f9988 | 2007-05-28 07:07:20 -0400 | [diff] [blame] | 696 | void __iomem *mmio = ap->ioaddr.cmd_addr; |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 697 | u32 tmp; |
| 698 | |
| 699 | /* clear IRQ */ |
| 700 | readl(mmio + PDC_INT_SEQMASK); |
| 701 | |
| 702 | /* turn IRQ back on */ |
| 703 | tmp = readl(mmio + PDC_CTLSTAT); |
| 704 | tmp &= ~PDC_IRQ_DISABLE; |
| 705 | writel(tmp, mmio + PDC_CTLSTAT); |
| 706 | readl(mmio + PDC_CTLSTAT); /* flush */ |
| 707 | } |
| 708 | |
Mikael Pettersson | c07a9c4 | 2008-03-23 18:41:01 +0100 | [diff] [blame] | 709 | static void pdc_sata_thaw(struct ata_port *ap) |
| 710 | { |
| 711 | struct ata_host *host = ap->host; |
| 712 | void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR]; |
| 713 | unsigned int hotplug_offset = pdc_sata_hotplug_offset(ap); |
| 714 | unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap); |
| 715 | u32 hotplug_status; |
| 716 | |
| 717 | pdc_thaw(ap); |
| 718 | |
| 719 | /* Enable hotplug events on this port. |
| 720 | * Locking: see pdc_sata_freeze(). |
| 721 | */ |
| 722 | hotplug_status = readl(host_mmio + hotplug_offset); |
| 723 | hotplug_status |= 0x11 << ata_no; |
| 724 | hotplug_status &= ~(0x11 << (ata_no + 16)); |
| 725 | writel(hotplug_status, host_mmio + hotplug_offset); |
| 726 | readl(host_mmio + hotplug_offset); /* flush */ |
| 727 | } |
| 728 | |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 729 | static void pdc_common_error_handler(struct ata_port *ap, ata_reset_fn_t hardreset) |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 730 | { |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 731 | if (!(ap->pflags & ATA_PFLAG_FROZEN)) |
| 732 | pdc_reset_port(ap); |
| 733 | |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 734 | /* perform recovery */ |
Alan Cox | e2a9752 | 2007-03-08 23:06:47 +0000 | [diff] [blame] | 735 | ata_do_eh(ap, ata_std_prereset, ata_std_softreset, hardreset, |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 736 | ata_std_postreset); |
| 737 | } |
| 738 | |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 739 | static void pdc_pata_error_handler(struct ata_port *ap) |
| 740 | { |
| 741 | pdc_common_error_handler(ap, NULL); |
| 742 | } |
| 743 | |
| 744 | static void pdc_sata_error_handler(struct ata_port *ap) |
| 745 | { |
| 746 | pdc_common_error_handler(ap, sata_std_hardreset); |
| 747 | } |
| 748 | |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 749 | static void pdc_post_internal_cmd(struct ata_queued_cmd *qc) |
| 750 | { |
| 751 | struct ata_port *ap = qc->ap; |
| 752 | |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 753 | /* make DMA engine forget about the failed command */ |
Tejun Heo | a51d644 | 2007-03-20 15:24:11 +0900 | [diff] [blame] | 754 | if (qc->flags & ATA_QCFLAG_FAILED) |
Mikael Pettersson | 25b93d8 | 2006-12-07 00:06:51 +0100 | [diff] [blame] | 755 | pdc_reset_port(ap); |
| 756 | } |
| 757 | |
Mikael Pettersson | 176efb0 | 2007-03-14 09:51:35 +0100 | [diff] [blame] | 758 | static void pdc_error_intr(struct ata_port *ap, struct ata_queued_cmd *qc, |
| 759 | u32 port_status, u32 err_mask) |
| 760 | { |
Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 761 | struct ata_eh_info *ehi = &ap->link.eh_info; |
Mikael Pettersson | 176efb0 | 2007-03-14 09:51:35 +0100 | [diff] [blame] | 762 | unsigned int ac_err_mask = 0; |
| 763 | |
| 764 | ata_ehi_clear_desc(ehi); |
| 765 | ata_ehi_push_desc(ehi, "port_status 0x%08x", port_status); |
| 766 | port_status &= err_mask; |
| 767 | |
| 768 | if (port_status & PDC_DRIVE_ERR) |
| 769 | ac_err_mask |= AC_ERR_DEV; |
| 770 | if (port_status & (PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR)) |
| 771 | ac_err_mask |= AC_ERR_HSM; |
| 772 | if (port_status & (PDC2_ATA_HBA_ERR | PDC2_ATA_DMA_CNT_ERR)) |
| 773 | ac_err_mask |= AC_ERR_ATA_BUS; |
| 774 | if (port_status & (PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR | PDC2_HTO_ERR |
| 775 | | PDC_PCI_SYS_ERR | PDC1_PCI_PARITY_ERR)) |
| 776 | ac_err_mask |= AC_ERR_HOST_BUS; |
| 777 | |
Tejun Heo | 936fd73 | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 778 | if (sata_scr_valid(&ap->link)) { |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 779 | u32 serror; |
| 780 | |
| 781 | pdc_sata_scr_read(ap, SCR_ERROR, &serror); |
| 782 | ehi->serror |= serror; |
| 783 | } |
Mikael Pettersson | ce2d3ab | 2007-04-07 14:29:51 +0200 | [diff] [blame] | 784 | |
Mikael Pettersson | 176efb0 | 2007-03-14 09:51:35 +0100 | [diff] [blame] | 785 | qc->err_mask |= ac_err_mask; |
Mikael Pettersson | ce2d3ab | 2007-04-07 14:29:51 +0200 | [diff] [blame] | 786 | |
| 787 | pdc_reset_port(ap); |
Mikael Pettersson | 8ffcfd9 | 2007-05-06 22:12:31 +0200 | [diff] [blame] | 788 | |
| 789 | ata_port_abort(ap); |
Mikael Pettersson | 176efb0 | 2007-03-14 09:51:35 +0100 | [diff] [blame] | 790 | } |
| 791 | |
Mikael Pettersson | d0e5803 | 2007-06-19 21:53:30 +0200 | [diff] [blame] | 792 | static inline unsigned int pdc_host_intr(struct ata_port *ap, |
| 793 | struct ata_queued_cmd *qc) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 794 | { |
Albert Lee | a22e2eb | 2005-12-05 15:38:02 +0800 | [diff] [blame] | 795 | unsigned int handled = 0; |
Mikael Pettersson | 176efb0 | 2007-03-14 09:51:35 +0100 | [diff] [blame] | 796 | void __iomem *port_mmio = ap->ioaddr.cmd_addr; |
Mikael Pettersson | 176efb0 | 2007-03-14 09:51:35 +0100 | [diff] [blame] | 797 | u32 port_status, err_mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 798 | |
Mikael Pettersson | 176efb0 | 2007-03-14 09:51:35 +0100 | [diff] [blame] | 799 | err_mask = PDC_ERR_MASK; |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 800 | if (ap->flags & PDC_FLAG_GEN_II) |
Mikael Pettersson | 176efb0 | 2007-03-14 09:51:35 +0100 | [diff] [blame] | 801 | err_mask &= ~PDC1_ERR_MASK; |
| 802 | else |
| 803 | err_mask &= ~PDC2_ERR_MASK; |
| 804 | port_status = readl(port_mmio + PDC_GLOBAL_CTL); |
| 805 | if (unlikely(port_status & err_mask)) { |
| 806 | pdc_error_intr(ap, qc, port_status, err_mask); |
| 807 | return 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 808 | } |
| 809 | |
| 810 | switch (qc->tf.protocol) { |
| 811 | case ATA_PROT_DMA: |
| 812 | case ATA_PROT_NODATA: |
Tejun Heo | 0dc3688 | 2007-12-18 16:34:43 -0500 | [diff] [blame] | 813 | case ATAPI_PROT_DMA: |
| 814 | case ATAPI_PROT_NODATA: |
Albert Lee | a22e2eb | 2005-12-05 15:38:02 +0800 | [diff] [blame] | 815 | qc->err_mask |= ac_err_mask(ata_wait_idle(ap)); |
| 816 | ata_qc_complete(qc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 817 | handled = 1; |
| 818 | break; |
| 819 | |
Mikael Pettersson | d0e5803 | 2007-06-19 21:53:30 +0200 | [diff] [blame] | 820 | default: |
Albert Lee | ee500aa | 2005-09-27 17:34:38 +0800 | [diff] [blame] | 821 | ap->stats.idle_irq++; |
| 822 | break; |
Mikael Pettersson | d0e5803 | 2007-06-19 21:53:30 +0200 | [diff] [blame] | 823 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 824 | |
Albert Lee | ee500aa | 2005-09-27 17:34:38 +0800 | [diff] [blame] | 825 | return handled; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 826 | } |
| 827 | |
| 828 | static void pdc_irq_clear(struct ata_port *ap) |
| 829 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 830 | struct ata_host *host = ap->host; |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 831 | void __iomem *mmio = host->iomap[PDC_MMIO_BAR]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 832 | |
| 833 | readl(mmio + PDC_INT_SEQMASK); |
| 834 | } |
| 835 | |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 836 | static irqreturn_t pdc_interrupt(int irq, void *dev_instance) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 837 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 838 | struct ata_host *host = dev_instance; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 839 | struct ata_port *ap; |
| 840 | u32 mask = 0; |
| 841 | unsigned int i, tmp; |
| 842 | unsigned int handled = 0; |
Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 843 | void __iomem *mmio_base; |
Mikael Pettersson | a77720a | 2007-07-03 01:09:05 +0200 | [diff] [blame] | 844 | unsigned int hotplug_offset, ata_no; |
| 845 | u32 hotplug_status; |
| 846 | int is_sataii_tx4; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 847 | |
| 848 | VPRINTK("ENTER\n"); |
| 849 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 850 | if (!host || !host->iomap[PDC_MMIO_BAR]) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 851 | VPRINTK("QUICK EXIT\n"); |
| 852 | return IRQ_NONE; |
| 853 | } |
| 854 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 855 | mmio_base = host->iomap[PDC_MMIO_BAR]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 856 | |
Mikael Pettersson | c07a9c4 | 2008-03-23 18:41:01 +0100 | [diff] [blame] | 857 | spin_lock(&host->lock); |
| 858 | |
Mikael Pettersson | a77720a | 2007-07-03 01:09:05 +0200 | [diff] [blame] | 859 | /* read and clear hotplug flags for all ports */ |
| 860 | if (host->ports[0]->flags & PDC_FLAG_GEN_II) |
| 861 | hotplug_offset = PDC2_SATA_PLUG_CSR; |
| 862 | else |
| 863 | hotplug_offset = PDC_SATA_PLUG_CSR; |
| 864 | hotplug_status = readl(mmio_base + hotplug_offset); |
| 865 | if (hotplug_status & 0xff) |
| 866 | writel(hotplug_status | 0xff, mmio_base + hotplug_offset); |
| 867 | hotplug_status &= 0xff; /* clear uninteresting bits */ |
| 868 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 869 | /* reading should also clear interrupts */ |
| 870 | mask = readl(mmio_base + PDC_INT_SEQMASK); |
| 871 | |
Mikael Pettersson | a77720a | 2007-07-03 01:09:05 +0200 | [diff] [blame] | 872 | if (mask == 0xffffffff && hotplug_status == 0) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 873 | VPRINTK("QUICK EXIT 2\n"); |
Mikael Pettersson | c07a9c4 | 2008-03-23 18:41:01 +0100 | [diff] [blame] | 874 | goto done_irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 875 | } |
Luke Kosewski | 6340f01 | 2006-01-28 12:39:29 -0500 | [diff] [blame] | 876 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 877 | mask &= 0xffff; /* only 16 tags possible */ |
Mikael Pettersson | a77720a | 2007-07-03 01:09:05 +0200 | [diff] [blame] | 878 | if (mask == 0 && hotplug_status == 0) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 879 | VPRINTK("QUICK EXIT 3\n"); |
Luke Kosewski | 6340f01 | 2006-01-28 12:39:29 -0500 | [diff] [blame] | 880 | goto done_irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 881 | } |
| 882 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 883 | writel(mask, mmio_base + PDC_INT_SEQMASK); |
| 884 | |
Mikael Pettersson | a77720a | 2007-07-03 01:09:05 +0200 | [diff] [blame] | 885 | is_sataii_tx4 = pdc_is_sataii_tx4(host->ports[0]->flags); |
| 886 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 887 | for (i = 0; i < host->n_ports; i++) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 888 | VPRINTK("port %u\n", i); |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 889 | ap = host->ports[i]; |
Mikael Pettersson | a77720a | 2007-07-03 01:09:05 +0200 | [diff] [blame] | 890 | |
| 891 | /* check for a plug or unplug event */ |
| 892 | ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4); |
| 893 | tmp = hotplug_status & (0x11 << ata_no); |
| 894 | if (tmp && ap && |
| 895 | !(ap->flags & ATA_FLAG_DISABLED)) { |
Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 896 | struct ata_eh_info *ehi = &ap->link.eh_info; |
Mikael Pettersson | a77720a | 2007-07-03 01:09:05 +0200 | [diff] [blame] | 897 | ata_ehi_clear_desc(ehi); |
| 898 | ata_ehi_hotplugged(ehi); |
| 899 | ata_ehi_push_desc(ehi, "hotplug_status %#x", tmp); |
| 900 | ata_port_freeze(ap); |
| 901 | ++handled; |
| 902 | continue; |
| 903 | } |
| 904 | |
| 905 | /* check for a packet interrupt */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 906 | tmp = mask & (1 << (i + 1)); |
Tejun Heo | c138950 | 2005-08-22 14:59:24 +0900 | [diff] [blame] | 907 | if (tmp && ap && |
Jeff Garzik | 029f546 | 2006-04-02 10:30:40 -0400 | [diff] [blame] | 908 | !(ap->flags & ATA_FLAG_DISABLED)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 909 | struct ata_queued_cmd *qc; |
| 910 | |
Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 911 | qc = ata_qc_from_tag(ap, ap->link.active_tag); |
Albert Lee | e50362e | 2005-09-27 17:39:50 +0800 | [diff] [blame] | 912 | if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 913 | handled += pdc_host_intr(ap, qc); |
| 914 | } |
| 915 | } |
| 916 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 917 | VPRINTK("EXIT\n"); |
| 918 | |
Luke Kosewski | 6340f01 | 2006-01-28 12:39:29 -0500 | [diff] [blame] | 919 | done_irq: |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 920 | spin_unlock(&host->lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 921 | return IRQ_RETVAL(handled); |
| 922 | } |
| 923 | |
| 924 | static inline void pdc_packet_start(struct ata_queued_cmd *qc) |
| 925 | { |
| 926 | struct ata_port *ap = qc->ap; |
| 927 | struct pdc_port_priv *pp = ap->private_data; |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 928 | void __iomem *mmio = ap->host->iomap[PDC_MMIO_BAR]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 929 | unsigned int port_no = ap->port_no; |
| 930 | u8 seq = (u8) (port_no + 1); |
| 931 | |
| 932 | VPRINTK("ENTER, ap %p\n", ap); |
| 933 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 934 | writel(0x00000001, mmio + (seq * 4)); |
| 935 | readl(mmio + (seq * 4)); /* flush */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 936 | |
| 937 | pp->pkt[2] = seq; |
| 938 | wmb(); /* flush PRD, pkt writes */ |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 939 | writel(pp->pkt_dma, ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT); |
| 940 | readl(ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT); /* flush */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 941 | } |
| 942 | |
Tejun Heo | 9a3d9eb | 2006-01-23 13:09:36 +0900 | [diff] [blame] | 943 | static unsigned int pdc_qc_issue_prot(struct ata_queued_cmd *qc) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 944 | { |
| 945 | switch (qc->tf.protocol) { |
Tejun Heo | 0dc3688 | 2007-12-18 16:34:43 -0500 | [diff] [blame] | 946 | case ATAPI_PROT_NODATA: |
Mikael Pettersson | fba6edb | 2007-01-13 21:32:30 +0100 | [diff] [blame] | 947 | if (qc->dev->flags & ATA_DFLAG_CDB_INTR) |
| 948 | break; |
| 949 | /*FALLTHROUGH*/ |
Tejun Heo | 51b94d2 | 2007-06-08 13:46:55 -0700 | [diff] [blame] | 950 | case ATA_PROT_NODATA: |
| 951 | if (qc->tf.flags & ATA_TFLAG_POLLING) |
| 952 | break; |
| 953 | /*FALLTHROUGH*/ |
Tejun Heo | 0dc3688 | 2007-12-18 16:34:43 -0500 | [diff] [blame] | 954 | case ATAPI_PROT_DMA: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 955 | case ATA_PROT_DMA: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 956 | pdc_packet_start(qc); |
| 957 | return 0; |
| 958 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 959 | default: |
| 960 | break; |
| 961 | } |
| 962 | |
| 963 | return ata_qc_issue_prot(qc); |
| 964 | } |
| 965 | |
Jeff Garzik | 057ace5 | 2005-10-22 14:27:05 -0400 | [diff] [blame] | 966 | static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 967 | { |
Tejun Heo | 0dc3688 | 2007-12-18 16:34:43 -0500 | [diff] [blame] | 968 | WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 969 | ata_tf_load(ap, tf); |
| 970 | } |
| 971 | |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 972 | static void pdc_exec_command_mmio(struct ata_port *ap, |
| 973 | const struct ata_taskfile *tf) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 974 | { |
Tejun Heo | 0dc3688 | 2007-12-18 16:34:43 -0500 | [diff] [blame] | 975 | WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 976 | ata_exec_command(ap, tf); |
| 977 | } |
| 978 | |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 979 | static int pdc_check_atapi_dma(struct ata_queued_cmd *qc) |
| 980 | { |
| 981 | u8 *scsicmd = qc->scsicmd->cmnd; |
| 982 | int pio = 1; /* atapi dma off by default */ |
| 983 | |
| 984 | /* Whitelist commands that may use DMA. */ |
| 985 | switch (scsicmd[0]) { |
| 986 | case WRITE_12: |
| 987 | case WRITE_10: |
| 988 | case WRITE_6: |
| 989 | case READ_12: |
| 990 | case READ_10: |
| 991 | case READ_6: |
| 992 | case 0xad: /* READ_DVD_STRUCTURE */ |
| 993 | case 0xbe: /* READ_CD */ |
| 994 | pio = 0; |
| 995 | } |
| 996 | /* -45150 (FFFF4FA2) to -1 (FFFFFFFF) shall use PIO mode */ |
| 997 | if (scsicmd[0] == WRITE_10) { |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 998 | unsigned int lba = |
| 999 | (scsicmd[2] << 24) | |
| 1000 | (scsicmd[3] << 16) | |
| 1001 | (scsicmd[4] << 8) | |
| 1002 | scsicmd[5]; |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 1003 | if (lba >= 0xFFFF4FA2) |
| 1004 | pio = 1; |
| 1005 | } |
| 1006 | return pio; |
| 1007 | } |
| 1008 | |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 1009 | static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc) |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 1010 | { |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 1011 | /* First generation chips cannot use ATAPI DMA on SATA ports */ |
Mikael Pettersson | 724114a | 2007-03-11 21:20:43 +0100 | [diff] [blame] | 1012 | return 1; |
Mikael Pettersson | 9500618 | 2007-01-09 10:51:46 +0100 | [diff] [blame] | 1013 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1014 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1015 | static void pdc_ata_setup_port(struct ata_port *ap, |
| 1016 | void __iomem *base, void __iomem *scr_addr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1017 | { |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1018 | ap->ioaddr.cmd_addr = base; |
| 1019 | ap->ioaddr.data_addr = base; |
| 1020 | ap->ioaddr.feature_addr = |
| 1021 | ap->ioaddr.error_addr = base + 0x4; |
| 1022 | ap->ioaddr.nsect_addr = base + 0x8; |
| 1023 | ap->ioaddr.lbal_addr = base + 0xc; |
| 1024 | ap->ioaddr.lbam_addr = base + 0x10; |
| 1025 | ap->ioaddr.lbah_addr = base + 0x14; |
| 1026 | ap->ioaddr.device_addr = base + 0x18; |
| 1027 | ap->ioaddr.command_addr = |
| 1028 | ap->ioaddr.status_addr = base + 0x1c; |
| 1029 | ap->ioaddr.altstatus_addr = |
| 1030 | ap->ioaddr.ctl_addr = base + 0x38; |
| 1031 | ap->ioaddr.scr_addr = scr_addr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1032 | } |
| 1033 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1034 | static void pdc_host_init(struct ata_host *host) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1035 | { |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1036 | void __iomem *mmio = host->iomap[PDC_MMIO_BAR]; |
| 1037 | int is_gen2 = host->ports[0]->flags & PDC_FLAG_GEN_II; |
Mikael Pettersson | d324d462 | 2006-12-06 09:55:43 +0100 | [diff] [blame] | 1038 | int hotplug_offset; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1039 | u32 tmp; |
| 1040 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1041 | if (is_gen2) |
Mikael Pettersson | d324d462 | 2006-12-06 09:55:43 +0100 | [diff] [blame] | 1042 | hotplug_offset = PDC2_SATA_PLUG_CSR; |
| 1043 | else |
| 1044 | hotplug_offset = PDC_SATA_PLUG_CSR; |
| 1045 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1046 | /* |
| 1047 | * Except for the hotplug stuff, this is voodoo from the |
| 1048 | * Promise driver. Label this entire section |
| 1049 | * "TODO: figure out why we do this" |
| 1050 | */ |
| 1051 | |
Mikael Pettersson | b2d1eee | 2006-11-22 22:00:15 +0100 | [diff] [blame] | 1052 | /* enable BMR_BURST, maybe change FIFO_SHD to 8 dwords */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1053 | tmp = readl(mmio + PDC_FLASH_CTL); |
Mikael Pettersson | b2d1eee | 2006-11-22 22:00:15 +0100 | [diff] [blame] | 1054 | tmp |= 0x02000; /* bit 13 (enable bmr burst) */ |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1055 | if (!is_gen2) |
Mikael Pettersson | b2d1eee | 2006-11-22 22:00:15 +0100 | [diff] [blame] | 1056 | tmp |= 0x10000; /* bit 16 (fifo threshold at 8 dw) */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1057 | writel(tmp, mmio + PDC_FLASH_CTL); |
| 1058 | |
| 1059 | /* clear plug/unplug flags for all ports */ |
Luke Kosewski | 6340f01 | 2006-01-28 12:39:29 -0500 | [diff] [blame] | 1060 | tmp = readl(mmio + hotplug_offset); |
| 1061 | writel(tmp | 0xff, mmio + hotplug_offset); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1062 | |
Mikael Pettersson | a77720a | 2007-07-03 01:09:05 +0200 | [diff] [blame] | 1063 | /* unmask plug/unplug ints */ |
Luke Kosewski | 6340f01 | 2006-01-28 12:39:29 -0500 | [diff] [blame] | 1064 | tmp = readl(mmio + hotplug_offset); |
Mikael Pettersson | a77720a | 2007-07-03 01:09:05 +0200 | [diff] [blame] | 1065 | writel(tmp & ~0xff0000, mmio + hotplug_offset); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1066 | |
Mikael Pettersson | b2d1eee | 2006-11-22 22:00:15 +0100 | [diff] [blame] | 1067 | /* don't initialise TBG or SLEW on 2nd generation chips */ |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1068 | if (is_gen2) |
Mikael Pettersson | b2d1eee | 2006-11-22 22:00:15 +0100 | [diff] [blame] | 1069 | return; |
| 1070 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1071 | /* reduce TBG clock to 133 Mhz. */ |
| 1072 | tmp = readl(mmio + PDC_TBG_MODE); |
| 1073 | tmp &= ~0x30000; /* clear bit 17, 16*/ |
| 1074 | tmp |= 0x10000; /* set bit 17:16 = 0:1 */ |
| 1075 | writel(tmp, mmio + PDC_TBG_MODE); |
| 1076 | |
| 1077 | readl(mmio + PDC_TBG_MODE); /* flush */ |
| 1078 | msleep(10); |
| 1079 | |
| 1080 | /* adjust slew rate control register. */ |
| 1081 | tmp = readl(mmio + PDC_SLEW_CTL); |
| 1082 | tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */ |
| 1083 | tmp |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */ |
| 1084 | writel(tmp, mmio + PDC_SLEW_CTL); |
| 1085 | } |
| 1086 | |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1087 | static int pdc_ata_init_one(struct pci_dev *pdev, |
| 1088 | const struct pci_device_id *ent) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1089 | { |
| 1090 | static int printed_version; |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1091 | const struct ata_port_info *pi = &pdc_port_info[ent->driver_data]; |
| 1092 | const struct ata_port_info *ppi[PDC_MAX_PORTS]; |
| 1093 | struct ata_host *host; |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1094 | void __iomem *base; |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1095 | int n_ports, i, rc; |
Mikael Pettersson | 5ac2fe5 | 2007-05-06 22:14:01 +0200 | [diff] [blame] | 1096 | int is_sataii_tx4; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1097 | |
| 1098 | if (!printed_version++) |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 1099 | dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1100 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1101 | /* enable and acquire resources */ |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1102 | rc = pcim_enable_device(pdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1103 | if (rc) |
| 1104 | return rc; |
| 1105 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1106 | rc = pcim_iomap_regions(pdev, 1 << PDC_MMIO_BAR, DRV_NAME); |
| 1107 | if (rc == -EBUSY) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1108 | pcim_pin_device(pdev); |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1109 | if (rc) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1110 | return rc; |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1111 | base = pcim_iomap_table(pdev)[PDC_MMIO_BAR]; |
| 1112 | |
| 1113 | /* determine port configuration and setup host */ |
| 1114 | n_ports = 2; |
| 1115 | if (pi->flags & PDC_FLAG_4_PORTS) |
| 1116 | n_ports = 4; |
| 1117 | for (i = 0; i < n_ports; i++) |
| 1118 | ppi[i] = pi; |
| 1119 | |
| 1120 | if (pi->flags & PDC_FLAG_SATA_PATA) { |
| 1121 | u8 tmp = readb(base + PDC_FLASH_CTL+1); |
Mikael Pettersson | d0e5803 | 2007-06-19 21:53:30 +0200 | [diff] [blame] | 1122 | if (!(tmp & 0x80)) |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1123 | ppi[n_ports++] = pi + 1; |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1124 | } |
| 1125 | |
| 1126 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); |
| 1127 | if (!host) { |
| 1128 | dev_printk(KERN_ERR, &pdev->dev, "failed to allocate host\n"); |
| 1129 | return -ENOMEM; |
| 1130 | } |
| 1131 | host->iomap = pcim_iomap_table(pdev); |
| 1132 | |
Mikael Pettersson | d0e5803 | 2007-06-19 21:53:30 +0200 | [diff] [blame] | 1133 | is_sataii_tx4 = pdc_is_sataii_tx4(pi->flags); |
Mikael Pettersson | 5ac2fe5 | 2007-05-06 22:14:01 +0200 | [diff] [blame] | 1134 | for (i = 0; i < host->n_ports; i++) { |
Tejun Heo | cbcdd87 | 2007-08-18 13:14:55 +0900 | [diff] [blame] | 1135 | struct ata_port *ap = host->ports[i]; |
Mikael Pettersson | d0e5803 | 2007-06-19 21:53:30 +0200 | [diff] [blame] | 1136 | unsigned int ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4); |
Tejun Heo | cbcdd87 | 2007-08-18 13:14:55 +0900 | [diff] [blame] | 1137 | unsigned int port_offset = 0x200 + ata_no * 0x80; |
| 1138 | unsigned int scr_offset = 0x400 + ata_no * 0x100; |
| 1139 | |
| 1140 | pdc_ata_setup_port(ap, base + port_offset, base + scr_offset); |
| 1141 | |
| 1142 | ata_port_pbar_desc(ap, PDC_MMIO_BAR, -1, "mmio"); |
| 1143 | ata_port_pbar_desc(ap, PDC_MMIO_BAR, port_offset, "port"); |
Mikael Pettersson | 5ac2fe5 | 2007-05-06 22:14:01 +0200 | [diff] [blame] | 1144 | } |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1145 | |
| 1146 | /* initialize adapter */ |
| 1147 | pdc_host_init(host); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1148 | |
| 1149 | rc = pci_set_dma_mask(pdev, ATA_DMA_MASK); |
| 1150 | if (rc) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1151 | return rc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1152 | rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK); |
| 1153 | if (rc) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1154 | return rc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1155 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1156 | /* start host, request IRQ and attach */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1157 | pci_set_master(pdev); |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 1158 | return ata_host_activate(host, pdev->irq, pdc_interrupt, IRQF_SHARED, |
| 1159 | &pdc_ata_sht); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1160 | } |
| 1161 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1162 | static int __init pdc_ata_init(void) |
| 1163 | { |
Pavel Roskin | b788719 | 2006-08-10 18:13:18 +0900 | [diff] [blame] | 1164 | return pci_register_driver(&pdc_ata_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1165 | } |
| 1166 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1167 | static void __exit pdc_ata_exit(void) |
| 1168 | { |
| 1169 | pci_unregister_driver(&pdc_ata_pci_driver); |
| 1170 | } |
| 1171 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1172 | MODULE_AUTHOR("Jeff Garzik"); |
Tobias Lorenz | f497ba7 | 2005-05-12 15:51:01 -0400 | [diff] [blame] | 1173 | MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1174 | MODULE_LICENSE("GPL"); |
| 1175 | MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl); |
| 1176 | MODULE_VERSION(DRV_VERSION); |
| 1177 | |
| 1178 | module_init(pdc_ata_init); |
| 1179 | module_exit(pdc_ata_exit); |