blob: 74a3828cf950fc0c0db2148693a63913d132b220 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
39#include <linux/kernel.h>
40#include <linux/slab.h>
41#include <linux/spinlock.h>
42#include <linux/platform_device.h>
43#include <linux/pm_runtime.h>
44#include <linux/interrupt.h>
45#include <linux/io.h>
46#include <linux/list.h>
47#include <linux/dma-mapping.h>
48
49#include <linux/usb/ch9.h>
50#include <linux/usb/gadget.h>
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +010051#include <linux/usb/composite.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030052
53#include "core.h"
54#include "gadget.h"
55#include "io.h"
56
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +010057static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum);
58
Felipe Balbi72246da2011-08-19 18:10:58 +030059static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
60{
61 switch (state) {
62 case EP0_UNCONNECTED:
63 return "Unconnected";
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030064 case EP0_SETUP_PHASE:
65 return "Setup Phase";
66 case EP0_DATA_PHASE:
67 return "Data Phase";
68 case EP0_STATUS_PHASE:
69 return "Status Phase";
Felipe Balbi72246da2011-08-19 18:10:58 +030070 default:
71 return "UNKNOWN";
72 }
73}
74
75static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030076 u32 len, u32 type)
Felipe Balbi72246da2011-08-19 18:10:58 +030077{
78 struct dwc3_gadget_ep_cmd_params params;
79 struct dwc3_trb_hw *trb_hw;
80 struct dwc3_trb trb;
81 struct dwc3_ep *dep;
82
83 int ret;
84
85 dep = dwc->eps[epnum];
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030086 if (dep->flags & DWC3_EP_BUSY) {
87 dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
88 return 0;
89 }
Felipe Balbi72246da2011-08-19 18:10:58 +030090
91 trb_hw = dwc->ep0_trb;
92 memset(&trb, 0, sizeof(trb));
93
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030094 trb.trbctl = type;
Felipe Balbi72246da2011-08-19 18:10:58 +030095 trb.bplh = buf_dma;
96 trb.length = len;
97
98 trb.hwo = 1;
99 trb.lst = 1;
100 trb.ioc = 1;
101 trb.isp_imi = 1;
102
103 dwc3_trb_to_hw(&trb, trb_hw);
104
105 memset(&params, 0, sizeof(params));
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300106 params.param0 = upper_32_bits(dwc->ep0_trb_addr);
107 params.param1 = lower_32_bits(dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +0300108
109 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
110 DWC3_DEPCMD_STARTTRANSFER, &params);
111 if (ret < 0) {
112 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
113 return ret;
114 }
115
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300116 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi72246da2011-08-19 18:10:58 +0300117 dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
118 dep->number);
119
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300120 dwc->ep0_next_event = DWC3_EP0_COMPLETE;
121
Felipe Balbi72246da2011-08-19 18:10:58 +0300122 return 0;
123}
124
125static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
126 struct dwc3_request *req)
127{
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100128 struct dwc3 *dwc = dep->dwc;
129 u32 type;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300130 int ret = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300131
132 req->request.actual = 0;
133 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +0300134 req->epnum = dep->number;
135
136 list_add_tail(&req->list, &dep->request_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300137
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300138 /*
139 * Gadget driver might not be quick enough to queue a request
140 * before we get a Transfer Not Ready event on this endpoint.
141 *
142 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
143 * flag is set, it's telling us that as soon as Gadget queues the
144 * required request, we should kick the transfer here because the
145 * IRQ we were waiting for is long gone.
146 */
147 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300148 unsigned direction;
Felipe Balbia6829702011-08-27 22:18:09 +0300149
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300150 direction = !!(dep->flags & DWC3_EP0_DIR_IN);
Felipe Balbia6829702011-08-27 22:18:09 +0300151
Felipe Balbi68d8a782011-12-29 06:32:29 +0200152 if (dwc->ep0state != EP0_DATA_PHASE) {
153 dev_WARN(dwc->dev, "Unexpected pending request\n");
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300154 return 0;
155 }
Felipe Balbia6829702011-08-27 22:18:09 +0300156
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300157 ret = dwc3_ep0_start_trans(dwc, direction,
Felipe Balbi68d8a782011-12-29 06:32:29 +0200158 req->request.dma, req->request.length,
159 DWC3_TRBCTL_CONTROL_DATA);
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300160 dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
161 DWC3_EP0_DIR_IN);
Felipe Balbi68d3e662011-12-08 13:56:27 +0200162 } else if (dwc->delayed_status) {
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100163 dwc->delayed_status = false;
Felipe Balbi68d3e662011-12-08 13:56:27 +0200164
165 if (dwc->ep0state == EP0_STATUS_PHASE)
166 dwc3_ep0_do_control_status(dwc, 1);
167 else
168 dev_dbg(dwc->dev, "too early for delayed status\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300169 }
170
171 return ret;
172}
173
174int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
175 gfp_t gfp_flags)
176{
177 struct dwc3_request *req = to_dwc3_request(request);
178 struct dwc3_ep *dep = to_dwc3_ep(ep);
179 struct dwc3 *dwc = dep->dwc;
180
181 unsigned long flags;
182
183 int ret;
184
Felipe Balbi72246da2011-08-19 18:10:58 +0300185 spin_lock_irqsave(&dwc->lock, flags);
186 if (!dep->desc) {
187 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
188 request, dep->name);
189 ret = -ESHUTDOWN;
190 goto out;
191 }
192
193 /* we share one TRB for ep0/1 */
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200194 if (!list_empty(&dep->request_list)) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300195 ret = -EBUSY;
196 goto out;
197 }
198
199 dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
200 request, dep->name, request->length,
201 dwc3_ep0_state_string(dwc->ep0state));
202
203 ret = __dwc3_gadget_ep0_queue(dep, req);
204
205out:
206 spin_unlock_irqrestore(&dwc->lock, flags);
207
208 return ret;
209}
210
211static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
212{
Felipe Balbid7422202011-09-08 18:17:12 +0300213 struct dwc3_ep *dep = dwc->eps[0];
214
Felipe Balbi72246da2011-08-19 18:10:58 +0300215 /* stall is always issued on EP0 */
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200216 __dwc3_gadget_ep_set_halt(dep, 1);
217 dep->flags = DWC3_EP_ENABLED;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100218 dwc->delayed_status = false;
Felipe Balbid7422202011-09-08 18:17:12 +0300219
220 if (!list_empty(&dep->request_list)) {
221 struct dwc3_request *req;
222
223 req = next_request(&dep->request_list);
224 dwc3_gadget_giveback(dep, req, -ECONNRESET);
225 }
226
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300227 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300228 dwc3_ep0_out_start(dwc);
229}
230
231void dwc3_ep0_out_start(struct dwc3 *dwc)
232{
Felipe Balbi72246da2011-08-19 18:10:58 +0300233 int ret;
234
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300235 ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
236 DWC3_TRBCTL_CONTROL_SETUP);
Felipe Balbi72246da2011-08-19 18:10:58 +0300237 WARN_ON(ret < 0);
238}
239
Felipe Balbi72246da2011-08-19 18:10:58 +0300240static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
241{
242 struct dwc3_ep *dep;
243 u32 windex = le16_to_cpu(wIndex_le);
244 u32 epnum;
245
246 epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
247 if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
248 epnum |= 1;
249
250 dep = dwc->eps[epnum];
251 if (dep->flags & DWC3_EP_ENABLED)
252 return dep;
253
254 return NULL;
255}
256
Sebastian Andrzej Siewior8ee62702011-10-18 19:13:29 +0200257static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300258{
Felipe Balbi72246da2011-08-19 18:10:58 +0300259}
Felipe Balbi72246da2011-08-19 18:10:58 +0300260/*
261 * ch 9.4.5
262 */
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200263static int dwc3_ep0_handle_status(struct dwc3 *dwc,
264 struct usb_ctrlrequest *ctrl)
Felipe Balbi72246da2011-08-19 18:10:58 +0300265{
266 struct dwc3_ep *dep;
267 u32 recip;
268 u16 usb_status = 0;
269 __le16 *response_pkt;
270
271 recip = ctrl->bRequestType & USB_RECIP_MASK;
272 switch (recip) {
273 case USB_RECIP_DEVICE:
274 /*
275 * We are self-powered. U1/U2/LTM will be set later
276 * once we handle this states. RemoteWakeup is 0 on SS
277 */
278 usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
279 break;
280
281 case USB_RECIP_INTERFACE:
282 /*
283 * Function Remote Wake Capable D0
284 * Function Remote Wakeup D1
285 */
286 break;
287
288 case USB_RECIP_ENDPOINT:
289 dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
290 if (!dep)
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200291 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300292
293 if (dep->flags & DWC3_EP_STALL)
294 usb_status = 1 << USB_ENDPOINT_HALT;
295 break;
296 default:
297 return -EINVAL;
298 };
299
300 response_pkt = (__le16 *) dwc->setup_buf;
301 *response_pkt = cpu_to_le16(usb_status);
Felipe Balbie2617792011-11-29 10:35:47 +0200302
303 dep = dwc->eps[0];
304 dwc->ep0_usb_req.dep = dep;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100305 dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
306 dwc->ep0_usb_req.request.dma = dwc->setup_buf_addr;
307 dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
Felipe Balbie2617792011-11-29 10:35:47 +0200308
309 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300310}
311
312static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
313 struct usb_ctrlrequest *ctrl, int set)
314{
315 struct dwc3_ep *dep;
316 u32 recip;
317 u32 wValue;
318 u32 wIndex;
319 u32 reg;
320 int ret;
321 u32 mode;
322
323 wValue = le16_to_cpu(ctrl->wValue);
324 wIndex = le16_to_cpu(ctrl->wIndex);
325 recip = ctrl->bRequestType & USB_RECIP_MASK;
326 switch (recip) {
327 case USB_RECIP_DEVICE:
328
329 /*
330 * 9.4.1 says only only for SS, in AddressState only for
331 * default control pipe
332 */
333 switch (wValue) {
334 case USB_DEVICE_U1_ENABLE:
335 case USB_DEVICE_U2_ENABLE:
336 case USB_DEVICE_LTM_ENABLE:
337 if (dwc->dev_state != DWC3_CONFIGURED_STATE)
338 return -EINVAL;
339 if (dwc->speed != DWC3_DSTS_SUPERSPEED)
340 return -EINVAL;
341 }
342
343 /* XXX add U[12] & LTM */
344 switch (wValue) {
345 case USB_DEVICE_REMOTE_WAKEUP:
346 break;
347 case USB_DEVICE_U1_ENABLE:
348 break;
349 case USB_DEVICE_U2_ENABLE:
350 break;
351 case USB_DEVICE_LTM_ENABLE:
352 break;
353
354 case USB_DEVICE_TEST_MODE:
355 if ((wIndex & 0xff) != 0)
356 return -EINVAL;
357 if (!set)
358 return -EINVAL;
359
360 mode = wIndex >> 8;
361 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
362 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
363
364 switch (mode) {
365 case TEST_J:
366 case TEST_K:
367 case TEST_SE0_NAK:
368 case TEST_PACKET:
369 case TEST_FORCE_EN:
370 reg |= mode << 1;
371 break;
372 default:
373 return -EINVAL;
374 }
375 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
376 break;
377 default:
378 return -EINVAL;
379 }
380 break;
381
382 case USB_RECIP_INTERFACE:
383 switch (wValue) {
384 case USB_INTRF_FUNC_SUSPEND:
385 if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
386 /* XXX enable Low power suspend */
387 ;
388 if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
389 /* XXX enable remote wakeup */
390 ;
391 break;
392 default:
393 return -EINVAL;
394 }
395 break;
396
397 case USB_RECIP_ENDPOINT:
398 switch (wValue) {
399 case USB_ENDPOINT_HALT:
Sebastian Andrzej Siewior1e7618d2011-10-24 12:09:39 +0300400 dep = dwc3_wIndex_to_dep(dwc, wIndex);
Felipe Balbi72246da2011-08-19 18:10:58 +0300401 if (!dep)
402 return -EINVAL;
403 ret = __dwc3_gadget_ep_set_halt(dep, set);
404 if (ret)
405 return -EINVAL;
406 break;
407 default:
408 return -EINVAL;
409 }
410 break;
411
412 default:
413 return -EINVAL;
414 };
415
Felipe Balbi72246da2011-08-19 18:10:58 +0300416 return 0;
417}
418
419static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
420{
Felipe Balbi72246da2011-08-19 18:10:58 +0300421 u32 addr;
422 u32 reg;
423
424 addr = le16_to_cpu(ctrl->wValue);
Felipe Balbif96a6ec2011-10-15 21:37:35 +0300425 if (addr > 127) {
426 dev_dbg(dwc->dev, "invalid device address %d\n", addr);
Felipe Balbi72246da2011-08-19 18:10:58 +0300427 return -EINVAL;
Felipe Balbif96a6ec2011-10-15 21:37:35 +0300428 }
429
430 if (dwc->dev_state == DWC3_CONFIGURED_STATE) {
431 dev_dbg(dwc->dev, "trying to set address when configured\n");
432 return -EINVAL;
433 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300434
Felipe Balbi26460212011-09-30 10:58:36 +0300435 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
436 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
437 reg |= DWC3_DCFG_DEVADDR(addr);
438 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300439
Felipe Balbi26460212011-09-30 10:58:36 +0300440 if (addr)
441 dwc->dev_state = DWC3_ADDRESS_STATE;
442 else
443 dwc->dev_state = DWC3_DEFAULT_STATE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300444
Felipe Balbi26460212011-09-30 10:58:36 +0300445 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300446}
447
448static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
449{
450 int ret;
451
452 spin_unlock(&dwc->lock);
453 ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
454 spin_lock(&dwc->lock);
455 return ret;
456}
457
458static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
459{
460 u32 cfg;
461 int ret;
462
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300463 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300464 cfg = le16_to_cpu(ctrl->wValue);
465
466 switch (dwc->dev_state) {
467 case DWC3_DEFAULT_STATE:
468 return -EINVAL;
469 break;
470
471 case DWC3_ADDRESS_STATE:
472 ret = dwc3_ep0_delegate_req(dwc, ctrl);
473 /* if the cfg matches and the cfg is non zero */
474 if (!ret && cfg)
475 dwc->dev_state = DWC3_CONFIGURED_STATE;
476 break;
477
478 case DWC3_CONFIGURED_STATE:
479 ret = dwc3_ep0_delegate_req(dwc, ctrl);
480 if (!cfg)
481 dwc->dev_state = DWC3_ADDRESS_STATE;
482 break;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100483 default:
484 ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300485 }
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100486 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300487}
488
489static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
490{
491 int ret;
492
493 switch (ctrl->bRequest) {
494 case USB_REQ_GET_STATUS:
495 dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
496 ret = dwc3_ep0_handle_status(dwc, ctrl);
497 break;
498 case USB_REQ_CLEAR_FEATURE:
499 dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
500 ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
501 break;
502 case USB_REQ_SET_FEATURE:
503 dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
504 ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
505 break;
506 case USB_REQ_SET_ADDRESS:
507 dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
508 ret = dwc3_ep0_set_address(dwc, ctrl);
509 break;
510 case USB_REQ_SET_CONFIGURATION:
511 dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
512 ret = dwc3_ep0_set_config(dwc, ctrl);
513 break;
514 default:
515 dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
516 ret = dwc3_ep0_delegate_req(dwc, ctrl);
517 break;
518 };
519
520 return ret;
521}
522
523static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
524 const struct dwc3_event_depevt *event)
525{
526 struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
527 int ret;
528 u32 len;
529
530 if (!dwc->gadget_driver)
531 goto err;
532
533 len = le16_to_cpu(ctrl->wLength);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300534 if (!len) {
Felipe Balbid95b09b2011-09-30 10:58:37 +0300535 dwc->three_stage_setup = false;
536 dwc->ep0_expect_in = false;
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300537 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
538 } else {
Felipe Balbid95b09b2011-09-30 10:58:37 +0300539 dwc->three_stage_setup = true;
540 dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300541 dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
542 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300543
544 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
545 ret = dwc3_ep0_std_request(dwc, ctrl);
546 else
547 ret = dwc3_ep0_delegate_req(dwc, ctrl);
548
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100549 if (ret == USB_GADGET_DELAYED_STATUS)
550 dwc->delayed_status = true;
551
Felipe Balbi72246da2011-08-19 18:10:58 +0300552 if (ret >= 0)
553 return;
554
555err:
556 dwc3_ep0_stall_and_restart(dwc);
557}
558
559static void dwc3_ep0_complete_data(struct dwc3 *dwc,
560 const struct dwc3_event_depevt *event)
561{
562 struct dwc3_request *r = NULL;
563 struct usb_request *ur;
564 struct dwc3_trb trb;
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200565 struct dwc3_ep *ep0;
Felipe Balbic611ccb2011-08-27 02:30:33 +0300566 u32 transferred;
Felipe Balbi72246da2011-08-19 18:10:58 +0300567 u8 epnum;
568
569 epnum = event->endpoint_number;
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200570 ep0 = dwc->eps[0];
Felipe Balbi72246da2011-08-19 18:10:58 +0300571
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300572 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
573
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200574 r = next_request(&ep0->request_list);
Sebastian Andrzej Siewior8ee62702011-10-18 19:13:29 +0200575 ur = &r->request;
Felipe Balbi72246da2011-08-19 18:10:58 +0300576
577 dwc3_trb_to_nat(dwc->ep0_trb, &trb);
578
Felipe Balbia6829702011-08-27 22:18:09 +0300579 if (dwc->ep0_bounced) {
Felipe Balbia6829702011-08-27 22:18:09 +0300580
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300581 transferred = min_t(u32, ur->length,
582 ep0->endpoint.maxpacket - trb.length);
Felipe Balbia6829702011-08-27 22:18:09 +0300583 memcpy(ur->buf, dwc->ep0_bounce, transferred);
584 dwc->ep0_bounced = false;
585 } else {
586 transferred = ur->length - trb.length;
587 ur->actual += transferred;
588 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300589
590 if ((epnum & 1) && ur->actual < ur->length) {
591 /* for some reason we did not get everything out */
592
593 dwc3_ep0_stall_and_restart(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +0300594 } else {
595 /*
596 * handle the case where we have to send a zero packet. This
597 * seems to be case when req.length > maxpacket. Could it be?
598 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300599 if (r)
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200600 dwc3_gadget_giveback(ep0, r, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300601 }
602}
603
604static void dwc3_ep0_complete_req(struct dwc3 *dwc,
605 const struct dwc3_event_depevt *event)
606{
607 struct dwc3_request *r;
608 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300609
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300610 dep = dwc->eps[0];
Felipe Balbi72246da2011-08-19 18:10:58 +0300611
612 if (!list_empty(&dep->request_list)) {
613 r = next_request(&dep->request_list);
614
615 dwc3_gadget_giveback(dep, r, 0);
616 }
617
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300618 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300619 dwc3_ep0_out_start(dwc);
620}
621
622static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
623 const struct dwc3_event_depevt *event)
624{
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300625 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
626
627 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbidf62df52011-10-14 15:11:49 +0300628 dwc->setup_packet_pending = false;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300629
Felipe Balbi72246da2011-08-19 18:10:58 +0300630 switch (dwc->ep0state) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300631 case EP0_SETUP_PHASE:
632 dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300633 dwc3_ep0_inspect_setup(dwc, event);
634 break;
635
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300636 case EP0_DATA_PHASE:
637 dev_vdbg(dwc->dev, "Data Phase\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300638 dwc3_ep0_complete_data(dwc, event);
639 break;
640
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300641 case EP0_STATUS_PHASE:
642 dev_vdbg(dwc->dev, "Status Phase\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300643 dwc3_ep0_complete_req(dwc, event);
644 break;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300645 default:
646 WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
Felipe Balbi72246da2011-08-19 18:10:58 +0300647 }
648}
649
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300650static void dwc3_ep0_do_control_setup(struct dwc3 *dwc,
651 const struct dwc3_event_depevt *event)
652{
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300653 dwc3_ep0_out_start(dwc);
654}
655
656static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
657 const struct dwc3_event_depevt *event)
658{
659 struct dwc3_ep *dep;
660 struct dwc3_request *req;
661 int ret;
662
663 dep = dwc->eps[0];
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300664
665 if (list_empty(&dep->request_list)) {
666 dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
667 dep->flags |= DWC3_EP_PENDING_REQUEST;
668
669 if (event->endpoint_number)
670 dep->flags |= DWC3_EP0_DIR_IN;
671 return;
672 }
673
674 req = next_request(&dep->request_list);
675 req->direction = !!event->endpoint_number;
676
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300677 if (req->request.length == 0) {
678 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
679 dwc->ctrl_req_addr, 0,
680 DWC3_TRBCTL_CONTROL_DATA);
681 } else if ((req->request.length % dep->endpoint.maxpacket)
682 && (event->endpoint_number == 0)) {
683 dwc3_map_buffer_to_dma(req);
684
685 WARN_ON(req->request.length > dep->endpoint.maxpacket);
686
687 dwc->ep0_bounced = true;
688
689 /*
690 * REVISIT in case request length is bigger than EP0
691 * wMaxPacketSize, we will need two chained TRBs to handle
692 * the transfer.
693 */
694 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
695 dwc->ep0_bounce_addr, dep->endpoint.maxpacket,
696 DWC3_TRBCTL_CONTROL_DATA);
697 } else {
698 dwc3_map_buffer_to_dma(req);
699
700 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
701 req->request.dma, req->request.length,
702 DWC3_TRBCTL_CONTROL_DATA);
703 }
704
705 WARN_ON(ret < 0);
706}
707
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100708static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300709{
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100710 struct dwc3 *dwc = dep->dwc;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300711 u32 type;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300712
713 type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
714 : DWC3_TRBCTL_CONTROL_STATUS2;
715
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100716 return dwc3_ep0_start_trans(dwc, dep->number,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300717 dwc->ctrl_req_addr, 0, type);
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100718}
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300719
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100720static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum)
721{
722 struct dwc3_ep *dep = dwc->eps[epnum];
723
724 WARN_ON(dwc3_ep0_start_control_status(dep));
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300725}
726
Felipe Balbi72246da2011-08-19 18:10:58 +0300727static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
728 const struct dwc3_event_depevt *event)
729{
Felipe Balbidf62df52011-10-14 15:11:49 +0300730 dwc->setup_packet_pending = true;
731
Felipe Balbi9cc9bcd2011-10-18 18:00:26 +0300732 /*
733 * This part is very tricky: If we has just handled
734 * XferNotReady(Setup) and we're now expecting a
735 * XferComplete but, instead, we receive another
736 * XferNotReady(Setup), we should STALL and restart
737 * the state machine.
738 *
739 * In all other cases, we just continue waiting
740 * for the XferComplete event.
741 *
742 * We are a little bit unsafe here because we're
743 * not trying to ensure that last event was, indeed,
744 * XferNotReady(Setup).
745 *
746 * Still, we don't expect any condition where that
747 * should happen and, even if it does, it would be
748 * another error condition.
749 */
750 if (dwc->ep0_next_event == DWC3_EP0_COMPLETE) {
751 switch (event->status) {
752 case DEPEVT_STATUS_CONTROL_SETUP:
753 dev_vdbg(dwc->dev, "Unexpected XferNotReady(Setup)\n");
754 dwc3_ep0_stall_and_restart(dwc);
755 break;
756 case DEPEVT_STATUS_CONTROL_DATA:
757 /* FALLTHROUGH */
758 case DEPEVT_STATUS_CONTROL_STATUS:
759 /* FALLTHROUGH */
760 default:
761 dev_vdbg(dwc->dev, "waiting for XferComplete\n");
762 }
763
764 return;
765 }
766
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300767 switch (event->status) {
768 case DEPEVT_STATUS_CONTROL_SETUP:
769 dev_vdbg(dwc->dev, "Control Setup\n");
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100770
771 dwc->ep0state = EP0_SETUP_PHASE;
772
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300773 dwc3_ep0_do_control_setup(dwc, event);
Felipe Balbi72246da2011-08-19 18:10:58 +0300774 break;
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300775
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300776 case DEPEVT_STATUS_CONTROL_DATA:
777 dev_vdbg(dwc->dev, "Control Data\n");
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300778
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100779 dwc->ep0state = EP0_DATA_PHASE;
780
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300781 if (dwc->ep0_next_event != DWC3_EP0_NRDY_DATA) {
782 dev_vdbg(dwc->dev, "Expected %d got %d\n",
Felipe Balbi25355be2011-09-30 10:58:38 +0300783 dwc->ep0_next_event,
784 DWC3_EP0_NRDY_DATA);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300785
786 dwc3_ep0_stall_and_restart(dwc);
787 return;
788 }
789
Felipe Balbi55f3fba2011-09-08 18:27:33 +0300790 /*
791 * One of the possible error cases is when Host _does_
792 * request for Data Phase, but it does so on the wrong
793 * direction.
794 *
795 * Here, we already know ep0_next_event is DATA (see above),
796 * so we only need to check for direction.
797 */
798 if (dwc->ep0_expect_in != event->endpoint_number) {
799 dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
800 dwc3_ep0_stall_and_restart(dwc);
801 return;
802 }
803
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300804 dwc3_ep0_do_control_data(dwc, event);
Felipe Balbi72246da2011-08-19 18:10:58 +0300805 break;
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300806
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300807 case DEPEVT_STATUS_CONTROL_STATUS:
808 dev_vdbg(dwc->dev, "Control Status\n");
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300809
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100810 dwc->ep0state = EP0_STATUS_PHASE;
811
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300812 if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS) {
813 dev_vdbg(dwc->dev, "Expected %d got %d\n",
Felipe Balbi25355be2011-09-30 10:58:38 +0300814 dwc->ep0_next_event,
815 DWC3_EP0_NRDY_STATUS);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300816
817 dwc3_ep0_stall_and_restart(dwc);
818 return;
819 }
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100820
821 if (dwc->delayed_status) {
822 WARN_ON_ONCE(event->endpoint_number != 1);
823 dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
824 return;
825 }
826
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100827 dwc3_ep0_do_control_status(dwc, event->endpoint_number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300828 }
829}
830
831void dwc3_ep0_interrupt(struct dwc3 *dwc,
Felipe Balbi8becf272011-11-04 12:40:05 +0200832 const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +0300833{
834 u8 epnum = event->endpoint_number;
835
836 dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
837 dwc3_ep_event_string(event->endpoint_event),
Sebastian Andrzej Siewiorb147f352011-09-30 10:58:40 +0300838 epnum >> 1, (epnum & 1) ? "in" : "out",
Felipe Balbi72246da2011-08-19 18:10:58 +0300839 dwc3_ep0_state_string(dwc->ep0state));
840
841 switch (event->endpoint_event) {
842 case DWC3_DEPEVT_XFERCOMPLETE:
843 dwc3_ep0_xfer_complete(dwc, event);
844 break;
845
846 case DWC3_DEPEVT_XFERNOTREADY:
847 dwc3_ep0_xfernotready(dwc, event);
848 break;
849
850 case DWC3_DEPEVT_XFERINPROGRESS:
851 case DWC3_DEPEVT_RXTXFIFOEVT:
852 case DWC3_DEPEVT_STREAMEVT:
853 case DWC3_DEPEVT_EPCMDCMPLT:
854 break;
855 }
856}