blob: cda06a1bd7d7ff76462271dab7773db506dc4614 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include "amdgpu.h"
30#include <drm/amdgpu_drm.h>
31#include "amdgpu_uvd.h"
32#include "amdgpu_vce.h"
33
34#include <linux/vga_switcheroo.h>
35#include <linux/slab.h>
36#include <linux/pm_runtime.h>
Oded Gabbay130e0372015-06-12 21:35:14 +030037#include "amdgpu_amdkfd.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040038
Alex Deucherd38ceaf2015-04-20 16:55:21 -040039/**
40 * amdgpu_driver_unload_kms - Main unload function for KMS.
41 *
42 * @dev: drm dev pointer
43 *
44 * This is the main unload function for KMS (all asics).
45 * Returns 0 on success.
46 */
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020047void amdgpu_driver_unload_kms(struct drm_device *dev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040048{
49 struct amdgpu_device *adev = dev->dev_private;
50
51 if (adev == NULL)
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020052 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040053
54 if (adev->rmmio == NULL)
55 goto done_free;
56
Xiangliang Yu3149d9d2017-01-12 15:14:36 +080057 if (amdgpu_sriov_vf(adev))
58 amdgpu_virt_request_full_gpu(adev, false);
59
Lukas Wunner4a788542016-06-08 18:47:27 +020060 if (amdgpu_device_is_px(dev)) {
61 pm_runtime_get_sync(dev->dev);
Lukas Wunner6ce62d82016-06-08 18:47:27 +020062 pm_runtime_forbid(dev->dev);
Lukas Wunner4a788542016-06-08 18:47:27 +020063 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040064
Oded Gabbay130e0372015-06-12 21:35:14 +030065 amdgpu_amdkfd_device_fini(adev);
66
Alex Deucherd38ceaf2015-04-20 16:55:21 -040067 amdgpu_acpi_fini(adev);
68
69 amdgpu_device_fini(adev);
70
71done_free:
72 kfree(adev);
73 dev->dev_private = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040074}
75
76/**
77 * amdgpu_driver_load_kms - Main load function for KMS.
78 *
79 * @dev: drm dev pointer
80 * @flags: device flags
81 *
82 * This is the main load function for KMS (all asics).
83 * Returns 0 on success, error on failure.
84 */
85int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
86{
87 struct amdgpu_device *adev;
88 int r, acpi_status;
89
90 adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
91 if (adev == NULL) {
92 return -ENOMEM;
93 }
94 dev->dev_private = (void *)adev;
95
96 if ((amdgpu_runtime_pm != 0) &&
97 amdgpu_has_atpx() &&
Alex Deucher84b15282016-10-31 11:02:31 -040098 (amdgpu_is_atpx_hybrid() ||
99 amdgpu_has_atpx_dgpu_power_cntl()) &&
Lukas Wunner84c8b222017-03-10 21:23:45 +0100100 ((flags & AMD_IS_APU) == 0) &&
101 !pci_is_thunderbolt_attached(dev->pdev))
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800102 flags |= AMD_IS_PX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400103
104 /* amdgpu_device_init should report only fatal error
105 * like memory allocation failure or iomapping failure,
106 * or memory manager initialization failure, it must
107 * properly initialize the GPU MC controller and permit
108 * VRAM allocation
109 */
110 r = amdgpu_device_init(adev, dev, dev->pdev, flags);
111 if (r) {
112 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
113 goto out;
114 }
115
116 /* Call ACPI methods: require modeset init
117 * but failure is not fatal
118 */
119 if (!r) {
120 acpi_status = amdgpu_acpi_init(adev);
121 if (acpi_status)
122 dev_dbg(&dev->pdev->dev,
123 "Error during ACPI methods call\n");
124 }
125
Oded Gabbay130e0372015-06-12 21:35:14 +0300126 amdgpu_amdkfd_load_interface(adev);
127 amdgpu_amdkfd_device_probe(adev);
128 amdgpu_amdkfd_device_init(adev);
129
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130 if (amdgpu_device_is_px(dev)) {
131 pm_runtime_use_autosuspend(dev->dev);
132 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
133 pm_runtime_set_active(dev->dev);
134 pm_runtime_allow(dev->dev);
135 pm_runtime_mark_last_busy(dev->dev);
136 pm_runtime_put_autosuspend(dev->dev);
137 }
138
Xiangliang Yu3149d9d2017-01-12 15:14:36 +0800139 if (amdgpu_sriov_vf(adev))
140 amdgpu_virt_release_full_gpu(adev, true);
141
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400142out:
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200143 if (r) {
144 /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
145 if (adev->rmmio && amdgpu_device_is_px(dev))
146 pm_runtime_put_noidle(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147 amdgpu_driver_unload_kms(dev);
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200148 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400149
150 return r;
151}
152
Huang Rui000cab92016-06-12 15:44:44 +0800153static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
154 struct drm_amdgpu_query_fw *query_fw,
155 struct amdgpu_device *adev)
156{
157 switch (query_fw->fw_type) {
158 case AMDGPU_INFO_FW_VCE:
159 fw_info->ver = adev->vce.fw_version;
160 fw_info->feature = adev->vce.fb_version;
161 break;
162 case AMDGPU_INFO_FW_UVD:
163 fw_info->ver = adev->uvd.fw_version;
164 fw_info->feature = 0;
165 break;
166 case AMDGPU_INFO_FW_GMC:
167 fw_info->ver = adev->mc.fw_version;
168 fw_info->feature = 0;
169 break;
170 case AMDGPU_INFO_FW_GFX_ME:
171 fw_info->ver = adev->gfx.me_fw_version;
172 fw_info->feature = adev->gfx.me_feature_version;
173 break;
174 case AMDGPU_INFO_FW_GFX_PFP:
175 fw_info->ver = adev->gfx.pfp_fw_version;
176 fw_info->feature = adev->gfx.pfp_feature_version;
177 break;
178 case AMDGPU_INFO_FW_GFX_CE:
179 fw_info->ver = adev->gfx.ce_fw_version;
180 fw_info->feature = adev->gfx.ce_feature_version;
181 break;
182 case AMDGPU_INFO_FW_GFX_RLC:
183 fw_info->ver = adev->gfx.rlc_fw_version;
184 fw_info->feature = adev->gfx.rlc_feature_version;
185 break;
186 case AMDGPU_INFO_FW_GFX_MEC:
187 if (query_fw->index == 0) {
188 fw_info->ver = adev->gfx.mec_fw_version;
189 fw_info->feature = adev->gfx.mec_feature_version;
190 } else if (query_fw->index == 1) {
191 fw_info->ver = adev->gfx.mec2_fw_version;
192 fw_info->feature = adev->gfx.mec2_feature_version;
193 } else
194 return -EINVAL;
195 break;
196 case AMDGPU_INFO_FW_SMC:
197 fw_info->ver = adev->pm.fw_version;
198 fw_info->feature = 0;
199 break;
200 case AMDGPU_INFO_FW_SDMA:
201 if (query_fw->index >= adev->sdma.num_instances)
202 return -EINVAL;
203 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
204 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
205 break;
Huang Rui6a7ed072017-03-03 19:15:26 -0500206 case AMDGPU_INFO_FW_SOS:
207 fw_info->ver = adev->psp.sos_fw_version;
208 fw_info->feature = adev->psp.sos_feature_version;
209 break;
210 case AMDGPU_INFO_FW_ASD:
211 fw_info->ver = adev->psp.asd_fw_version;
212 fw_info->feature = adev->psp.asd_feature_version;
213 break;
Huang Rui000cab92016-06-12 15:44:44 +0800214 default:
215 return -EINVAL;
216 }
217 return 0;
218}
219
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400220/*
221 * Userspace get information ioctl
222 */
223/**
224 * amdgpu_info_ioctl - answer a device specific request.
225 *
226 * @adev: amdgpu device pointer
227 * @data: request object
228 * @filp: drm filp
229 *
230 * This function is used to pass device specific parameters to the userspace
231 * drivers. Examples include: pci device id, pipeline parms, tiling params,
232 * etc. (all asics).
233 * Returns 0 on success, -EINVAL on failure.
234 */
235static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
236{
237 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +0800238 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400239 struct drm_amdgpu_info *info = data;
240 struct amdgpu_mode_info *minfo = &adev->mode_info;
Alex Xieec2c4672017-04-05 16:33:00 -0400241 void __user *out = (void __user *)(uintptr_t)info->return_pointer;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400242 uint32_t size = info->return_size;
243 struct drm_crtc *crtc;
244 uint32_t ui32 = 0;
245 uint64_t ui64 = 0;
246 int i, found;
Alex Deucher5ebbac42017-03-08 18:25:15 -0500247 int ui32_size = sizeof(ui32);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400248
249 if (!info->return_size || !info->return_pointer)
250 return -EINVAL;
Chunming Zhouf1892132017-05-15 16:48:27 +0800251 if (amdgpu_kms_vram_lost(adev, fpriv))
252 return -ENODEV;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400253
254 switch (info->query) {
255 case AMDGPU_INFO_ACCEL_WORKING:
256 ui32 = adev->accel_working;
257 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
258 case AMDGPU_INFO_CRTC_FROM_ID:
259 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
260 crtc = (struct drm_crtc *)minfo->crtcs[i];
261 if (crtc && crtc->base.id == info->mode_crtc.id) {
262 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
263 ui32 = amdgpu_crtc->crtc_id;
264 found = 1;
265 break;
266 }
267 }
268 if (!found) {
269 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
270 return -EINVAL;
271 }
272 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
273 case AMDGPU_INFO_HW_IP_INFO: {
274 struct drm_amdgpu_info_hw_ip ip = {};
yanyang15fc3aee2015-05-22 14:39:35 -0400275 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400276 uint32_t ring_mask = 0;
Ken Wang71062f42015-06-04 21:26:57 +0800277 uint32_t ib_start_alignment = 0;
278 uint32_t ib_size_alignment = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400279
280 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
281 return -EINVAL;
282
283 switch (info->query_hw_ip.type) {
284 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400285 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400286 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
287 ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800288 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
289 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400290 break;
291 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400292 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400293 for (i = 0; i < adev->gfx.num_compute_rings; i++)
294 ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800295 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
296 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400297 break;
298 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400299 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherc113ea12015-10-08 16:30:37 -0400300 for (i = 0; i < adev->sdma.num_instances; i++)
301 ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800302 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
303 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400304 break;
305 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400306 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400307 ring_mask = adev->uvd.ring.ready ? 1 : 0;
Ken Wang71062f42015-06-04 21:26:57 +0800308 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deucherc4795ca2016-08-22 16:31:36 -0400309 ib_size_alignment = 16;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400310 break;
311 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400312 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucher75c65482016-08-24 16:56:21 -0400313 for (i = 0; i < adev->vce.num_rings; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400314 ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800315 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deuchera22f8032016-08-23 10:44:16 -0400316 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400317 break;
Leo Liu63defd32017-01-10 11:50:08 -0500318 case AMDGPU_HW_IP_UVD_ENC:
319 type = AMD_IP_BLOCK_TYPE_UVD;
320 for (i = 0; i < adev->uvd.num_enc_rings; i++)
321 ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
322 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
323 ib_size_alignment = 1;
324 break;
Leo Liubdc799e2017-01-25 15:04:20 -0500325 case AMDGPU_HW_IP_VCN_DEC:
326 type = AMD_IP_BLOCK_TYPE_VCN;
327 ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
328 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
329 ib_size_alignment = 16;
330 break;
Leo Liucefbc592017-02-21 11:23:28 -0500331 case AMDGPU_HW_IP_VCN_ENC:
332 type = AMD_IP_BLOCK_TYPE_VCN;
333 for (i = 0; i < adev->vcn.num_enc_rings; i++)
334 ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
335 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
336 ib_size_alignment = 1;
337 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400338 default:
339 return -EINVAL;
340 }
341
342 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400343 if (adev->ip_blocks[i].version->type == type &&
344 adev->ip_blocks[i].status.valid) {
345 ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
346 ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400347 ip.capabilities_flags = 0;
348 ip.available_rings = ring_mask;
Ken Wang71062f42015-06-04 21:26:57 +0800349 ip.ib_start_alignment = ib_start_alignment;
350 ip.ib_size_alignment = ib_size_alignment;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400351 break;
352 }
353 }
354 return copy_to_user(out, &ip,
355 min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
356 }
357 case AMDGPU_INFO_HW_IP_COUNT: {
yanyang15fc3aee2015-05-22 14:39:35 -0400358 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400359 uint32_t count = 0;
360
361 switch (info->query_hw_ip.type) {
362 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400363 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400364 break;
365 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400366 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400367 break;
368 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400369 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400370 break;
371 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400372 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400373 break;
374 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400375 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400376 break;
Leo Liu63defd32017-01-10 11:50:08 -0500377 case AMDGPU_HW_IP_UVD_ENC:
378 type = AMD_IP_BLOCK_TYPE_UVD;
379 break;
Leo Liubdc799e2017-01-25 15:04:20 -0500380 case AMDGPU_HW_IP_VCN_DEC:
Leo Liucefbc592017-02-21 11:23:28 -0500381 case AMDGPU_HW_IP_VCN_ENC:
Leo Liubdc799e2017-01-25 15:04:20 -0500382 type = AMD_IP_BLOCK_TYPE_VCN;
383 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400384 default:
385 return -EINVAL;
386 }
387
388 for (i = 0; i < adev->num_ip_blocks; i++)
Alex Deuchera1255102016-10-13 17:41:13 -0400389 if (adev->ip_blocks[i].version->type == type &&
390 adev->ip_blocks[i].status.valid &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400391 count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
392 count++;
393
394 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
395 }
396 case AMDGPU_INFO_TIMESTAMP:
Alex Deucherb95e31f2016-07-07 15:01:42 -0400397 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400398 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
399 case AMDGPU_INFO_FW_VERSION: {
400 struct drm_amdgpu_info_firmware fw_info;
Huang Rui000cab92016-06-12 15:44:44 +0800401 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400402
403 /* We only support one instance of each IP block right now. */
404 if (info->query_fw.ip_instance != 0)
405 return -EINVAL;
406
Huang Rui000cab92016-06-12 15:44:44 +0800407 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
408 if (ret)
409 return ret;
410
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400411 return copy_to_user(out, &fw_info,
412 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
413 }
414 case AMDGPU_INFO_NUM_BYTES_MOVED:
415 ui64 = atomic64_read(&adev->num_bytes_moved);
416 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Marek Olšák83a59b62016-08-17 23:58:58 +0200417 case AMDGPU_INFO_NUM_EVICTIONS:
418 ui64 = atomic64_read(&adev->num_evictions);
419 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Marek Olšák68e2c5f2017-05-17 20:05:08 +0200420 case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
421 ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
422 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400423 case AMDGPU_INFO_VRAM_USAGE:
424 ui64 = atomic64_read(&adev->vram_usage);
425 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
426 case AMDGPU_INFO_VIS_VRAM_USAGE:
427 ui64 = atomic64_read(&adev->vram_vis_usage);
428 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
429 case AMDGPU_INFO_GTT_USAGE:
430 ui64 = atomic64_read(&adev->gtt_usage);
431 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
432 case AMDGPU_INFO_GDS_CONFIG: {
433 struct drm_amdgpu_info_gds gds_info;
434
Alex Deucherc92b90c2015-04-30 11:47:03 -0400435 memset(&gds_info, 0, sizeof(gds_info));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400436 gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
437 gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
438 gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
439 gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
440 gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
441 gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
442 gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
443 return copy_to_user(out, &gds_info,
444 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
445 }
446 case AMDGPU_INFO_VRAM_GTT: {
447 struct drm_amdgpu_info_vram_gtt vram_gtt;
448
449 vram_gtt.vram_size = adev->mc.real_vram_size;
Chunming Zhou7c0ecda2016-04-01 17:05:30 +0800450 vram_gtt.vram_size -= adev->vram_pin_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400451 vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
Chunming Zhoue131b912016-04-05 10:48:48 +0800452 vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400453 vram_gtt.gtt_size = adev->mc.gtt_size;
454 vram_gtt.gtt_size -= adev->gart_pin_size;
455 return copy_to_user(out, &vram_gtt,
456 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
457 }
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800458 case AMDGPU_INFO_MEMORY: {
459 struct drm_amdgpu_memory_info mem;
Junwei Zhang9f6163e2016-09-21 10:17:22 +0800460
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800461 memset(&mem, 0, sizeof(mem));
462 mem.vram.total_heap_size = adev->mc.real_vram_size;
463 mem.vram.usable_heap_size =
464 adev->mc.real_vram_size - adev->vram_pin_size;
465 mem.vram.heap_usage = atomic64_read(&adev->vram_usage);
466 mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800467
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800468 mem.cpu_accessible_vram.total_heap_size =
469 adev->mc.visible_vram_size;
470 mem.cpu_accessible_vram.usable_heap_size =
471 adev->mc.visible_vram_size -
472 (adev->vram_pin_size - adev->invisible_pin_size);
473 mem.cpu_accessible_vram.heap_usage =
474 atomic64_read(&adev->vram_vis_usage);
475 mem.cpu_accessible_vram.max_allocation =
476 mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800477
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800478 mem.gtt.total_heap_size = adev->mc.gtt_size;
479 mem.gtt.usable_heap_size =
480 adev->mc.gtt_size - adev->gart_pin_size;
481 mem.gtt.heap_usage = atomic64_read(&adev->gtt_usage);
482 mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800483
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800484 return copy_to_user(out, &mem,
485 min((size_t)size, sizeof(mem)))
Junwei Zhangcfa32552016-09-21 10:33:26 +0800486 ? -EFAULT : 0;
487 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400488 case AMDGPU_INFO_READ_MMR_REG: {
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300489 unsigned n, alloc_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400490 uint32_t *regs;
491 unsigned se_num = (info->read_mmr_reg.instance >>
492 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
493 AMDGPU_INFO_MMR_SE_INDEX_MASK;
494 unsigned sh_num = (info->read_mmr_reg.instance >>
495 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
496 AMDGPU_INFO_MMR_SH_INDEX_MASK;
497
498 /* set full masks if the userspace set all bits
499 * in the bitfields */
500 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
501 se_num = 0xffffffff;
502 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
503 sh_num = 0xffffffff;
504
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300505 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400506 if (!regs)
507 return -ENOMEM;
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300508 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400509
510 for (i = 0; i < info->read_mmr_reg.count; i++)
511 if (amdgpu_asic_read_register(adev, se_num, sh_num,
512 info->read_mmr_reg.dword_offset + i,
513 &regs[i])) {
514 DRM_DEBUG_KMS("unallowed offset %#x\n",
515 info->read_mmr_reg.dword_offset + i);
516 kfree(regs);
517 return -EFAULT;
518 }
519 n = copy_to_user(out, regs, min(size, alloc_size));
520 kfree(regs);
521 return n ? -EFAULT : 0;
522 }
523 case AMDGPU_INFO_DEV_INFO: {
Dan Carpenterc193fa912015-07-28 18:51:29 +0300524 struct drm_amdgpu_info_device dev_info = {};
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400525
526 dev_info.device_id = dev->pdev->device;
527 dev_info.chip_rev = adev->rev_id;
528 dev_info.external_rev = adev->external_rev_id;
529 dev_info.pci_rev = dev->pdev->revision;
530 dev_info.family = adev->family;
531 dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
532 dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
533 /* return all clocks in KHz */
534 dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800535 if (adev->pm.dpm_enabled) {
Evan Quan1304f0c2016-10-17 09:49:29 +0800536 dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
537 dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800538 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400539 dev_info.max_engine_clock = adev->pm.default_sclk * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800540 dev_info.max_memory_clock = adev->pm.default_mclk * 10;
541 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400542 dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
Alex Deucher0b100292016-06-17 10:17:17 -0400543 dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
544 adev->gfx.config.max_shader_engines;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400545 dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
546 dev_info._pad = 0;
547 dev_info.ids_flags = 0;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800548 if (adev->flags & AMD_IS_APU)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400549 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
Monk Liuaafcafa2016-10-24 11:36:17 +0800550 if (amdgpu_sriov_vf(adev))
551 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400552 dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
Jammy Zhou02b70c82015-05-12 22:46:45 +0800553 dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
Christian Königc548b342015-08-07 20:22:40 +0200554 dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400555 dev_info.pte_fragment_size = (1 << AMDGPU_LOG2_PAGES_PER_FRAG) *
556 AMDGPU_GPU_PAGE_SIZE;
557 dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
558
Alex Deucher7dae69a2016-05-03 16:25:53 -0400559 dev_info.cu_active_number = adev->gfx.cu_info.number;
560 dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
Ken Wanga101a892015-06-03 17:47:54 +0800561 dev_info.ce_ram_size = adev->gfx.ce_ram_size;
Alex Deucher7dae69a2016-05-03 16:25:53 -0400562 memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
563 sizeof(adev->gfx.cu_info.bitmap));
Ken Wang81c59f52015-06-03 21:02:01 +0800564 dev_info.vram_type = adev->mc.vram_type;
565 dev_info.vram_bit_width = adev->mc.vram_width;
Leo Liufa927542015-07-13 12:46:23 -0400566 dev_info.vce_harvest_config = adev->vce.harvest_config;
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800567 dev_info.gc_double_offchip_lds_buf =
568 adev->gfx.config.double_offchip_lds_buf;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400569
Alex Deucherbce23e02017-03-28 12:52:08 -0400570 if (amdgpu_ngg) {
Guenter Roeckaf8baf12017-05-03 23:49:18 -0700571 dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
572 dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
573 dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
574 dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
575 dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
576 dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
577 dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
578 dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
Alex Deucherbce23e02017-03-28 12:52:08 -0400579 }
Junwei Zhang408bfe72017-04-27 11:12:07 +0800580 dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
581 dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
582 dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
583 dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
584 dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
585 dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
Alex Deucherf47b77b2017-05-02 15:49:36 -0400586 dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
Alex Deucherbce23e02017-03-28 12:52:08 -0400587
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400588 return copy_to_user(out, &dev_info,
589 min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
590 }
Alex Deucher07fecde2016-10-07 12:22:02 -0400591 case AMDGPU_INFO_VCE_CLOCK_TABLE: {
592 unsigned i;
593 struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
594 struct amd_vce_state *vce_state;
595
596 for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
597 vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
598 if (vce_state) {
599 vce_clk_table.entries[i].sclk = vce_state->sclk;
600 vce_clk_table.entries[i].mclk = vce_state->mclk;
601 vce_clk_table.entries[i].eclk = vce_state->evclk;
602 vce_clk_table.num_valid_entries++;
603 }
604 }
605
606 return copy_to_user(out, &vce_clk_table,
607 min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
608 }
Evan Quan40ee5882016-12-07 10:05:09 +0800609 case AMDGPU_INFO_VBIOS: {
610 uint32_t bios_size = adev->bios_size;
611
612 switch (info->vbios_info.type) {
613 case AMDGPU_INFO_VBIOS_SIZE:
614 return copy_to_user(out, &bios_size,
615 min((size_t)size, sizeof(bios_size)))
616 ? -EFAULT : 0;
617 case AMDGPU_INFO_VBIOS_IMAGE: {
618 uint8_t *bios;
619 uint32_t bios_offset = info->vbios_info.offset;
620
621 if (bios_offset >= bios_size)
622 return -EINVAL;
623
624 bios = adev->bios + bios_offset;
625 return copy_to_user(out, bios,
626 min((size_t)size, (size_t)(bios_size - bios_offset)))
627 ? -EFAULT : 0;
628 }
629 default:
630 DRM_DEBUG_KMS("Invalid request %d\n",
631 info->vbios_info.type);
632 return -EINVAL;
633 }
634 }
Arindam Nath44879b62016-12-12 15:29:33 +0530635 case AMDGPU_INFO_NUM_HANDLES: {
636 struct drm_amdgpu_info_num_handles handle;
637
638 switch (info->query_hw_ip.type) {
639 case AMDGPU_HW_IP_UVD:
640 /* Starting Polaris, we support unlimited UVD handles */
641 if (adev->asic_type < CHIP_POLARIS10) {
642 handle.uvd_max_handles = adev->uvd.max_handles;
643 handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
644
645 return copy_to_user(out, &handle,
646 min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
647 } else {
648 return -ENODATA;
649 }
650
651 break;
652 default:
653 return -EINVAL;
654 }
655 }
Alex Deucher5ebbac42017-03-08 18:25:15 -0500656 case AMDGPU_INFO_SENSOR: {
657 struct pp_gpu_power query = {0};
658 int query_size = sizeof(query);
659
660 if (amdgpu_dpm == 0)
661 return -ENOENT;
662
663 switch (info->sensor_info.type) {
664 case AMDGPU_INFO_SENSOR_GFX_SCLK:
665 /* get sclk in Mhz */
666 if (amdgpu_dpm_read_sensor(adev,
667 AMDGPU_PP_SENSOR_GFX_SCLK,
668 (void *)&ui32, &ui32_size)) {
669 return -EINVAL;
670 }
671 ui32 /= 100;
672 break;
673 case AMDGPU_INFO_SENSOR_GFX_MCLK:
674 /* get mclk in Mhz */
675 if (amdgpu_dpm_read_sensor(adev,
676 AMDGPU_PP_SENSOR_GFX_MCLK,
677 (void *)&ui32, &ui32_size)) {
678 return -EINVAL;
679 }
680 ui32 /= 100;
681 break;
682 case AMDGPU_INFO_SENSOR_GPU_TEMP:
683 /* get temperature in millidegrees C */
684 if (amdgpu_dpm_read_sensor(adev,
685 AMDGPU_PP_SENSOR_GPU_TEMP,
686 (void *)&ui32, &ui32_size)) {
687 return -EINVAL;
688 }
689 break;
690 case AMDGPU_INFO_SENSOR_GPU_LOAD:
691 /* get GPU load */
692 if (amdgpu_dpm_read_sensor(adev,
693 AMDGPU_PP_SENSOR_GPU_LOAD,
694 (void *)&ui32, &ui32_size)) {
695 return -EINVAL;
696 }
697 break;
698 case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
699 /* get average GPU power */
700 if (amdgpu_dpm_read_sensor(adev,
701 AMDGPU_PP_SENSOR_GPU_POWER,
702 (void *)&query, &query_size)) {
703 return -EINVAL;
704 }
705 ui32 = query.average_gpu_power >> 8;
706 break;
707 case AMDGPU_INFO_SENSOR_VDDNB:
708 /* get VDDNB in millivolts */
709 if (amdgpu_dpm_read_sensor(adev,
710 AMDGPU_PP_SENSOR_VDDNB,
711 (void *)&ui32, &ui32_size)) {
712 return -EINVAL;
713 }
714 break;
715 case AMDGPU_INFO_SENSOR_VDDGFX:
716 /* get VDDGFX in millivolts */
717 if (amdgpu_dpm_read_sensor(adev,
718 AMDGPU_PP_SENSOR_VDDGFX,
719 (void *)&ui32, &ui32_size)) {
720 return -EINVAL;
721 }
722 break;
723 default:
724 DRM_DEBUG_KMS("Invalid request %d\n",
725 info->sensor_info.type);
726 return -EINVAL;
727 }
728 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
729 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400730 default:
731 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
732 return -EINVAL;
733 }
734 return 0;
735}
736
737
738/*
739 * Outdated mess for old drm with Xorg being in charge (void function now).
740 */
741/**
Alex Deucher8b7530b2015-10-02 16:59:34 -0400742 * amdgpu_driver_lastclose_kms - drm callback for last close
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400743 *
744 * @dev: drm dev pointer
745 *
Lukas Wunner16944672015-09-05 11:17:35 +0200746 * Switch vga_switcheroo state after last close (all asics).
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400747 */
748void amdgpu_driver_lastclose_kms(struct drm_device *dev)
749{
Alex Deucher8b7530b2015-10-02 16:59:34 -0400750 struct amdgpu_device *adev = dev->dev_private;
751
752 amdgpu_fbdev_restore_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400753 vga_switcheroo_process_delayed_switch();
754}
755
Chunming Zhouf1892132017-05-15 16:48:27 +0800756bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
757 struct amdgpu_fpriv *fpriv)
758{
759 return fpriv->vram_lost_counter != atomic_read(&adev->vram_lost_counter);
760}
761
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400762/**
763 * amdgpu_driver_open_kms - drm callback for open
764 *
765 * @dev: drm dev pointer
766 * @file_priv: drm file
767 *
768 * On device open, init vm on cayman+ (all asics).
769 * Returns 0 on success, error on failure.
770 */
771int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
772{
773 struct amdgpu_device *adev = dev->dev_private;
774 struct amdgpu_fpriv *fpriv;
775 int r;
776
777 file_priv->driver_priv = NULL;
778
779 r = pm_runtime_get_sync(dev->dev);
780 if (r < 0)
781 return r;
782
783 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
Alex Deucherdc082672016-08-27 12:30:25 -0400784 if (unlikely(!fpriv)) {
785 r = -ENOMEM;
786 goto out_suspend;
787 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400788
789 r = amdgpu_vm_init(adev, &fpriv->vm);
Alex Deucherdc082672016-08-27 12:30:25 -0400790 if (r) {
791 kfree(fpriv);
792 goto out_suspend;
793 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400794
Junwei Zhangb85891b2017-01-16 13:59:01 +0800795 fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
796 if (!fpriv->prt_va) {
797 r = -ENOMEM;
798 amdgpu_vm_fini(adev, &fpriv->vm);
799 kfree(fpriv);
800 goto out_suspend;
801 }
802
Monk Liu24936642017-01-09 15:54:32 +0800803 if (amdgpu_sriov_vf(adev)) {
804 r = amdgpu_map_static_csa(adev, &fpriv->vm);
805 if (r)
806 goto out_suspend;
807 }
808
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400809 mutex_init(&fpriv->bo_list_lock);
810 idr_init(&fpriv->bo_list_handles);
811
Christian Königefd4ccb2015-08-04 16:20:31 +0200812 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400813
Chunming Zhouf1892132017-05-15 16:48:27 +0800814 fpriv->vram_lost_counter = atomic_read(&adev->vram_lost_counter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400815 file_priv->driver_priv = fpriv;
816
Alex Deucherdc082672016-08-27 12:30:25 -0400817out_suspend:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400818 pm_runtime_mark_last_busy(dev->dev);
819 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400820
821 return r;
822}
823
824/**
825 * amdgpu_driver_postclose_kms - drm callback for post close
826 *
827 * @dev: drm dev pointer
828 * @file_priv: drm file
829 *
830 * On device post close, tear down vm on cayman+ (all asics).
831 */
832void amdgpu_driver_postclose_kms(struct drm_device *dev,
833 struct drm_file *file_priv)
834{
835 struct amdgpu_device *adev = dev->dev_private;
836 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
837 struct amdgpu_bo_list *list;
838 int handle;
839
840 if (!fpriv)
841 return;
842
Daniel Vetter04e30c92017-03-08 15:12:52 +0100843 pm_runtime_get_sync(dev->dev);
844
Christian König02537d62015-08-25 15:05:20 +0200845 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
846
Leo Liuef80d302017-02-05 15:19:57 -0500847 if (adev->asic_type != CHIP_RAVEN) {
848 amdgpu_uvd_free_handles(adev, file_priv);
849 amdgpu_vce_free_handles(adev, file_priv);
850 }
Leo Liucd437e32016-07-22 14:13:11 -0400851
Junwei Zhangb85891b2017-01-16 13:59:01 +0800852 amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
853
Monk Liu24936642017-01-09 15:54:32 +0800854 if (amdgpu_sriov_vf(adev)) {
855 /* TODO: how to handle reserve failure */
Michel Dänzerc81a1a72017-04-28 17:28:14 +0900856 BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
Monk Liu24936642017-01-09 15:54:32 +0800857 amdgpu_vm_bo_rmv(adev, fpriv->vm.csa_bo_va);
858 fpriv->vm.csa_bo_va = NULL;
859 amdgpu_bo_unreserve(adev->virt.csa_obj);
860 }
861
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400862 amdgpu_vm_fini(adev, &fpriv->vm);
863
864 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
865 amdgpu_bo_list_free(list);
866
867 idr_destroy(&fpriv->bo_list_handles);
868 mutex_destroy(&fpriv->bo_list_lock);
869
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400870 kfree(fpriv);
871 file_priv->driver_priv = NULL;
Alex Deucherd6bda7b2016-08-27 12:27:24 -0400872
873 pm_runtime_mark_last_busy(dev->dev);
874 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400875}
876
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400877/*
878 * VBlank related functions.
879 */
880/**
881 * amdgpu_get_vblank_counter_kms - get frame count
882 *
883 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200884 * @pipe: crtc to get the frame count from
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400885 *
886 * Gets the frame count on the requested crtc (all asics).
887 * Returns frame count on success, -EINVAL on failure.
888 */
Thierry Reding88e72712015-09-24 18:35:31 +0200889u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400890{
891 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500892 int vpos, hpos, stat;
893 u32 count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400894
Thierry Reding88e72712015-09-24 18:35:31 +0200895 if (pipe >= adev->mode_info.num_crtc) {
896 DRM_ERROR("Invalid crtc %u\n", pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400897 return -EINVAL;
898 }
899
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500900 /* The hw increments its frame counter at start of vsync, not at start
901 * of vblank, as is required by DRM core vblank counter handling.
902 * Cook the hw count here to make it appear to the caller as if it
903 * incremented at start of vblank. We measure distance to start of
904 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
905 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
906 * result by 1 to give the proper appearance to caller.
907 */
908 if (adev->mode_info.crtcs[pipe]) {
909 /* Repeat readout if needed to provide stable result if
910 * we cross start of vsync during the queries.
911 */
912 do {
913 count = amdgpu_display_vblank_get_counter(adev, pipe);
914 /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
915 * distance to start of vblank, instead of regular
916 * vertical scanout pos.
917 */
918 stat = amdgpu_get_crtc_scanoutpos(
919 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
920 &vpos, &hpos, NULL, NULL,
921 &adev->mode_info.crtcs[pipe]->base.hwmode);
922 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
923
924 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
925 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
926 DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
927 } else {
928 DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
929 pipe, vpos);
930
931 /* Bump counter if we are at >= leading edge of vblank,
932 * but before vsync where vpos would turn negative and
933 * the hw counter really increments.
934 */
935 if (vpos >= 0)
936 count++;
937 }
938 } else {
939 /* Fallback to use value as is. */
940 count = amdgpu_display_vblank_get_counter(adev, pipe);
941 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
942 }
943
944 return count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400945}
946
947/**
948 * amdgpu_enable_vblank_kms - enable vblank interrupt
949 *
950 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200951 * @pipe: crtc to enable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400952 *
953 * Enable the interrupt on the requested crtc (all asics).
954 * Returns 0 on success, -EINVAL on failure.
955 */
Thierry Reding88e72712015-09-24 18:35:31 +0200956int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400957{
958 struct amdgpu_device *adev = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +0200959 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400960
961 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
962}
963
964/**
965 * amdgpu_disable_vblank_kms - disable vblank interrupt
966 *
967 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200968 * @pipe: crtc to disable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400969 *
970 * Disable the interrupt on the requested crtc (all asics).
971 */
Thierry Reding88e72712015-09-24 18:35:31 +0200972void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400973{
974 struct amdgpu_device *adev = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +0200975 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400976
977 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
978}
979
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400980const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +0200981 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
982 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chunming Zhoucfbcacf2017-04-24 11:09:04 +0800983 DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Daniel Vetterf8c47142015-09-08 13:56:30 +0200984 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400985 /* KMS */
Daniel Vetterf8c47142015-09-08 13:56:30 +0200986 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
987 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
988 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
989 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
990 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Junwei Zhangeef18a82016-11-04 16:16:10 -0400991 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Daniel Vetterf8c47142015-09-08 13:56:30 +0200992 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
993 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
994 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
995 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400996};
Nils Wallméniusf498d9e2016-04-10 16:29:59 +0200997const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
Huang Rui50ab2532016-06-12 15:51:09 +0800998
999/*
1000 * Debugfs info
1001 */
1002#if defined(CONFIG_DEBUG_FS)
1003
1004static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
1005{
1006 struct drm_info_node *node = (struct drm_info_node *) m->private;
1007 struct drm_device *dev = node->minor->dev;
1008 struct amdgpu_device *adev = dev->dev_private;
1009 struct drm_amdgpu_info_firmware fw_info;
1010 struct drm_amdgpu_query_fw query_fw;
1011 int ret, i;
1012
1013 /* VCE */
1014 query_fw.fw_type = AMDGPU_INFO_FW_VCE;
1015 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1016 if (ret)
1017 return ret;
1018 seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
1019 fw_info.feature, fw_info.ver);
1020
1021 /* UVD */
1022 query_fw.fw_type = AMDGPU_INFO_FW_UVD;
1023 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1024 if (ret)
1025 return ret;
1026 seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
1027 fw_info.feature, fw_info.ver);
1028
1029 /* GMC */
1030 query_fw.fw_type = AMDGPU_INFO_FW_GMC;
1031 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1032 if (ret)
1033 return ret;
1034 seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
1035 fw_info.feature, fw_info.ver);
1036
1037 /* ME */
1038 query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
1039 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1040 if (ret)
1041 return ret;
1042 seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
1043 fw_info.feature, fw_info.ver);
1044
1045 /* PFP */
1046 query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
1047 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1048 if (ret)
1049 return ret;
1050 seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
1051 fw_info.feature, fw_info.ver);
1052
1053 /* CE */
1054 query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
1055 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1056 if (ret)
1057 return ret;
1058 seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
1059 fw_info.feature, fw_info.ver);
1060
1061 /* RLC */
1062 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
1063 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1064 if (ret)
1065 return ret;
1066 seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
1067 fw_info.feature, fw_info.ver);
1068
1069 /* MEC */
1070 query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
1071 query_fw.index = 0;
1072 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1073 if (ret)
1074 return ret;
1075 seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
1076 fw_info.feature, fw_info.ver);
1077
1078 /* MEC2 */
1079 if (adev->asic_type == CHIP_KAVERI ||
1080 (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
1081 query_fw.index = 1;
1082 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1083 if (ret)
1084 return ret;
1085 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
1086 fw_info.feature, fw_info.ver);
1087 }
1088
Huang Rui6a7ed072017-03-03 19:15:26 -05001089 /* PSP SOS */
1090 query_fw.fw_type = AMDGPU_INFO_FW_SOS;
1091 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1092 if (ret)
1093 return ret;
1094 seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
1095 fw_info.feature, fw_info.ver);
1096
1097
1098 /* PSP ASD */
1099 query_fw.fw_type = AMDGPU_INFO_FW_ASD;
1100 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1101 if (ret)
1102 return ret;
1103 seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
1104 fw_info.feature, fw_info.ver);
1105
Huang Rui50ab2532016-06-12 15:51:09 +08001106 /* SMC */
1107 query_fw.fw_type = AMDGPU_INFO_FW_SMC;
1108 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1109 if (ret)
1110 return ret;
1111 seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
1112 fw_info.feature, fw_info.ver);
1113
1114 /* SDMA */
1115 query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
1116 for (i = 0; i < adev->sdma.num_instances; i++) {
1117 query_fw.index = i;
1118 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1119 if (ret)
1120 return ret;
1121 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
1122 i, fw_info.feature, fw_info.ver);
1123 }
1124
1125 return 0;
1126}
1127
1128static const struct drm_info_list amdgpu_firmware_info_list[] = {
1129 {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
1130};
1131#endif
1132
1133int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
1134{
1135#if defined(CONFIG_DEBUG_FS)
1136 return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
1137 ARRAY_SIZE(amdgpu_firmware_info_list));
1138#else
1139 return 0;
1140#endif
1141}