blob: 9ef730f2916ade4ab887fe9be4e8f394d0f399f3 [file] [log] [blame]
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27#include "ixgbe.h"
28#include <linux/export.h>
Jacob Keller1d1a79b2012-05-22 06:18:08 +000029#include <linux/ptp_classify.h>
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000030
31/*
32 * The 82599 and the X540 do not have true 64bit nanosecond scale
33 * counter registers. Instead, SYSTIME is defined by a fixed point
34 * system which allows the user to define the scale counter increment
35 * value at every level change of the oscillator driving the SYSTIME
36 * value. For both devices the TIMINCA:IV field defines this
37 * increment. On the X540 device, 31 bits are provided. However on the
38 * 82599 only provides 24 bits. The time unit is determined by the
39 * clock frequency of the oscillator in combination with the TIMINCA
40 * register. When these devices link at 10Gb the oscillator has a
41 * period of 6.4ns. In order to convert the scale counter into
42 * nanoseconds the cyclecounter and timecounter structures are
43 * used. The SYSTIME registers need to be converted to ns values by use
44 * of only a right shift (division by power of 2). The following math
45 * determines the largest incvalue that will fit into the available
46 * bits in the TIMINCA register.
47 *
48 * PeriodWidth: Number of bits to store the clock period
49 * MaxWidth: The maximum width value of the TIMINCA register
50 * Period: The clock period for the oscillator
51 * round(): discard the fractional portion of the calculation
52 *
53 * Period * [ 2 ^ ( MaxWidth - PeriodWidth ) ]
54 *
55 * For the X540, MaxWidth is 31 bits, and the base period is 6.4 ns
56 * For the 82599, MaxWidth is 24 bits, and the base period is 6.4 ns
57 *
58 * The period also changes based on the link speed:
59 * At 10Gb link or no link, the period remains the same.
60 * At 1Gb link, the period is multiplied by 10. (64ns)
61 * At 100Mb link, the period is multiplied by 100. (640ns)
62 *
63 * The calculated value allows us to right shift the SYSTIME register
64 * value in order to quickly convert it into a nanosecond clock,
65 * while allowing for the maximum possible adjustment value.
66 *
67 * These diagrams are only for the 10Gb link period
68 *
69 * SYSTIMEH SYSTIMEL
70 * +--------------+ +--------------+
71 * X540 | 32 | | 1 | 3 | 28 |
72 * *--------------+ +--------------+
73 * \________ 36 bits ______/ fract
74 *
75 * +--------------+ +--------------+
76 * 82599 | 32 | | 8 | 3 | 21 |
77 * *--------------+ +--------------+
78 * \________ 43 bits ______/ fract
79 *
80 * The 36 bit X540 SYSTIME overflows every
81 * 2^36 * 10^-9 / 60 = 1.14 minutes or 69 seconds
82 *
83 * The 43 bit 82599 SYSTIME overflows every
84 * 2^43 * 10^-9 / 3600 = 2.4 hours
85 */
86#define IXGBE_INCVAL_10GB 0x66666666
87#define IXGBE_INCVAL_1GB 0x40000000
88#define IXGBE_INCVAL_100 0x50000000
89
90#define IXGBE_INCVAL_SHIFT_10GB 28
91#define IXGBE_INCVAL_SHIFT_1GB 24
92#define IXGBE_INCVAL_SHIFT_100 21
93
94#define IXGBE_INCVAL_SHIFT_82599 7
95#define IXGBE_INCPER_SHIFT_82599 24
96#define IXGBE_MAX_TIMEADJ_VALUE 0x7FFFFFFFFFFFFFFFULL
97
98#define IXGBE_OVERFLOW_PERIOD (HZ * 30)
Jacob Keller891dc082012-12-05 07:24:46 +000099#define IXGBE_PTP_TX_TIMEOUT (HZ * 15)
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000100
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000101#ifndef NSECS_PER_SEC
102#define NSECS_PER_SEC 1000000000ULL
103#endif
104
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000105/**
Jacob Kellerdb0677f2012-08-24 07:46:54 +0000106 * ixgbe_ptp_setup_sdp
Jacob Keller82083672012-08-01 07:12:25 +0000107 * @hw: the hardware private structure
Jacob Keller82083672012-08-01 07:12:25 +0000108 *
Jacob Kellerdb0677f2012-08-24 07:46:54 +0000109 * this function enables or disables the clock out feature on SDP0 for
110 * the X540 device. It will create a 1second periodic output that can
111 * be used as the PPS (via an interrupt).
Jacob Keller82083672012-08-01 07:12:25 +0000112 *
113 * It calculates when the systime will be on an exact second, and then
114 * aligns the start of the PPS signal to that value. The shift is
115 * necessary because it can change based on the link speed.
116 */
Jacob Kellerdb0677f2012-08-24 07:46:54 +0000117static void ixgbe_ptp_setup_sdp(struct ixgbe_adapter *adapter)
Jacob Keller82083672012-08-01 07:12:25 +0000118{
119 struct ixgbe_hw *hw = &adapter->hw;
120 int shift = adapter->cc.shift;
121 u32 esdp, tsauxc, clktiml, clktimh, trgttiml, trgttimh, rem;
122 u64 ns = 0, clock_edge = 0;
123
Jacob Kellerdb0677f2012-08-24 07:46:54 +0000124 if ((adapter->flags2 & IXGBE_FLAG2_PTP_PPS_ENABLED) &&
125 (hw->mac.type == ixgbe_mac_X540)) {
126
127 /* disable the pin first */
128 IXGBE_WRITE_REG(hw, IXGBE_TSAUXC, 0x0);
129 IXGBE_WRITE_FLUSH(hw);
130
Jacob Keller82083672012-08-01 07:12:25 +0000131 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
132
133 /*
Jacob Kellerdb0677f2012-08-24 07:46:54 +0000134 * enable the SDP0 pin as output, and connected to the
135 * native function for Timesync (ClockOut)
Jacob Keller82083672012-08-01 07:12:25 +0000136 */
137 esdp |= (IXGBE_ESDP_SDP0_DIR |
138 IXGBE_ESDP_SDP0_NATIVE);
139
140 /*
Jacob Kellerdb0677f2012-08-24 07:46:54 +0000141 * enable the Clock Out feature on SDP0, and allow
142 * interrupts to occur when the pin changes
Jacob Keller82083672012-08-01 07:12:25 +0000143 */
144 tsauxc = (IXGBE_TSAUXC_EN_CLK |
145 IXGBE_TSAUXC_SYNCLK |
146 IXGBE_TSAUXC_SDP0_INT);
147
148 /* clock period (or pulse length) */
149 clktiml = (u32)(NSECS_PER_SEC << shift);
150 clktimh = (u32)((NSECS_PER_SEC << shift) >> 32);
151
152 /*
153 * Account for the cyclecounter wrap-around value by
154 * using the converted ns value of the current time to
155 * check for when the next aligned second would occur.
156 */
157 clock_edge |= (u64)IXGBE_READ_REG(hw, IXGBE_SYSTIML);
158 clock_edge |= (u64)IXGBE_READ_REG(hw, IXGBE_SYSTIMH) << 32;
159 ns = timecounter_cyc2time(&adapter->tc, clock_edge);
160
161 div_u64_rem(ns, NSECS_PER_SEC, &rem);
162 clock_edge += ((NSECS_PER_SEC - (u64)rem) << shift);
163
164 /* specify the initial clock start time */
165 trgttiml = (u32)clock_edge;
166 trgttimh = (u32)(clock_edge >> 32);
167
168 IXGBE_WRITE_REG(hw, IXGBE_CLKTIML, clktiml);
169 IXGBE_WRITE_REG(hw, IXGBE_CLKTIMH, clktimh);
170 IXGBE_WRITE_REG(hw, IXGBE_TRGTTIML0, trgttiml);
171 IXGBE_WRITE_REG(hw, IXGBE_TRGTTIMH0, trgttimh);
172
173 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
174 IXGBE_WRITE_REG(hw, IXGBE_TSAUXC, tsauxc);
Jacob Kellerdb0677f2012-08-24 07:46:54 +0000175 } else {
176 IXGBE_WRITE_REG(hw, IXGBE_TSAUXC, 0x0);
Jacob Keller82083672012-08-01 07:12:25 +0000177 }
Jacob Keller82083672012-08-01 07:12:25 +0000178
Jacob Keller82083672012-08-01 07:12:25 +0000179 IXGBE_WRITE_FLUSH(hw);
180}
181
182/**
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000183 * ixgbe_ptp_read - read raw cycle counter (to be used by time counter)
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000184 * @cc: the cyclecounter structure
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000185 *
186 * this function reads the cyclecounter registers and is called by the
187 * cyclecounter structure used to construct a ns counter from the
188 * arbitrary fixed point registers
189 */
190static cycle_t ixgbe_ptp_read(const struct cyclecounter *cc)
191{
192 struct ixgbe_adapter *adapter =
193 container_of(cc, struct ixgbe_adapter, cc);
194 struct ixgbe_hw *hw = &adapter->hw;
195 u64 stamp = 0;
196
197 stamp |= (u64)IXGBE_READ_REG(hw, IXGBE_SYSTIML);
198 stamp |= (u64)IXGBE_READ_REG(hw, IXGBE_SYSTIMH) << 32;
199
200 return stamp;
201}
202
203/**
204 * ixgbe_ptp_adjfreq
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000205 * @ptp: the ptp clock structure
206 * @ppb: parts per billion adjustment from base
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000207 *
208 * adjust the frequency of the ptp cycle counter by the
209 * indicated ppb from the base frequency.
210 */
211static int ixgbe_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
212{
213 struct ixgbe_adapter *adapter =
214 container_of(ptp, struct ixgbe_adapter, ptp_caps);
215 struct ixgbe_hw *hw = &adapter->hw;
216 u64 freq;
217 u32 diff, incval;
218 int neg_adj = 0;
219
220 if (ppb < 0) {
221 neg_adj = 1;
222 ppb = -ppb;
223 }
224
225 smp_mb();
226 incval = ACCESS_ONCE(adapter->base_incval);
227
228 freq = incval;
229 freq *= ppb;
230 diff = div_u64(freq, 1000000000ULL);
231
232 incval = neg_adj ? (incval - diff) : (incval + diff);
233
234 switch (hw->mac.type) {
235 case ixgbe_mac_X540:
236 IXGBE_WRITE_REG(hw, IXGBE_TIMINCA, incval);
237 break;
238 case ixgbe_mac_82599EB:
239 IXGBE_WRITE_REG(hw, IXGBE_TIMINCA,
240 (1 << IXGBE_INCPER_SHIFT_82599) |
241 incval);
242 break;
243 default:
244 break;
245 }
246
247 return 0;
248}
249
250/**
251 * ixgbe_ptp_adjtime
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000252 * @ptp: the ptp clock structure
253 * @delta: offset to adjust the cycle counter by
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000254 *
255 * adjust the timer by resetting the timecounter structure.
256 */
257static int ixgbe_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
258{
259 struct ixgbe_adapter *adapter =
260 container_of(ptp, struct ixgbe_adapter, ptp_caps);
261 unsigned long flags;
262 u64 now;
263
264 spin_lock_irqsave(&adapter->tmreg_lock, flags);
265
266 now = timecounter_read(&adapter->tc);
267 now += delta;
268
269 /* reset the timecounter */
270 timecounter_init(&adapter->tc,
271 &adapter->cc,
272 now);
273
274 spin_unlock_irqrestore(&adapter->tmreg_lock, flags);
Jacob Kellerdb0677f2012-08-24 07:46:54 +0000275
276 ixgbe_ptp_setup_sdp(adapter);
Jacob Keller82083672012-08-01 07:12:25 +0000277
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000278 return 0;
279}
280
281/**
282 * ixgbe_ptp_gettime
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000283 * @ptp: the ptp clock structure
284 * @ts: timespec structure to hold the current time value
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000285 *
286 * read the timecounter and return the correct value on ns,
287 * after converting it into a struct timespec.
288 */
289static int ixgbe_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
290{
291 struct ixgbe_adapter *adapter =
292 container_of(ptp, struct ixgbe_adapter, ptp_caps);
293 u64 ns;
294 u32 remainder;
295 unsigned long flags;
296
297 spin_lock_irqsave(&adapter->tmreg_lock, flags);
298 ns = timecounter_read(&adapter->tc);
299 spin_unlock_irqrestore(&adapter->tmreg_lock, flags);
300
301 ts->tv_sec = div_u64_rem(ns, 1000000000ULL, &remainder);
302 ts->tv_nsec = remainder;
303
304 return 0;
305}
306
307/**
308 * ixgbe_ptp_settime
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000309 * @ptp: the ptp clock structure
310 * @ts: the timespec containing the new time for the cycle counter
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000311 *
312 * reset the timecounter to use a new base value instead of the kernel
313 * wall timer value.
314 */
315static int ixgbe_ptp_settime(struct ptp_clock_info *ptp,
316 const struct timespec *ts)
317{
318 struct ixgbe_adapter *adapter =
319 container_of(ptp, struct ixgbe_adapter, ptp_caps);
320 u64 ns;
321 unsigned long flags;
322
323 ns = ts->tv_sec * 1000000000ULL;
324 ns += ts->tv_nsec;
325
326 /* reset the timecounter */
327 spin_lock_irqsave(&adapter->tmreg_lock, flags);
328 timecounter_init(&adapter->tc, &adapter->cc, ns);
329 spin_unlock_irqrestore(&adapter->tmreg_lock, flags);
330
Jacob Kellerdb0677f2012-08-24 07:46:54 +0000331 ixgbe_ptp_setup_sdp(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000332 return 0;
333}
334
335/**
336 * ixgbe_ptp_enable
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000337 * @ptp: the ptp clock structure
338 * @rq: the requested feature to change
339 * @on: whether to enable or disable the feature
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000340 *
341 * enable (or disable) ancillary features of the phc subsystem.
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000342 * our driver only supports the PPS feature on the X540
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000343 */
344static int ixgbe_ptp_enable(struct ptp_clock_info *ptp,
345 struct ptp_clock_request *rq, int on)
346{
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000347 struct ixgbe_adapter *adapter =
348 container_of(ptp, struct ixgbe_adapter, ptp_caps);
349
350 /**
351 * When PPS is enabled, unmask the interrupt for the ClockOut
352 * feature, so that the interrupt handler can send the PPS
353 * event when the clock SDP triggers. Clear mask when PPS is
354 * disabled
355 */
356 if (rq->type == PTP_CLK_REQ_PPS) {
357 switch (adapter->hw.mac.type) {
358 case ixgbe_mac_X540:
359 if (on)
360 adapter->flags2 |= IXGBE_FLAG2_PTP_PPS_ENABLED;
361 else
Jacob Kellerdb0677f2012-08-24 07:46:54 +0000362 adapter->flags2 &= ~IXGBE_FLAG2_PTP_PPS_ENABLED;
363
364 ixgbe_ptp_setup_sdp(adapter);
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000365 return 0;
366 default:
367 break;
368 }
369 }
370
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000371 return -ENOTSUPP;
372}
373
374/**
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000375 * ixgbe_ptp_check_pps_event
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000376 * @adapter: the private adapter structure
377 * @eicr: the interrupt cause register value
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000378 *
379 * This function is called by the interrupt routine when checking for
380 * interrupts. It will check and handle a pps event.
381 */
382void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr)
383{
384 struct ixgbe_hw *hw = &adapter->hw;
385 struct ptp_clock_event event;
386
Jacob Keller3645adb2012-10-13 05:00:06 +0000387 event.type = PTP_CLOCK_PPS;
388
389 /* this check is necessary in case the interrupt was enabled via some
390 * alternative means (ex. debug_fs). Better to check here than
391 * everywhere that calls this function.
392 */
393 if (!adapter->ptp_clock)
394 return;
395
Jacob Kellerdb0677f2012-08-24 07:46:54 +0000396 switch (hw->mac.type) {
397 case ixgbe_mac_X540:
398 ptp_clock_event(adapter->ptp_clock, &event);
399 break;
400 default:
401 break;
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000402 }
403}
404
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000405/**
Jacob Kellerf2f333872012-12-05 07:24:35 +0000406 * ixgbe_ptp_overflow_check - watchdog task to detect SYSTIME overflow
407 * @adapter: private adapter struct
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000408 *
Jacob Kellerf2f333872012-12-05 07:24:35 +0000409 * this watchdog task periodically reads the timecounter
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000410 * in order to prevent missing when the system time registers wrap
Jacob Kellerf2f333872012-12-05 07:24:35 +0000411 * around. This needs to be run approximately twice a minute.
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000412 */
413void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter)
414{
Jacob Kellerf2f333872012-12-05 07:24:35 +0000415 bool timeout = time_is_before_jiffies(adapter->last_overflow_check +
416 IXGBE_OVERFLOW_PERIOD);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000417 struct timespec ts;
418
Jacob Keller891dc082012-12-05 07:24:46 +0000419 if (timeout) {
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000420 ixgbe_ptp_gettime(&adapter->ptp_caps, &ts);
421 adapter->last_overflow_check = jiffies;
422 }
423}
424
425/**
Jacob Keller6cb562d2012-12-05 07:24:41 +0000426 * ixgbe_ptp_rx_hang - detect error case when Rx timestamp registers latched
427 * @adapter: private network adapter structure
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000428 *
Jacob Keller6cb562d2012-12-05 07:24:41 +0000429 * this watchdog task is scheduled to detect error case where hardware has
430 * dropped an Rx packet that was timestamped when the ring is full. The
431 * particular error is rare but leaves the device in a state unable to timestamp
432 * any future packets.
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000433 */
Jacob Keller6cb562d2012-12-05 07:24:41 +0000434void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter)
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000435{
Jacob Keller6cb562d2012-12-05 07:24:41 +0000436 struct ixgbe_hw *hw = &adapter->hw;
437 struct ixgbe_ring *rx_ring;
438 u32 tsyncrxctl = IXGBE_READ_REG(hw, IXGBE_TSYNCRXCTL);
439 unsigned long rx_event;
440 int n;
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000441
Jacob Keller6cb562d2012-12-05 07:24:41 +0000442 /* if we don't have a valid timestamp in the registers, just update the
443 * timeout counter and exit
444 */
445 if (!(tsyncrxctl & IXGBE_TSYNCRXCTL_VALID)) {
446 adapter->last_rx_ptp_check = jiffies;
447 return;
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000448 }
449
Jacob Keller6cb562d2012-12-05 07:24:41 +0000450 /* determine the most recent watchdog or rx_timestamp event */
451 rx_event = adapter->last_rx_ptp_check;
452 for (n = 0; n < adapter->num_rx_queues; n++) {
453 rx_ring = adapter->rx_ring[n];
454 if (time_after(rx_ring->last_rx_timestamp, rx_event))
455 rx_event = rx_ring->last_rx_timestamp;
456 }
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000457
Jacob Keller6cb562d2012-12-05 07:24:41 +0000458 /* only need to read the high RXSTMP register to clear the lock */
459 if (time_is_before_jiffies(rx_event + 5*HZ)) {
460 IXGBE_READ_REG(hw, IXGBE_RXSTMPH);
461 adapter->last_rx_ptp_check = jiffies;
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000462
Jacob Keller6cb562d2012-12-05 07:24:41 +0000463 e_warn(drv, "clearing RX Timestamp hang");
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000464 }
465}
466
467/**
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000468 * ixgbe_ptp_tx_hwtstamp - utility function which checks for TX time stamp
Jacob Keller891dc082012-12-05 07:24:46 +0000469 * @adapter: the private adapter struct
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000470 *
471 * if the timestamp is valid, we convert it into the timecounter ns
472 * value, then store that result into the shhwtstamps structure which
473 * is passed up the network stack
474 */
Jacob Keller891dc082012-12-05 07:24:46 +0000475static void ixgbe_ptp_tx_hwtstamp(struct ixgbe_adapter *adapter)
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000476{
Jacob Keller891dc082012-12-05 07:24:46 +0000477 struct ixgbe_hw *hw = &adapter->hw;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000478 struct skb_shared_hwtstamps shhwtstamps;
479 u64 regval = 0, ns;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000480 unsigned long flags;
481
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000482 regval |= (u64)IXGBE_READ_REG(hw, IXGBE_TXSTMPL);
483 regval |= (u64)IXGBE_READ_REG(hw, IXGBE_TXSTMPH) << 32;
484
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000485 spin_lock_irqsave(&adapter->tmreg_lock, flags);
486 ns = timecounter_cyc2time(&adapter->tc, regval);
487 spin_unlock_irqrestore(&adapter->tmreg_lock, flags);
488
489 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
490 shhwtstamps.hwtstamp = ns_to_ktime(ns);
Jacob Keller891dc082012-12-05 07:24:46 +0000491 skb_tstamp_tx(adapter->ptp_tx_skb, &shhwtstamps);
492
493 dev_kfree_skb_any(adapter->ptp_tx_skb);
494 adapter->ptp_tx_skb = NULL;
495}
496
497/**
498 * ixgbe_ptp_tx_hwtstamp_work
499 * @work: pointer to the work struct
500 *
501 * This work item polls TSYNCTXCTL valid bit to determine when a Tx hardware
502 * timestamp has been taken for the current skb. It is necesary, because the
503 * descriptor's "done" bit does not correlate with the timestamp event.
504 */
505static void ixgbe_ptp_tx_hwtstamp_work(struct work_struct *work)
506{
507 struct ixgbe_adapter *adapter = container_of(work, struct ixgbe_adapter,
508 ptp_tx_work);
509 struct ixgbe_hw *hw = &adapter->hw;
510 bool timeout = time_is_before_jiffies(adapter->ptp_tx_start +
511 IXGBE_PTP_TX_TIMEOUT);
512 u32 tsynctxctl;
513
514 /* we have to have a valid skb */
515 if (!adapter->ptp_tx_skb)
516 return;
517
518 if (timeout) {
519 dev_kfree_skb_any(adapter->ptp_tx_skb);
520 adapter->ptp_tx_skb = NULL;
521 e_warn(drv, "clearing Tx Timestamp hang");
522 return;
523 }
524
525 tsynctxctl = IXGBE_READ_REG(hw, IXGBE_TSYNCTXCTL);
526 if (tsynctxctl & IXGBE_TSYNCTXCTL_VALID)
527 ixgbe_ptp_tx_hwtstamp(adapter);
528 else
529 /* reschedule to keep checking if it's not available yet */
530 schedule_work(&adapter->ptp_tx_work);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000531}
532
533/**
Alexander Duyck39dfb712012-12-05 06:51:29 +0000534 * __ixgbe_ptp_rx_hwtstamp - utility function which checks for RX time stamp
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000535 * @q_vector: structure containing interrupt and ring information
536 * @skb: particular skb to send timestamp with
537 *
538 * if the timestamp is valid, we convert it into the timecounter ns
539 * value, then store that result into the shhwtstamps structure which
540 * is passed up the network stack
541 */
Alexander Duyck39dfb712012-12-05 06:51:29 +0000542void __ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
543 struct sk_buff *skb)
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000544{
545 struct ixgbe_adapter *adapter;
546 struct ixgbe_hw *hw;
547 struct skb_shared_hwtstamps *shhwtstamps;
548 u64 regval = 0, ns;
549 u32 tsyncrxctl;
550 unsigned long flags;
551
552 /* we cannot process timestamps on a ring without a q_vector */
Alexander Duyck39dfb712012-12-05 06:51:29 +0000553 if (!q_vector || !q_vector->adapter)
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000554 return;
555
Alexander Duyck39dfb712012-12-05 06:51:29 +0000556 adapter = q_vector->adapter;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000557 hw = &adapter->hw;
558
Jacob Keller6cb562d2012-12-05 07:24:41 +0000559 /*
560 * Read the tsyncrxctl register afterwards in order to prevent taking an
561 * I/O hit on every packet.
562 */
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000563 tsyncrxctl = IXGBE_READ_REG(hw, IXGBE_TSYNCRXCTL);
Jiri Bencf42df162012-10-25 18:12:05 +0000564 if (!(tsyncrxctl & IXGBE_TSYNCRXCTL_VALID))
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000565 return;
566
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000567 regval |= (u64)IXGBE_READ_REG(hw, IXGBE_RXSTMPL);
568 regval |= (u64)IXGBE_READ_REG(hw, IXGBE_RXSTMPH) << 32;
569
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000570
571 spin_lock_irqsave(&adapter->tmreg_lock, flags);
572 ns = timecounter_cyc2time(&adapter->tc, regval);
573 spin_unlock_irqrestore(&adapter->tmreg_lock, flags);
574
575 shhwtstamps = skb_hwtstamps(skb);
576 shhwtstamps->hwtstamp = ns_to_ktime(ns);
577}
578
Jacob Keller93501d42014-02-28 15:48:58 -0800579int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr)
580{
581 struct hwtstamp_config *config = &adapter->tstamp_config;
582
583 return copy_to_user(ifr->ifr_data, config,
584 sizeof(*config)) ? -EFAULT : 0;
585}
586
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000587/**
Jacob Keller93501d42014-02-28 15:48:58 -0800588 * ixgbe_ptp_set_ts_config - control hardware time stamping
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000589 * @adapter: pointer to adapter struct
590 * @ifreq: ioctl data
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000591 *
592 * Outgoing time stamping can be enabled and disabled. Play nice and
Jacob Keller93501d42014-02-28 15:48:58 -0800593 * disable it when requested, although it shouldn't cause any overhead
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000594 * when no packet needs it. At most one packet in the queue may be
595 * marked for time stamping, otherwise it would be impossible to tell
596 * for sure to which packet the hardware time stamp belongs.
597 *
598 * Incoming time stamping has to be configured via the hardware
599 * filters. Not all combinations are supported, in particular event
600 * type has to be specified. Matching the kind of event packet is
601 * not supported, with the exception of "all V2 events regardless of
602 * level 2 or 4".
Jacob Kellerc19197a2012-05-22 06:08:37 +0000603 *
604 * Since hardware always timestamps Path delay packets when timestamping V2
605 * packets, regardless of the type specified in the register, only use V2
606 * Event mode. This more accurately tells the user what the hardware is going
607 * to do anyways.
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000608 */
Jacob Keller93501d42014-02-28 15:48:58 -0800609int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr)
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000610{
611 struct ixgbe_hw *hw = &adapter->hw;
612 struct hwtstamp_config config;
613 u32 tsync_tx_ctl = IXGBE_TSYNCTXCTL_ENABLED;
614 u32 tsync_rx_ctl = IXGBE_TSYNCRXCTL_ENABLED;
Jacob Kellerf3444d82012-10-24 02:31:47 +0000615 u32 tsync_rx_mtrl = PTP_EV_PORT << 16;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000616 bool is_l2 = false;
617 u32 regval;
618
619 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
620 return -EFAULT;
621
622 /* reserved for future extensions */
623 if (config.flags)
624 return -EINVAL;
625
626 switch (config.tx_type) {
627 case HWTSTAMP_TX_OFF:
628 tsync_tx_ctl = 0;
629 case HWTSTAMP_TX_ON:
630 break;
631 default:
632 return -ERANGE;
633 }
634
635 switch (config.rx_filter) {
636 case HWTSTAMP_FILTER_NONE:
637 tsync_rx_ctl = 0;
Jacob Kellerf3444d82012-10-24 02:31:47 +0000638 tsync_rx_mtrl = 0;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000639 break;
640 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
641 tsync_rx_ctl |= IXGBE_TSYNCRXCTL_TYPE_L4_V1;
Jacob Kellerb1e50f72012-12-05 07:53:38 +0000642 tsync_rx_mtrl |= IXGBE_RXMTRL_V1_SYNC_MSG;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000643 break;
644 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
645 tsync_rx_ctl |= IXGBE_TSYNCRXCTL_TYPE_L4_V1;
Jacob Kellerb1e50f72012-12-05 07:53:38 +0000646 tsync_rx_mtrl |= IXGBE_RXMTRL_V1_DELAY_REQ_MSG;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000647 break;
Jacob Kellerc19197a2012-05-22 06:08:37 +0000648 case HWTSTAMP_FILTER_PTP_V2_EVENT:
649 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
650 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000651 case HWTSTAMP_FILTER_PTP_V2_SYNC:
652 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
653 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000654 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
655 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
656 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000657 tsync_rx_ctl |= IXGBE_TSYNCRXCTL_TYPE_EVENT_V2;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000658 is_l2 = true;
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000659 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000660 break;
661 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
662 case HWTSTAMP_FILTER_ALL:
663 default:
664 /*
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000665 * register RXMTRL must be set in order to do V1 packets,
666 * therefore it is not possible to time stamp both V1 Sync and
667 * Delay_Req messages and hardware does not support
668 * timestamping all packets => return error
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000669 */
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000670 config.rx_filter = HWTSTAMP_FILTER_NONE;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000671 return -ERANGE;
672 }
673
674 if (hw->mac.type == ixgbe_mac_82598EB) {
675 if (tsync_rx_ctl | tsync_tx_ctl)
676 return -ERANGE;
677 return 0;
678 }
679
Jacob Keller6ccf7a52012-10-23 08:09:21 +0000680 /* define ethertype filter for timestamping L2 packets */
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000681 if (is_l2)
Jacob Keller6ccf7a52012-10-23 08:09:21 +0000682 IXGBE_WRITE_REG(hw, IXGBE_ETQF(IXGBE_ETQF_FILTER_1588),
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000683 (IXGBE_ETQF_FILTER_EN | /* enable filter */
684 IXGBE_ETQF_1588 | /* enable timestamping */
685 ETH_P_1588)); /* 1588 eth protocol type */
686 else
Jacob Keller6ccf7a52012-10-23 08:09:21 +0000687 IXGBE_WRITE_REG(hw, IXGBE_ETQF(IXGBE_ETQF_FILTER_1588), 0);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000688
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000689
690 /* enable/disable TX */
691 regval = IXGBE_READ_REG(hw, IXGBE_TSYNCTXCTL);
692 regval &= ~IXGBE_TSYNCTXCTL_ENABLED;
693 regval |= tsync_tx_ctl;
694 IXGBE_WRITE_REG(hw, IXGBE_TSYNCTXCTL, regval);
695
696 /* enable/disable RX */
697 regval = IXGBE_READ_REG(hw, IXGBE_TSYNCRXCTL);
698 regval &= ~(IXGBE_TSYNCRXCTL_ENABLED | IXGBE_TSYNCRXCTL_TYPE_MASK);
699 regval |= tsync_rx_ctl;
700 IXGBE_WRITE_REG(hw, IXGBE_TSYNCRXCTL, regval);
701
702 /* define which PTP packets are time stamped */
703 IXGBE_WRITE_REG(hw, IXGBE_RXMTRL, tsync_rx_mtrl);
704
705 IXGBE_WRITE_FLUSH(hw);
706
707 /* clear TX/RX time stamp registers, just to be sure */
708 regval = IXGBE_READ_REG(hw, IXGBE_TXSTMPH);
709 regval = IXGBE_READ_REG(hw, IXGBE_RXSTMPH);
710
Jacob Keller93501d42014-02-28 15:48:58 -0800711 /* save these settings for future reference */
712 memcpy(&adapter->tstamp_config, &config,
713 sizeof(adapter->tstamp_config));
714
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000715 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
716 -EFAULT : 0;
717}
718
719/**
720 * ixgbe_ptp_start_cyclecounter - create the cycle counter from hw
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000721 * @adapter: pointer to the adapter structure
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000722 *
Jacob Keller1a71ab22012-08-25 03:54:19 +0000723 * This function should be called to set the proper values for the TIMINCA
724 * register and tell the cyclecounter structure what the tick rate of SYSTIME
725 * is. It does not directly modify SYSTIME registers or the timecounter
726 * structure. It should be called whenever a new TIMINCA value is necessary,
727 * such as during initialization or when the link speed changes.
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000728 */
729void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter)
730{
731 struct ixgbe_hw *hw = &adapter->hw;
732 u32 incval = 0;
733 u32 shift = 0;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000734 unsigned long flags;
735
736 /**
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000737 * Scale the NIC cycle counter by a large factor so that
738 * relatively small corrections to the frequency can be added
739 * or subtracted. The drawbacks of a large factor include
740 * (a) the clock register overflows more quickly, (b) the cycle
741 * counter structure must be able to convert the systime value
742 * to nanoseconds using only a multiplier and a right-shift,
743 * and (c) the value must fit within the timinca register space
744 * => math based on internal DMA clock rate and available bits
Jacob Keller1a71ab22012-08-25 03:54:19 +0000745 *
746 * Note that when there is no link, internal DMA clock is same as when
747 * link speed is 10Gb. Set the registers correctly even when link is
748 * down to preserve the clock setting
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000749 */
Jacob Keller1a71ab22012-08-25 03:54:19 +0000750 switch (adapter->link_speed) {
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000751 case IXGBE_LINK_SPEED_100_FULL:
752 incval = IXGBE_INCVAL_100;
753 shift = IXGBE_INCVAL_SHIFT_100;
754 break;
755 case IXGBE_LINK_SPEED_1GB_FULL:
756 incval = IXGBE_INCVAL_1GB;
757 shift = IXGBE_INCVAL_SHIFT_1GB;
758 break;
759 case IXGBE_LINK_SPEED_10GB_FULL:
Jacob Keller1a71ab22012-08-25 03:54:19 +0000760 default:
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000761 incval = IXGBE_INCVAL_10GB;
762 shift = IXGBE_INCVAL_SHIFT_10GB;
763 break;
764 }
765
766 /**
767 * Modify the calculated values to fit within the correct
768 * number of bits specified by the hardware. The 82599 doesn't
769 * have the same space as the X540, so bitshift the calculated
770 * values to fit.
771 */
772 switch (hw->mac.type) {
773 case ixgbe_mac_X540:
774 IXGBE_WRITE_REG(hw, IXGBE_TIMINCA, incval);
775 break;
776 case ixgbe_mac_82599EB:
777 incval >>= IXGBE_INCVAL_SHIFT_82599;
778 shift -= IXGBE_INCVAL_SHIFT_82599;
779 IXGBE_WRITE_REG(hw, IXGBE_TIMINCA,
780 (1 << IXGBE_INCPER_SHIFT_82599) |
781 incval);
782 break;
783 default:
784 /* other devices aren't supported */
785 return;
786 }
787
Jacob Keller1a71ab22012-08-25 03:54:19 +0000788 /* update the base incval used to calculate frequency adjustment */
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000789 ACCESS_ONCE(adapter->base_incval) = incval;
790 smp_mb();
791
Jacob Keller1a71ab22012-08-25 03:54:19 +0000792 /* need lock to prevent incorrect read while modifying cyclecounter */
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000793 spin_lock_irqsave(&adapter->tmreg_lock, flags);
794
795 memset(&adapter->cc, 0, sizeof(adapter->cc));
796 adapter->cc.read = ixgbe_ptp_read;
797 adapter->cc.mask = CLOCKSOURCE_MASK(64);
798 adapter->cc.shift = shift;
799 adapter->cc.mult = 1;
800
Jacob Keller1a71ab22012-08-25 03:54:19 +0000801 spin_unlock_irqrestore(&adapter->tmreg_lock, flags);
802}
803
804/**
805 * ixgbe_ptp_reset
806 * @adapter: the ixgbe private board structure
807 *
808 * When the MAC resets, all timesync features are reset. This function should be
809 * called to re-enable the PTP clock structure. It will re-init the timecounter
810 * structure based on the kernel time as well as setup the cycle counter data.
811 */
812void ixgbe_ptp_reset(struct ixgbe_adapter *adapter)
813{
814 struct ixgbe_hw *hw = &adapter->hw;
815 unsigned long flags;
816
817 /* set SYSTIME registers to 0 just in case */
818 IXGBE_WRITE_REG(hw, IXGBE_SYSTIML, 0x00000000);
819 IXGBE_WRITE_REG(hw, IXGBE_SYSTIMH, 0x00000000);
820 IXGBE_WRITE_FLUSH(hw);
821
Jacob Keller93501d42014-02-28 15:48:58 -0800822 /* Reset the saved tstamp_config */
823 memset(&adapter->tstamp_config, 0, sizeof(adapter->tstamp_config));
824
Jacob Keller1a71ab22012-08-25 03:54:19 +0000825 ixgbe_ptp_start_cyclecounter(adapter);
826
827 spin_lock_irqsave(&adapter->tmreg_lock, flags);
828
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000829 /* reset the ns time counter */
830 timecounter_init(&adapter->tc, &adapter->cc,
831 ktime_to_ns(ktime_get_real()));
832
833 spin_unlock_irqrestore(&adapter->tmreg_lock, flags);
Jacob Keller82083672012-08-01 07:12:25 +0000834
Jacob Kellerdb0677f2012-08-24 07:46:54 +0000835 /*
836 * Now that the shift has been calculated and the systime
Jacob Keller82083672012-08-01 07:12:25 +0000837 * registers reset, (re-)enable the Clock out feature
838 */
Jacob Kellerdb0677f2012-08-24 07:46:54 +0000839 ixgbe_ptp_setup_sdp(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000840}
841
842/**
843 * ixgbe_ptp_init
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000844 * @adapter: the ixgbe private adapter structure
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000845 *
846 * This function performs the required steps for enabling ptp
847 * support. If ptp support has already been loaded it simply calls the
848 * cyclecounter init routine and exits.
849 */
850void ixgbe_ptp_init(struct ixgbe_adapter *adapter)
851{
852 struct net_device *netdev = adapter->netdev;
853
854 switch (adapter->hw.mac.type) {
855 case ixgbe_mac_X540:
Jacob Kellerca324092014-02-25 17:58:54 -0800856 snprintf(adapter->ptp_caps.name,
857 sizeof(adapter->ptp_caps.name),
858 "%s", netdev->name);
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000859 adapter->ptp_caps.owner = THIS_MODULE;
860 adapter->ptp_caps.max_adj = 250000000;
861 adapter->ptp_caps.n_alarm = 0;
862 adapter->ptp_caps.n_ext_ts = 0;
863 adapter->ptp_caps.n_per_out = 0;
864 adapter->ptp_caps.pps = 1;
865 adapter->ptp_caps.adjfreq = ixgbe_ptp_adjfreq;
866 adapter->ptp_caps.adjtime = ixgbe_ptp_adjtime;
867 adapter->ptp_caps.gettime = ixgbe_ptp_gettime;
868 adapter->ptp_caps.settime = ixgbe_ptp_settime;
869 adapter->ptp_caps.enable = ixgbe_ptp_enable;
870 break;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000871 case ixgbe_mac_82599EB:
Jacob Kellerca324092014-02-25 17:58:54 -0800872 snprintf(adapter->ptp_caps.name,
873 sizeof(adapter->ptp_caps.name),
874 "%s", netdev->name);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000875 adapter->ptp_caps.owner = THIS_MODULE;
876 adapter->ptp_caps.max_adj = 250000000;
877 adapter->ptp_caps.n_alarm = 0;
878 adapter->ptp_caps.n_ext_ts = 0;
879 adapter->ptp_caps.n_per_out = 0;
880 adapter->ptp_caps.pps = 0;
881 adapter->ptp_caps.adjfreq = ixgbe_ptp_adjfreq;
882 adapter->ptp_caps.adjtime = ixgbe_ptp_adjtime;
883 adapter->ptp_caps.gettime = ixgbe_ptp_gettime;
884 adapter->ptp_caps.settime = ixgbe_ptp_settime;
885 adapter->ptp_caps.enable = ixgbe_ptp_enable;
886 break;
887 default:
888 adapter->ptp_clock = NULL;
889 return;
890 }
891
892 spin_lock_init(&adapter->tmreg_lock);
Jacob Keller891dc082012-12-05 07:24:46 +0000893 INIT_WORK(&adapter->ptp_tx_work, ixgbe_ptp_tx_hwtstamp_work);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000894
Richard Cochran1ef76152012-09-22 07:02:03 +0000895 adapter->ptp_clock = ptp_clock_register(&adapter->ptp_caps,
896 &adapter->pdev->dev);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000897 if (IS_ERR(adapter->ptp_clock)) {
898 adapter->ptp_clock = NULL;
899 e_dev_err("ptp_clock_register failed\n");
900 } else
901 e_dev_info("registered PHC device on %s\n", netdev->name);
902
Jacob Keller1a71ab22012-08-25 03:54:19 +0000903 ixgbe_ptp_reset(adapter);
904
Jacob Keller8fecf672013-06-21 08:14:32 +0000905 /* enter the IXGBE_PTP_RUNNING state */
906 set_bit(__IXGBE_PTP_RUNNING, &adapter->state);
Jacob Keller1a71ab22012-08-25 03:54:19 +0000907
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000908 return;
909}
910
911/**
912 * ixgbe_ptp_stop - disable ptp device and stop the overflow check
913 * @adapter: pointer to adapter struct
914 *
915 * this function stops the ptp support, and cancels the delayed work.
916 */
917void ixgbe_ptp_stop(struct ixgbe_adapter *adapter)
918{
Jacob Keller8fecf672013-06-21 08:14:32 +0000919 /* Leave the IXGBE_PTP_RUNNING state. */
920 if (!test_and_clear_bit(__IXGBE_PTP_RUNNING, &adapter->state))
921 return;
Jacob Kellerdb0677f2012-08-24 07:46:54 +0000922
Jacob Keller8fecf672013-06-21 08:14:32 +0000923 /* stop the PPS signal */
924 adapter->flags2 &= ~IXGBE_FLAG2_PTP_PPS_ENABLED;
Jacob Kellerdb0677f2012-08-24 07:46:54 +0000925 ixgbe_ptp_setup_sdp(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000926
Jacob Keller891dc082012-12-05 07:24:46 +0000927 cancel_work_sync(&adapter->ptp_tx_work);
928 if (adapter->ptp_tx_skb) {
929 dev_kfree_skb_any(adapter->ptp_tx_skb);
930 adapter->ptp_tx_skb = NULL;
931 }
932
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000933 if (adapter->ptp_clock) {
934 ptp_clock_unregister(adapter->ptp_clock);
935 adapter->ptp_clock = NULL;
936 e_dev_info("removed PHC on %s\n",
937 adapter->netdev->name);
938 }
939}