blob: 7e6c8b85740649b5f088985bebab2b68a0ab1210 [file] [log] [blame]
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -07001/**********************************************************************
Raghu Vatsavayi50579d32016-11-14 15:54:46 -08002 * Author: Cavium, Inc.
3 *
4 * Contact: support@cavium.com
5 * Please include "LiquidIO" in the subject.
6 *
7 * Copyright (c) 2003-2016 Cavium, Inc.
8 *
9 * This file is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License, Version 2, as
11 * published by the Free Software Foundation.
12 *
13 * This file is distributed in the hope that it will be useful, but
14 * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16 * NONINFRINGEMENT. See the GNU General Public License for more details.
17 ***********************************************************************/
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070018#include <linux/pci.h>
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070019#include <linux/netdevice.h>
Raghu Vatsavayi5b173cf2015-06-12 18:11:50 -070020#include <linux/vmalloc.h>
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070021#include "liquidio_common.h"
22#include "octeon_droq.h"
23#include "octeon_iq.h"
24#include "response_manager.h"
25#include "octeon_device.h"
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070026#include "octeon_main.h"
27#include "octeon_network.h"
28#include "cn66xx_regs.h"
29#include "cn66xx_device.h"
Raghu Vatsavayie86b1ab2016-08-31 11:03:24 -070030#include "cn23xx_pf_device.h"
Raghu Vatsavayi111fc642016-11-28 16:54:34 -080031#include "cn23xx_vf_device.h"
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070032
33/** Default configuration
34 * for CN66XX OCTEON Models.
35 */
36static struct octeon_config default_cn66xx_conf = {
37 .card_type = LIO_210SV,
38 .card_name = LIO_210SV_NAME,
39
40 /** IQ attributes */
41 .iq = {
42 .max_iqs = CN6XXX_CFG_IO_QUEUES,
43 .pending_list_size =
44 (CN6XXX_MAX_IQ_DESCRIPTORS * CN6XXX_CFG_IO_QUEUES),
45 .instr_type = OCTEON_64BYTE_INSTR,
46 .db_min = CN6XXX_DB_MIN,
47 .db_timeout = CN6XXX_DB_TIMEOUT,
48 }
49 ,
50
51 /** OQ attributes */
52 .oq = {
53 .max_oqs = CN6XXX_CFG_IO_QUEUES,
54 .info_ptr = OCTEON_OQ_INFOPTR_MODE,
55 .refill_threshold = CN6XXX_OQ_REFIL_THRESHOLD,
56 .oq_intr_pkt = CN6XXX_OQ_INTR_PKT,
57 .oq_intr_time = CN6XXX_OQ_INTR_TIME,
58 .pkts_per_intr = CN6XXX_OQ_PKTSPER_INTR,
59 }
60 ,
61
62 .num_nic_ports = DEFAULT_NUM_NIC_PORTS_66XX,
63 .num_def_rx_descs = CN6XXX_MAX_OQ_DESCRIPTORS,
64 .num_def_tx_descs = CN6XXX_MAX_IQ_DESCRIPTORS,
65 .def_rx_buf_size = CN6XXX_OQ_BUF_SIZE,
66
67 /* For ethernet interface 0: Port cfg Attributes */
68 .nic_if_cfg[0] = {
69 /* Max Txqs: Half for each of the two ports :max_iq/2 */
70 .max_txqs = MAX_TXQS_PER_INTF,
71
72 /* Actual configured value. Range could be: 1...max_txqs */
73 .num_txqs = DEF_TXQS_PER_INTF,
74
75 /* Max Rxqs: Half for each of the two ports :max_oq/2 */
76 .max_rxqs = MAX_RXQS_PER_INTF,
77
78 /* Actual configured value. Range could be: 1...max_rxqs */
79 .num_rxqs = DEF_RXQS_PER_INTF,
80
81 /* Num of desc for rx rings */
82 .num_rx_descs = CN6XXX_MAX_OQ_DESCRIPTORS,
83
84 /* Num of desc for tx rings */
85 .num_tx_descs = CN6XXX_MAX_IQ_DESCRIPTORS,
86
87 /* SKB size, We need not change buf size even for Jumbo frames.
88 * Octeon can send jumbo frames in 4 consecutive descriptors,
89 */
90 .rx_buf_size = CN6XXX_OQ_BUF_SIZE,
91
92 .base_queue = BASE_QUEUE_NOT_REQUESTED,
93
94 .gmx_port_id = 0,
95 },
96
97 .nic_if_cfg[1] = {
98 /* Max Txqs: Half for each of the two ports :max_iq/2 */
99 .max_txqs = MAX_TXQS_PER_INTF,
100
101 /* Actual configured value. Range could be: 1...max_txqs */
102 .num_txqs = DEF_TXQS_PER_INTF,
103
104 /* Max Rxqs: Half for each of the two ports :max_oq/2 */
105 .max_rxqs = MAX_RXQS_PER_INTF,
106
107 /* Actual configured value. Range could be: 1...max_rxqs */
108 .num_rxqs = DEF_RXQS_PER_INTF,
109
110 /* Num of desc for rx rings */
111 .num_rx_descs = CN6XXX_MAX_OQ_DESCRIPTORS,
112
113 /* Num of desc for tx rings */
114 .num_tx_descs = CN6XXX_MAX_IQ_DESCRIPTORS,
115
116 /* SKB size, We need not change buf size even for Jumbo frames.
117 * Octeon can send jumbo frames in 4 consecutive descriptors,
118 */
119 .rx_buf_size = CN6XXX_OQ_BUF_SIZE,
120
121 .base_queue = BASE_QUEUE_NOT_REQUESTED,
122
123 .gmx_port_id = 1,
124 },
125
126 /** Miscellaneous attributes */
127 .misc = {
128 /* Host driver link query interval */
129 .oct_link_query_interval = 100,
130
131 /* Octeon link query interval */
132 .host_link_query_interval = 500,
133
134 .enable_sli_oq_bp = 0,
135
136 /* Control queue group */
137 .ctrlq_grp = 1,
138 }
139 ,
140};
141
142/** Default configuration
143 * for CN68XX OCTEON Model.
144 */
145
146static struct octeon_config default_cn68xx_conf = {
147 .card_type = LIO_410NV,
148 .card_name = LIO_410NV_NAME,
149
150 /** IQ attributes */
151 .iq = {
152 .max_iqs = CN6XXX_CFG_IO_QUEUES,
153 .pending_list_size =
154 (CN6XXX_MAX_IQ_DESCRIPTORS * CN6XXX_CFG_IO_QUEUES),
155 .instr_type = OCTEON_64BYTE_INSTR,
156 .db_min = CN6XXX_DB_MIN,
157 .db_timeout = CN6XXX_DB_TIMEOUT,
158 }
159 ,
160
161 /** OQ attributes */
162 .oq = {
163 .max_oqs = CN6XXX_CFG_IO_QUEUES,
164 .info_ptr = OCTEON_OQ_INFOPTR_MODE,
165 .refill_threshold = CN6XXX_OQ_REFIL_THRESHOLD,
166 .oq_intr_pkt = CN6XXX_OQ_INTR_PKT,
167 .oq_intr_time = CN6XXX_OQ_INTR_TIME,
168 .pkts_per_intr = CN6XXX_OQ_PKTSPER_INTR,
169 }
170 ,
171
172 .num_nic_ports = DEFAULT_NUM_NIC_PORTS_68XX,
173 .num_def_rx_descs = CN6XXX_MAX_OQ_DESCRIPTORS,
174 .num_def_tx_descs = CN6XXX_MAX_IQ_DESCRIPTORS,
175 .def_rx_buf_size = CN6XXX_OQ_BUF_SIZE,
176
177 .nic_if_cfg[0] = {
178 /* Max Txqs: Half for each of the two ports :max_iq/2 */
179 .max_txqs = MAX_TXQS_PER_INTF,
180
181 /* Actual configured value. Range could be: 1...max_txqs */
182 .num_txqs = DEF_TXQS_PER_INTF,
183
184 /* Max Rxqs: Half for each of the two ports :max_oq/2 */
185 .max_rxqs = MAX_RXQS_PER_INTF,
186
187 /* Actual configured value. Range could be: 1...max_rxqs */
188 .num_rxqs = DEF_RXQS_PER_INTF,
189
190 /* Num of desc for rx rings */
191 .num_rx_descs = CN6XXX_MAX_OQ_DESCRIPTORS,
192
193 /* Num of desc for tx rings */
194 .num_tx_descs = CN6XXX_MAX_IQ_DESCRIPTORS,
195
196 /* SKB size, We need not change buf size even for Jumbo frames.
197 * Octeon can send jumbo frames in 4 consecutive descriptors,
198 */
199 .rx_buf_size = CN6XXX_OQ_BUF_SIZE,
200
201 .base_queue = BASE_QUEUE_NOT_REQUESTED,
202
203 .gmx_port_id = 0,
204 },
205
206 .nic_if_cfg[1] = {
207 /* Max Txqs: Half for each of the two ports :max_iq/2 */
208 .max_txqs = MAX_TXQS_PER_INTF,
209
210 /* Actual configured value. Range could be: 1...max_txqs */
211 .num_txqs = DEF_TXQS_PER_INTF,
212
213 /* Max Rxqs: Half for each of the two ports :max_oq/2 */
214 .max_rxqs = MAX_RXQS_PER_INTF,
215
216 /* Actual configured value. Range could be: 1...max_rxqs */
217 .num_rxqs = DEF_RXQS_PER_INTF,
218
219 /* Num of desc for rx rings */
220 .num_rx_descs = CN6XXX_MAX_OQ_DESCRIPTORS,
221
222 /* Num of desc for tx rings */
223 .num_tx_descs = CN6XXX_MAX_IQ_DESCRIPTORS,
224
225 /* SKB size, We need not change buf size even for Jumbo frames.
226 * Octeon can send jumbo frames in 4 consecutive descriptors,
227 */
228 .rx_buf_size = CN6XXX_OQ_BUF_SIZE,
229
230 .base_queue = BASE_QUEUE_NOT_REQUESTED,
231
232 .gmx_port_id = 1,
233 },
234
235 .nic_if_cfg[2] = {
236 /* Max Txqs: Half for each of the two ports :max_iq/2 */
237 .max_txqs = MAX_TXQS_PER_INTF,
238
239 /* Actual configured value. Range could be: 1...max_txqs */
240 .num_txqs = DEF_TXQS_PER_INTF,
241
242 /* Max Rxqs: Half for each of the two ports :max_oq/2 */
243 .max_rxqs = MAX_RXQS_PER_INTF,
244
245 /* Actual configured value. Range could be: 1...max_rxqs */
246 .num_rxqs = DEF_RXQS_PER_INTF,
247
248 /* Num of desc for rx rings */
249 .num_rx_descs = CN6XXX_MAX_OQ_DESCRIPTORS,
250
251 /* Num of desc for tx rings */
252 .num_tx_descs = CN6XXX_MAX_IQ_DESCRIPTORS,
253
254 /* SKB size, We need not change buf size even for Jumbo frames.
255 * Octeon can send jumbo frames in 4 consecutive descriptors,
256 */
257 .rx_buf_size = CN6XXX_OQ_BUF_SIZE,
258
259 .base_queue = BASE_QUEUE_NOT_REQUESTED,
260
261 .gmx_port_id = 2,
262 },
263
264 .nic_if_cfg[3] = {
265 /* Max Txqs: Half for each of the two ports :max_iq/2 */
266 .max_txqs = MAX_TXQS_PER_INTF,
267
268 /* Actual configured value. Range could be: 1...max_txqs */
269 .num_txqs = DEF_TXQS_PER_INTF,
270
271 /* Max Rxqs: Half for each of the two ports :max_oq/2 */
272 .max_rxqs = MAX_RXQS_PER_INTF,
273
274 /* Actual configured value. Range could be: 1...max_rxqs */
275 .num_rxqs = DEF_RXQS_PER_INTF,
276
277 /* Num of desc for rx rings */
278 .num_rx_descs = CN6XXX_MAX_OQ_DESCRIPTORS,
279
280 /* Num of desc for tx rings */
281 .num_tx_descs = CN6XXX_MAX_IQ_DESCRIPTORS,
282
283 /* SKB size, We need not change buf size even for Jumbo frames.
284 * Octeon can send jumbo frames in 4 consecutive descriptors,
285 */
286 .rx_buf_size = CN6XXX_OQ_BUF_SIZE,
287
288 .base_queue = BASE_QUEUE_NOT_REQUESTED,
289
290 .gmx_port_id = 3,
291 },
292
293 /** Miscellaneous attributes */
294 .misc = {
295 /* Host driver link query interval */
296 .oct_link_query_interval = 100,
297
298 /* Octeon link query interval */
299 .host_link_query_interval = 500,
300
301 .enable_sli_oq_bp = 0,
302
303 /* Control queue group */
304 .ctrlq_grp = 1,
305 }
306 ,
307};
308
309/** Default configuration
310 * for CN68XX OCTEON Model.
311 */
312static struct octeon_config default_cn68xx_210nv_conf = {
313 .card_type = LIO_210NV,
314 .card_name = LIO_210NV_NAME,
315
316 /** IQ attributes */
317
318 .iq = {
319 .max_iqs = CN6XXX_CFG_IO_QUEUES,
320 .pending_list_size =
321 (CN6XXX_MAX_IQ_DESCRIPTORS * CN6XXX_CFG_IO_QUEUES),
322 .instr_type = OCTEON_64BYTE_INSTR,
323 .db_min = CN6XXX_DB_MIN,
324 .db_timeout = CN6XXX_DB_TIMEOUT,
325 }
326 ,
327
328 /** OQ attributes */
329 .oq = {
330 .max_oqs = CN6XXX_CFG_IO_QUEUES,
331 .info_ptr = OCTEON_OQ_INFOPTR_MODE,
332 .refill_threshold = CN6XXX_OQ_REFIL_THRESHOLD,
333 .oq_intr_pkt = CN6XXX_OQ_INTR_PKT,
334 .oq_intr_time = CN6XXX_OQ_INTR_TIME,
335 .pkts_per_intr = CN6XXX_OQ_PKTSPER_INTR,
336 }
337 ,
338
339 .num_nic_ports = DEFAULT_NUM_NIC_PORTS_68XX_210NV,
340 .num_def_rx_descs = CN6XXX_MAX_OQ_DESCRIPTORS,
341 .num_def_tx_descs = CN6XXX_MAX_IQ_DESCRIPTORS,
342 .def_rx_buf_size = CN6XXX_OQ_BUF_SIZE,
343
344 .nic_if_cfg[0] = {
345 /* Max Txqs: Half for each of the two ports :max_iq/2 */
346 .max_txqs = MAX_TXQS_PER_INTF,
347
348 /* Actual configured value. Range could be: 1...max_txqs */
349 .num_txqs = DEF_TXQS_PER_INTF,
350
351 /* Max Rxqs: Half for each of the two ports :max_oq/2 */
352 .max_rxqs = MAX_RXQS_PER_INTF,
353
354 /* Actual configured value. Range could be: 1...max_rxqs */
355 .num_rxqs = DEF_RXQS_PER_INTF,
356
357 /* Num of desc for rx rings */
358 .num_rx_descs = CN6XXX_MAX_OQ_DESCRIPTORS,
359
360 /* Num of desc for tx rings */
361 .num_tx_descs = CN6XXX_MAX_IQ_DESCRIPTORS,
362
363 /* SKB size, We need not change buf size even for Jumbo frames.
364 * Octeon can send jumbo frames in 4 consecutive descriptors,
365 */
366 .rx_buf_size = CN6XXX_OQ_BUF_SIZE,
367
368 .base_queue = BASE_QUEUE_NOT_REQUESTED,
369
370 .gmx_port_id = 0,
371 },
372
373 .nic_if_cfg[1] = {
374 /* Max Txqs: Half for each of the two ports :max_iq/2 */
375 .max_txqs = MAX_TXQS_PER_INTF,
376
377 /* Actual configured value. Range could be: 1...max_txqs */
378 .num_txqs = DEF_TXQS_PER_INTF,
379
380 /* Max Rxqs: Half for each of the two ports :max_oq/2 */
381 .max_rxqs = MAX_RXQS_PER_INTF,
382
383 /* Actual configured value. Range could be: 1...max_rxqs */
384 .num_rxqs = DEF_RXQS_PER_INTF,
385
386 /* Num of desc for rx rings */
387 .num_rx_descs = CN6XXX_MAX_OQ_DESCRIPTORS,
388
389 /* Num of desc for tx rings */
390 .num_tx_descs = CN6XXX_MAX_IQ_DESCRIPTORS,
391
392 /* SKB size, We need not change buf size even for Jumbo frames.
393 * Octeon can send jumbo frames in 4 consecutive descriptors,
394 */
395 .rx_buf_size = CN6XXX_OQ_BUF_SIZE,
396
397 .base_queue = BASE_QUEUE_NOT_REQUESTED,
398
399 .gmx_port_id = 1,
400 },
401
402 /** Miscellaneous attributes */
403 .misc = {
404 /* Host driver link query interval */
405 .oct_link_query_interval = 100,
406
407 /* Octeon link query interval */
408 .host_link_query_interval = 500,
409
410 .enable_sli_oq_bp = 0,
411
412 /* Control queue group */
413 .ctrlq_grp = 1,
414 }
415 ,
416};
417
Raghu Vatsavayie86b1ab2016-08-31 11:03:24 -0700418static struct octeon_config default_cn23xx_conf = {
419 .card_type = LIO_23XX,
420 .card_name = LIO_23XX_NAME,
421 /** IQ attributes */
422 .iq = {
423 .max_iqs = CN23XX_CFG_IO_QUEUES,
424 .pending_list_size = (CN23XX_MAX_IQ_DESCRIPTORS *
425 CN23XX_CFG_IO_QUEUES),
426 .instr_type = OCTEON_64BYTE_INSTR,
427 .db_min = CN23XX_DB_MIN,
428 .db_timeout = CN23XX_DB_TIMEOUT,
429 .iq_intr_pkt = CN23XX_DEF_IQ_INTR_THRESHOLD,
430 },
431
432 /** OQ attributes */
433 .oq = {
434 .max_oqs = CN23XX_CFG_IO_QUEUES,
435 .info_ptr = OCTEON_OQ_INFOPTR_MODE,
436 .pkts_per_intr = CN23XX_OQ_PKTSPER_INTR,
437 .refill_threshold = CN23XX_OQ_REFIL_THRESHOLD,
438 .oq_intr_pkt = CN23XX_OQ_INTR_PKT,
439 .oq_intr_time = CN23XX_OQ_INTR_TIME,
440 },
441
442 .num_nic_ports = DEFAULT_NUM_NIC_PORTS_23XX,
443 .num_def_rx_descs = CN23XX_MAX_OQ_DESCRIPTORS,
444 .num_def_tx_descs = CN23XX_MAX_IQ_DESCRIPTORS,
445 .def_rx_buf_size = CN23XX_OQ_BUF_SIZE,
446
447 /* For ethernet interface 0: Port cfg Attributes */
448 .nic_if_cfg[0] = {
449 /* Max Txqs: Half for each of the two ports :max_iq/2 */
450 .max_txqs = MAX_TXQS_PER_INTF,
451
452 /* Actual configured value. Range could be: 1...max_txqs */
453 .num_txqs = DEF_TXQS_PER_INTF,
454
455 /* Max Rxqs: Half for each of the two ports :max_oq/2 */
456 .max_rxqs = MAX_RXQS_PER_INTF,
457
458 /* Actual configured value. Range could be: 1...max_rxqs */
459 .num_rxqs = DEF_RXQS_PER_INTF,
460
461 /* Num of desc for rx rings */
462 .num_rx_descs = CN23XX_MAX_OQ_DESCRIPTORS,
463
464 /* Num of desc for tx rings */
465 .num_tx_descs = CN23XX_MAX_IQ_DESCRIPTORS,
466
467 /* SKB size, We need not change buf size even for Jumbo frames.
468 * Octeon can send jumbo frames in 4 consecutive descriptors,
469 */
470 .rx_buf_size = CN23XX_OQ_BUF_SIZE,
471
472 .base_queue = BASE_QUEUE_NOT_REQUESTED,
473
474 .gmx_port_id = 0,
475 },
476
477 .nic_if_cfg[1] = {
478 /* Max Txqs: Half for each of the two ports :max_iq/2 */
479 .max_txqs = MAX_TXQS_PER_INTF,
480
481 /* Actual configured value. Range could be: 1...max_txqs */
482 .num_txqs = DEF_TXQS_PER_INTF,
483
484 /* Max Rxqs: Half for each of the two ports :max_oq/2 */
485 .max_rxqs = MAX_RXQS_PER_INTF,
486
487 /* Actual configured value. Range could be: 1...max_rxqs */
488 .num_rxqs = DEF_RXQS_PER_INTF,
489
490 /* Num of desc for rx rings */
491 .num_rx_descs = CN23XX_MAX_OQ_DESCRIPTORS,
492
493 /* Num of desc for tx rings */
494 .num_tx_descs = CN23XX_MAX_IQ_DESCRIPTORS,
495
496 /* SKB size, We need not change buf size even for Jumbo frames.
497 * Octeon can send jumbo frames in 4 consecutive descriptors,
498 */
499 .rx_buf_size = CN23XX_OQ_BUF_SIZE,
500
501 .base_queue = BASE_QUEUE_NOT_REQUESTED,
502
503 .gmx_port_id = 1,
504 },
505
506 .misc = {
507 /* Host driver link query interval */
508 .oct_link_query_interval = 100,
509
510 /* Octeon link query interval */
511 .host_link_query_interval = 500,
512
513 .enable_sli_oq_bp = 0,
514
515 /* Control queue group */
516 .ctrlq_grp = 1,
517 }
518};
519
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700520static struct octeon_config_ptr {
521 u32 conf_type;
522} oct_conf_info[MAX_OCTEON_DEVICES] = {
523 {
524 OCTEON_CONFIG_TYPE_DEFAULT,
525 }, {
526 OCTEON_CONFIG_TYPE_DEFAULT,
527 }, {
528 OCTEON_CONFIG_TYPE_DEFAULT,
529 }, {
530 OCTEON_CONFIG_TYPE_DEFAULT,
531 },
532};
533
534static char oct_dev_state_str[OCT_DEV_STATES + 1][32] = {
Raghu Vatsavayia2c64b62016-07-03 13:56:55 -0700535 "BEGIN", "PCI-MAP-DONE", "DISPATCH-INIT-DONE",
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700536 "IQ-INIT-DONE", "SCBUFF-POOL-INIT-DONE", "RESPLIST-INIT-DONE",
537 "DROQ-INIT-DONE", "IO-QUEUES-INIT-DONE", "CONSOLE-INIT-DONE",
Raghu Vatsavayia2c64b62016-07-03 13:56:55 -0700538 "HOST-READY", "CORE-READY", "RUNNING", "IN-RESET",
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700539 "INVALID"
540};
541
542static char oct_dev_app_str[CVM_DRV_APP_COUNT + 1][32] = {
543 "BASE", "NIC", "UNKNOWN"};
544
545static struct octeon_device *octeon_device[MAX_OCTEON_DEVICES];
546static u32 octeon_device_count;
547
548static struct octeon_core_setup core_setup[MAX_OCTEON_DEVICES];
549
Raghu Vatsavayi5b173cf2015-06-12 18:11:50 -0700550static void oct_set_config_info(int oct_id, int conf_type)
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700551{
552 if (conf_type < 0 || conf_type > (NUM_OCTEON_CONFS - 1))
553 conf_type = OCTEON_CONFIG_TYPE_DEFAULT;
554 oct_conf_info[oct_id].conf_type = conf_type;
555}
556
557void octeon_init_device_list(int conf_type)
558{
559 int i;
560
561 memset(octeon_device, 0, (sizeof(void *) * MAX_OCTEON_DEVICES));
562 for (i = 0; i < MAX_OCTEON_DEVICES; i++)
563 oct_set_config_info(i, conf_type);
564}
565
566static void *__retrieve_octeon_config_info(struct octeon_device *oct,
567 u16 card_type)
568{
569 u32 oct_id = oct->octeon_id;
570 void *ret = NULL;
571
572 switch (oct_conf_info[oct_id].conf_type) {
573 case OCTEON_CONFIG_TYPE_DEFAULT:
574 if (oct->chip_id == OCTEON_CN66XX) {
Raghu Vatsavayi69c69da2016-11-28 16:54:35 -0800575 ret = &default_cn66xx_conf;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700576 } else if ((oct->chip_id == OCTEON_CN68XX) &&
577 (card_type == LIO_210NV)) {
Raghu Vatsavayi69c69da2016-11-28 16:54:35 -0800578 ret = &default_cn68xx_210nv_conf;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700579 } else if ((oct->chip_id == OCTEON_CN68XX) &&
580 (card_type == LIO_410NV)) {
Raghu Vatsavayi69c69da2016-11-28 16:54:35 -0800581 ret = &default_cn68xx_conf;
Raghu Vatsavayie86b1ab2016-08-31 11:03:24 -0700582 } else if (oct->chip_id == OCTEON_CN23XX_PF_VID) {
Raghu Vatsavayi69c69da2016-11-28 16:54:35 -0800583 ret = &default_cn23xx_conf;
584 } else if (oct->chip_id == OCTEON_CN23XX_VF_VID) {
585 ret = &default_cn23xx_conf;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700586 }
587 break;
588 default:
589 break;
590 }
591 return ret;
592}
593
594static int __verify_octeon_config_info(struct octeon_device *oct, void *conf)
595{
596 switch (oct->chip_id) {
597 case OCTEON_CN66XX:
598 case OCTEON_CN68XX:
599 return lio_validate_cn6xxx_config_info(oct, conf);
Raghu Vatsavayie86b1ab2016-08-31 11:03:24 -0700600 case OCTEON_CN23XX_PF_VID:
Raghu Vatsavayi69c69da2016-11-28 16:54:35 -0800601 case OCTEON_CN23XX_VF_VID:
Raghu Vatsavayie86b1ab2016-08-31 11:03:24 -0700602 return 0;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700603 default:
604 break;
605 }
606
607 return 1;
608}
609
610void *oct_get_config_info(struct octeon_device *oct, u16 card_type)
611{
612 void *conf = NULL;
613
614 conf = __retrieve_octeon_config_info(oct, card_type);
615 if (!conf)
616 return NULL;
617
618 if (__verify_octeon_config_info(oct, conf)) {
619 dev_err(&oct->pci_dev->dev, "Configuration verification failed\n");
620 return NULL;
621 }
622
623 return conf;
624}
625
626char *lio_get_state_string(atomic_t *state_ptr)
627{
628 s32 istate = (s32)atomic_read(state_ptr);
629
630 if (istate > OCT_DEV_STATES || istate < 0)
631 return oct_dev_state_str[OCT_DEV_STATE_INVALID];
632 return oct_dev_state_str[istate];
633}
634
635static char *get_oct_app_string(u32 app_mode)
636{
637 if (app_mode <= CVM_DRV_APP_END)
638 return oct_dev_app_str[app_mode - CVM_DRV_APP_START];
639 return oct_dev_app_str[CVM_DRV_INVALID_APP - CVM_DRV_APP_START];
640}
641
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700642void octeon_free_device_mem(struct octeon_device *oct)
643{
Raghu Vatsavayi1e0d30f2016-07-03 13:56:52 -0700644 int i;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700645
Raghu Vatsavayi63da8402016-06-21 22:53:03 -0700646 for (i = 0; i < MAX_OCTEON_OUTPUT_QUEUES(oct); i++) {
Raghu Vatsavayi763185a2016-11-14 15:54:45 -0800647 if (oct->io_qmask.oq & BIT_ULL(i))
Raghu Vatsavayi1e0d30f2016-07-03 13:56:52 -0700648 vfree(oct->droq[i]);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700649 }
650
Raghu Vatsavayi63da8402016-06-21 22:53:03 -0700651 for (i = 0; i < MAX_OCTEON_INSTR_QUEUES(oct); i++) {
Raghu Vatsavayi763185a2016-11-14 15:54:45 -0800652 if (oct->io_qmask.iq & BIT_ULL(i))
Raghu Vatsavayi1e0d30f2016-07-03 13:56:52 -0700653 vfree(oct->instr_queue[i]);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700654 }
655
656 i = oct->octeon_id;
657 vfree(oct);
658
659 octeon_device[i] = NULL;
660 octeon_device_count--;
661}
662
663static struct octeon_device *octeon_allocate_device_mem(u32 pci_id,
664 u32 priv_size)
665{
666 struct octeon_device *oct;
667 u8 *buf = NULL;
668 u32 octdevsize = 0, configsize = 0, size;
669
670 switch (pci_id) {
671 case OCTEON_CN68XX:
672 case OCTEON_CN66XX:
673 configsize = sizeof(struct octeon_cn6xxx);
674 break;
675
Raghu Vatsavayie86b1ab2016-08-31 11:03:24 -0700676 case OCTEON_CN23XX_PF_VID:
677 configsize = sizeof(struct octeon_cn23xx_pf);
678 break;
Raghu Vatsavayi111fc642016-11-28 16:54:34 -0800679 case OCTEON_CN23XX_VF_VID:
680 configsize = sizeof(struct octeon_cn23xx_vf);
681 break;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700682 default:
683 pr_err("%s: Unknown PCI Device: 0x%x\n",
684 __func__,
685 pci_id);
686 return NULL;
687 }
688
689 if (configsize & 0x7)
690 configsize += (8 - (configsize & 0x7));
691
692 octdevsize = sizeof(struct octeon_device);
693 if (octdevsize & 0x7)
694 octdevsize += (8 - (octdevsize & 0x7));
695
696 if (priv_size & 0x7)
697 priv_size += (8 - (priv_size & 0x7));
698
699 size = octdevsize + priv_size + configsize +
700 (sizeof(struct octeon_dispatch) * DISPATCH_LIST_SIZE);
701
702 buf = vmalloc(size);
703 if (!buf)
704 return NULL;
705
706 memset(buf, 0, size);
707
708 oct = (struct octeon_device *)buf;
709 oct->priv = (void *)(buf + octdevsize);
710 oct->chip = (void *)(buf + octdevsize + priv_size);
711 oct->dispatch.dlist = (struct octeon_dispatch *)
712 (buf + octdevsize + priv_size + configsize);
713
714 return oct;
715}
716
717struct octeon_device *octeon_allocate_device(u32 pci_id,
718 u32 priv_size)
719{
720 u32 oct_idx = 0;
721 struct octeon_device *oct = NULL;
722
723 for (oct_idx = 0; oct_idx < MAX_OCTEON_DEVICES; oct_idx++)
724 if (!octeon_device[oct_idx])
725 break;
726
727 if (oct_idx == MAX_OCTEON_DEVICES)
728 return NULL;
729
730 oct = octeon_allocate_device_mem(pci_id, priv_size);
731 if (!oct)
732 return NULL;
733
734 spin_lock_init(&oct->pci_win_lock);
735 spin_lock_init(&oct->mem_access_lock);
736
737 octeon_device_count++;
738 octeon_device[oct_idx] = oct;
739
740 oct->octeon_id = oct_idx;
Raghu Vatsavayi63da8402016-06-21 22:53:03 -0700741 snprintf(oct->device_name, sizeof(oct->device_name),
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700742 "LiquidIO%d", (oct->octeon_id));
743
744 return oct;
745}
746
Raghu Vatsavayi5b07aee2016-08-31 11:03:28 -0700747int
748octeon_allocate_ioq_vector(struct octeon_device *oct)
749{
750 int i, num_ioqs = 0;
751 struct octeon_ioq_vector *ioq_vector;
752 int cpu_num;
753 int size;
754
755 if (OCTEON_CN23XX_PF(oct))
756 num_ioqs = oct->sriov_info.num_pf_rings;
757 size = sizeof(struct octeon_ioq_vector) * num_ioqs;
758
759 oct->ioq_vector = vmalloc(size);
760 if (!oct->ioq_vector)
761 return 1;
762 memset(oct->ioq_vector, 0, size);
763 for (i = 0; i < num_ioqs; i++) {
764 ioq_vector = &oct->ioq_vector[i];
765 ioq_vector->oct_dev = oct;
766 ioq_vector->iq_index = i;
767 ioq_vector->droq_index = i;
Raghu Vatsavayi5d655562016-11-14 15:54:42 -0800768 ioq_vector->mbox = oct->mbox[i];
Raghu Vatsavayi5b07aee2016-08-31 11:03:28 -0700769
770 cpu_num = i % num_online_cpus();
771 cpumask_set_cpu(cpu_num, &ioq_vector->affinity_mask);
772
773 if (oct->chip_id == OCTEON_CN23XX_PF_VID)
774 ioq_vector->ioq_num = i + oct->sriov_info.pf_srn;
775 else
776 ioq_vector->ioq_num = i;
777 }
778 return 0;
779}
780
781void
782octeon_free_ioq_vector(struct octeon_device *oct)
783{
784 vfree(oct->ioq_vector);
785}
786
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700787/* this function is only for setting up the first queue */
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700788int octeon_setup_instr_queues(struct octeon_device *oct)
789{
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700790 u32 num_descs = 0;
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700791 u32 iq_no = 0;
792 union oct_txpciq txpciq;
793 int numa_node = cpu_to_node(iq_no % num_online_cpus());
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700794
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700795 if (OCTEON_CN6XXX(oct))
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700796 num_descs =
Raghu Vatsavayi97a25322016-11-14 15:54:47 -0800797 CFG_GET_NUM_DEF_TX_DESCS(CHIP_CONF(oct, cn6xxx));
Raghu Vatsavayie86b1ab2016-08-31 11:03:24 -0700798 else if (OCTEON_CN23XX_PF(oct))
Raghu Vatsavayi97a25322016-11-14 15:54:47 -0800799 num_descs = CFG_GET_NUM_DEF_TX_DESCS(CHIP_CONF(oct, cn23xx_pf));
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700800
801 oct->num_iqs = 0;
802
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700803 oct->instr_queue[0] = vmalloc_node(sizeof(*oct->instr_queue[0]),
804 numa_node);
805 if (!oct->instr_queue[0])
806 oct->instr_queue[0] =
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700807 vmalloc(sizeof(struct octeon_instr_queue));
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700808 if (!oct->instr_queue[0])
809 return 1;
810 memset(oct->instr_queue[0], 0, sizeof(struct octeon_instr_queue));
Raghu Vatsavayi0cece6c2016-06-14 16:54:50 -0700811 oct->instr_queue[0]->q_index = 0;
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700812 oct->instr_queue[0]->app_ctx = (void *)(size_t)0;
Raghu Vatsavayi0cece6c2016-06-14 16:54:50 -0700813 oct->instr_queue[0]->ifidx = 0;
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700814 txpciq.u64 = 0;
815 txpciq.s.q_no = iq_no;
Raghu Vatsavayi5b823512016-09-01 11:16:07 -0700816 txpciq.s.pkind = oct->pfvf_hsword.pkind;
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700817 txpciq.s.use_qpg = 0;
818 txpciq.s.qpg = 0;
819 if (octeon_init_instr_queue(oct, txpciq, num_descs)) {
820 /* prevent memory leak */
821 vfree(oct->instr_queue[0]);
Raghu Vatsavayi515e7522016-11-14 15:54:44 -0800822 oct->instr_queue[0] = NULL;
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700823 return 1;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700824 }
825
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700826 oct->num_iqs++;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700827 return 0;
828}
829
830int octeon_setup_output_queues(struct octeon_device *oct)
831{
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700832 u32 num_descs = 0;
833 u32 desc_size = 0;
Raghu Vatsavayi96ae48b2016-06-14 16:54:46 -0700834 u32 oq_no = 0;
835 int numa_node = cpu_to_node(oq_no % num_online_cpus());
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700836
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700837 if (OCTEON_CN6XXX(oct)) {
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700838 num_descs =
Raghu Vatsavayi97a25322016-11-14 15:54:47 -0800839 CFG_GET_NUM_DEF_RX_DESCS(CHIP_CONF(oct, cn6xxx));
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700840 desc_size =
Raghu Vatsavayi97a25322016-11-14 15:54:47 -0800841 CFG_GET_DEF_RX_BUF_SIZE(CHIP_CONF(oct, cn6xxx));
Raghu Vatsavayie86b1ab2016-08-31 11:03:24 -0700842 } else if (OCTEON_CN23XX_PF(oct)) {
Raghu Vatsavayi97a25322016-11-14 15:54:47 -0800843 num_descs = CFG_GET_NUM_DEF_RX_DESCS(CHIP_CONF(oct, cn23xx_pf));
844 desc_size = CFG_GET_DEF_RX_BUF_SIZE(CHIP_CONF(oct, cn23xx_pf));
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700845 }
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700846 oct->num_oqs = 0;
Raghu Vatsavayi96ae48b2016-06-14 16:54:46 -0700847 oct->droq[0] = vmalloc_node(sizeof(*oct->droq[0]), numa_node);
848 if (!oct->droq[0])
849 oct->droq[0] = vmalloc(sizeof(*oct->droq[0]));
850 if (!oct->droq[0])
851 return 1;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700852
Raghu Vatsavayi515e7522016-11-14 15:54:44 -0800853 if (octeon_init_droq(oct, oq_no, num_descs, desc_size, NULL)) {
854 vfree(oct->droq[oq_no]);
855 oct->droq[oq_no] = NULL;
Raghu Vatsavayi96ae48b2016-06-14 16:54:46 -0700856 return 1;
Raghu Vatsavayi515e7522016-11-14 15:54:44 -0800857 }
Raghu Vatsavayi96ae48b2016-06-14 16:54:46 -0700858 oct->num_oqs++;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700859
860 return 0;
861}
862
863void octeon_set_io_queues_off(struct octeon_device *oct)
864{
Raghu Vatsavayi5b823512016-09-01 11:16:07 -0700865 if (OCTEON_CN6XXX(oct)) {
866 octeon_write_csr(oct, CN6XXX_SLI_PKT_INSTR_ENB, 0);
867 octeon_write_csr(oct, CN6XXX_SLI_PKT_OUT_ENB, 0);
868 }
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700869}
870
871void octeon_set_droq_pkt_op(struct octeon_device *oct,
872 u32 q_no,
873 u32 enable)
874{
875 u32 reg_val = 0;
876
877 /* Disable the i/p and o/p queues for this Octeon. */
Raghu Vatsavayi5b823512016-09-01 11:16:07 -0700878 if (OCTEON_CN6XXX(oct)) {
879 reg_val = octeon_read_csr(oct, CN6XXX_SLI_PKT_OUT_ENB);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700880
Raghu Vatsavayi5b823512016-09-01 11:16:07 -0700881 if (enable)
882 reg_val = reg_val | (1 << q_no);
883 else
884 reg_val = reg_val & (~(1 << q_no));
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700885
Raghu Vatsavayi5b823512016-09-01 11:16:07 -0700886 octeon_write_csr(oct, CN6XXX_SLI_PKT_OUT_ENB, reg_val);
887 }
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700888}
889
890int octeon_init_dispatch_list(struct octeon_device *oct)
891{
892 u32 i;
893
894 oct->dispatch.count = 0;
895
896 for (i = 0; i < DISPATCH_LIST_SIZE; i++) {
897 oct->dispatch.dlist[i].opcode = 0;
898 INIT_LIST_HEAD(&oct->dispatch.dlist[i].list);
899 }
900
901 for (i = 0; i <= REQTYPE_LAST; i++)
902 octeon_register_reqtype_free_fn(oct, i, NULL);
903
904 spin_lock_init(&oct->dispatch.lock);
905
906 return 0;
907}
908
909void octeon_delete_dispatch_list(struct octeon_device *oct)
910{
911 u32 i;
912 struct list_head freelist, *temp, *tmp2;
913
914 INIT_LIST_HEAD(&freelist);
915
916 spin_lock_bh(&oct->dispatch.lock);
917
918 for (i = 0; i < DISPATCH_LIST_SIZE; i++) {
919 struct list_head *dispatch;
920
921 dispatch = &oct->dispatch.dlist[i].list;
922 while (dispatch->next != dispatch) {
923 temp = dispatch->next;
924 list_del(temp);
925 list_add_tail(temp, &freelist);
926 }
927
928 oct->dispatch.dlist[i].opcode = 0;
929 }
930
931 oct->dispatch.count = 0;
932
933 spin_unlock_bh(&oct->dispatch.lock);
934
935 list_for_each_safe(temp, tmp2, &freelist) {
936 list_del(temp);
937 vfree(temp);
938 }
939}
940
941octeon_dispatch_fn_t
942octeon_get_dispatch(struct octeon_device *octeon_dev, u16 opcode,
943 u16 subcode)
944{
945 u32 idx;
946 struct list_head *dispatch;
947 octeon_dispatch_fn_t fn = NULL;
948 u16 combined_opcode = OPCODE_SUBCODE(opcode, subcode);
949
950 idx = combined_opcode & OCTEON_OPCODE_MASK;
951
952 spin_lock_bh(&octeon_dev->dispatch.lock);
953
954 if (octeon_dev->dispatch.count == 0) {
955 spin_unlock_bh(&octeon_dev->dispatch.lock);
956 return NULL;
957 }
958
959 if (!(octeon_dev->dispatch.dlist[idx].opcode)) {
960 spin_unlock_bh(&octeon_dev->dispatch.lock);
961 return NULL;
962 }
963
964 if (octeon_dev->dispatch.dlist[idx].opcode == combined_opcode) {
965 fn = octeon_dev->dispatch.dlist[idx].dispatch_fn;
966 } else {
967 list_for_each(dispatch,
968 &octeon_dev->dispatch.dlist[idx].list) {
969 if (((struct octeon_dispatch *)dispatch)->opcode ==
970 combined_opcode) {
971 fn = ((struct octeon_dispatch *)
972 dispatch)->dispatch_fn;
973 break;
974 }
975 }
976 }
977
978 spin_unlock_bh(&octeon_dev->dispatch.lock);
979 return fn;
980}
981
982/* octeon_register_dispatch_fn
983 * Parameters:
984 * octeon_id - id of the octeon device.
985 * opcode - opcode for which driver should call the registered function
986 * subcode - subcode for which driver should call the registered function
987 * fn - The function to call when a packet with "opcode" arrives in
988 * octeon output queues.
989 * fn_arg - The argument to be passed when calling function "fn".
990 * Description:
991 * Registers a function and its argument to be called when a packet
992 * arrives in Octeon output queues with "opcode".
993 * Returns:
994 * Success: 0
995 * Failure: 1
996 * Locks:
997 * No locks are held.
998 */
999int
1000octeon_register_dispatch_fn(struct octeon_device *oct,
1001 u16 opcode,
1002 u16 subcode,
1003 octeon_dispatch_fn_t fn, void *fn_arg)
1004{
1005 u32 idx;
1006 octeon_dispatch_fn_t pfn;
1007 u16 combined_opcode = OPCODE_SUBCODE(opcode, subcode);
1008
1009 idx = combined_opcode & OCTEON_OPCODE_MASK;
1010
1011 spin_lock_bh(&oct->dispatch.lock);
1012 /* Add dispatch function to first level of lookup table */
1013 if (oct->dispatch.dlist[idx].opcode == 0) {
1014 oct->dispatch.dlist[idx].opcode = combined_opcode;
1015 oct->dispatch.dlist[idx].dispatch_fn = fn;
1016 oct->dispatch.dlist[idx].arg = fn_arg;
1017 oct->dispatch.count++;
1018 spin_unlock_bh(&oct->dispatch.lock);
1019 return 0;
1020 }
1021
1022 spin_unlock_bh(&oct->dispatch.lock);
1023
1024 /* Check if there was a function already registered for this
1025 * opcode/subcode.
1026 */
1027 pfn = octeon_get_dispatch(oct, opcode, subcode);
1028 if (!pfn) {
1029 struct octeon_dispatch *dispatch;
1030
1031 dev_dbg(&oct->pci_dev->dev,
1032 "Adding opcode to dispatch list linked list\n");
1033 dispatch = (struct octeon_dispatch *)
1034 vmalloc(sizeof(struct octeon_dispatch));
1035 if (!dispatch) {
1036 dev_err(&oct->pci_dev->dev,
1037 "No memory to add dispatch function\n");
1038 return 1;
1039 }
1040 dispatch->opcode = combined_opcode;
1041 dispatch->dispatch_fn = fn;
1042 dispatch->arg = fn_arg;
1043
1044 /* Add dispatch function to linked list of fn ptrs
1045 * at the hashed index.
1046 */
1047 spin_lock_bh(&oct->dispatch.lock);
1048 list_add(&dispatch->list, &oct->dispatch.dlist[idx].list);
1049 oct->dispatch.count++;
1050 spin_unlock_bh(&oct->dispatch.lock);
1051
1052 } else {
1053 dev_err(&oct->pci_dev->dev,
1054 "Found previously registered dispatch fn for opcode/subcode: %x/%x\n",
1055 opcode, subcode);
1056 return 1;
1057 }
1058
1059 return 0;
1060}
1061
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -07001062int octeon_core_drv_init(struct octeon_recv_info *recv_info, void *buf)
1063{
1064 u32 i;
1065 char app_name[16];
1066 struct octeon_device *oct = (struct octeon_device *)buf;
1067 struct octeon_recv_pkt *recv_pkt = recv_info->recv_pkt;
1068 struct octeon_core_setup *cs = NULL;
1069 u32 num_nic_ports = 0;
1070
1071 if (OCTEON_CN6XXX(oct))
1072 num_nic_ports =
Raghu Vatsavayi97a25322016-11-14 15:54:47 -08001073 CFG_GET_NUM_NIC_PORTS(CHIP_CONF(oct, cn6xxx));
Raghu Vatsavayie86b1ab2016-08-31 11:03:24 -07001074 else if (OCTEON_CN23XX_PF(oct))
1075 num_nic_ports =
Raghu Vatsavayi97a25322016-11-14 15:54:47 -08001076 CFG_GET_NUM_NIC_PORTS(CHIP_CONF(oct, cn23xx_pf));
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -07001077
1078 if (atomic_read(&oct->status) >= OCT_DEV_RUNNING) {
1079 dev_err(&oct->pci_dev->dev, "Received CORE OK when device state is 0x%x\n",
1080 atomic_read(&oct->status));
1081 goto core_drv_init_err;
1082 }
1083
1084 strncpy(app_name,
1085 get_oct_app_string(
1086 (u32)recv_pkt->rh.r_core_drv_init.app_mode),
1087 sizeof(app_name) - 1);
1088 oct->app_mode = (u32)recv_pkt->rh.r_core_drv_init.app_mode;
Raghu Vatsavayi5b173cf2015-06-12 18:11:50 -07001089 if (recv_pkt->rh.r_core_drv_init.app_mode == CVM_DRV_NIC_APP) {
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -07001090 oct->fw_info.max_nic_ports =
1091 (u32)recv_pkt->rh.r_core_drv_init.max_nic_ports;
1092 oct->fw_info.num_gmx_ports =
1093 (u32)recv_pkt->rh.r_core_drv_init.num_gmx_ports;
Raghu Vatsavayi5b173cf2015-06-12 18:11:50 -07001094 }
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -07001095
1096 if (oct->fw_info.max_nic_ports < num_nic_ports) {
1097 dev_err(&oct->pci_dev->dev,
1098 "Config has more ports than firmware allows (%d > %d).\n",
1099 num_nic_ports, oct->fw_info.max_nic_ports);
1100 goto core_drv_init_err;
1101 }
1102 oct->fw_info.app_cap_flags = recv_pkt->rh.r_core_drv_init.app_cap_flags;
1103 oct->fw_info.app_mode = (u32)recv_pkt->rh.r_core_drv_init.app_mode;
Raghu Vatsavayi5b823512016-09-01 11:16:07 -07001104 oct->pfvf_hsword.app_mode = (u32)recv_pkt->rh.r_core_drv_init.app_mode;
1105
1106 oct->pfvf_hsword.pkind = recv_pkt->rh.r_core_drv_init.pkind;
1107
1108 for (i = 0; i < oct->num_iqs; i++)
1109 oct->instr_queue[i]->txpciq.s.pkind = oct->pfvf_hsword.pkind;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -07001110
1111 atomic_set(&oct->status, OCT_DEV_CORE_OK);
1112
1113 cs = &core_setup[oct->octeon_id];
1114
1115 if (recv_pkt->buffer_size[0] != sizeof(*cs)) {
1116 dev_dbg(&oct->pci_dev->dev, "Core setup bytes expected %u found %d\n",
1117 (u32)sizeof(*cs),
1118 recv_pkt->buffer_size[0]);
1119 }
1120
1121 memcpy(cs, get_rbd(recv_pkt->buffer_ptr[0]), sizeof(*cs));
1122 strncpy(oct->boardinfo.name, cs->boardname, OCT_BOARD_NAME);
1123 strncpy(oct->boardinfo.serial_number, cs->board_serial_number,
1124 OCT_SERIAL_LEN);
1125
1126 octeon_swap_8B_data((u64 *)cs, (sizeof(*cs) >> 3));
1127
1128 oct->boardinfo.major = cs->board_rev_major;
1129 oct->boardinfo.minor = cs->board_rev_minor;
1130
1131 dev_info(&oct->pci_dev->dev,
1132 "Running %s (%llu Hz)\n",
1133 app_name, CVM_CAST64(cs->corefreq));
1134
1135core_drv_init_err:
1136 for (i = 0; i < recv_pkt->buffer_count; i++)
1137 recv_buffer_free(recv_pkt->buffer_ptr[i]);
1138 octeon_free_recv_info(recv_info);
1139 return 0;
1140}
1141
1142int octeon_get_tx_qsize(struct octeon_device *oct, u32 q_no)
1143
1144{
Raghu Vatsavayi63da8402016-06-21 22:53:03 -07001145 if (oct && (q_no < MAX_OCTEON_INSTR_QUEUES(oct)) &&
Raghu Vatsavayi763185a2016-11-14 15:54:45 -08001146 (oct->io_qmask.iq & BIT_ULL(q_no)))
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -07001147 return oct->instr_queue[q_no]->max_count;
1148
1149 return -1;
1150}
1151
1152int octeon_get_rx_qsize(struct octeon_device *oct, u32 q_no)
1153{
Raghu Vatsavayi63da8402016-06-21 22:53:03 -07001154 if (oct && (q_no < MAX_OCTEON_OUTPUT_QUEUES(oct)) &&
Raghu Vatsavayi763185a2016-11-14 15:54:45 -08001155 (oct->io_qmask.oq & BIT_ULL(q_no)))
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -07001156 return oct->droq[q_no]->max_count;
1157 return -1;
1158}
1159
1160/* Retruns the host firmware handshake OCTEON specific configuration */
1161struct octeon_config *octeon_get_conf(struct octeon_device *oct)
1162{
1163 struct octeon_config *default_oct_conf = NULL;
1164
1165 /* check the OCTEON Device model & return the corresponding octeon
1166 * configuration
1167 */
1168
1169 if (OCTEON_CN6XXX(oct)) {
1170 default_oct_conf =
Raghu Vatsavayi97a25322016-11-14 15:54:47 -08001171 (struct octeon_config *)(CHIP_CONF(oct, cn6xxx));
Raghu Vatsavayie86b1ab2016-08-31 11:03:24 -07001172 } else if (OCTEON_CN23XX_PF(oct)) {
1173 default_oct_conf = (struct octeon_config *)
Raghu Vatsavayi97a25322016-11-14 15:54:47 -08001174 (CHIP_CONF(oct, cn23xx_pf));
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -07001175 }
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -07001176 return default_oct_conf;
1177}
1178
1179/* scratch register address is same in all the OCT-II and CN70XX models */
1180#define CNXX_SLI_SCRATCH1 0x3C0
1181
1182/** Get the octeon device pointer.
1183 * @param octeon_id - The id for which the octeon device pointer is required.
1184 * @return Success: Octeon device pointer.
1185 * @return Failure: NULL.
1186 */
1187struct octeon_device *lio_get_device(u32 octeon_id)
1188{
1189 if (octeon_id >= MAX_OCTEON_DEVICES)
1190 return NULL;
1191 else
1192 return octeon_device[octeon_id];
1193}
1194
1195u64 lio_pci_readq(struct octeon_device *oct, u64 addr)
1196{
1197 u64 val64;
1198 unsigned long flags;
1199 u32 val32, addrhi;
1200
1201 spin_lock_irqsave(&oct->pci_win_lock, flags);
1202
1203 /* The windowed read happens when the LSB of the addr is written.
1204 * So write MSB first
1205 */
1206 addrhi = (addr >> 32);
Raghu Vatsavayie86b1ab2016-08-31 11:03:24 -07001207 if ((oct->chip_id == OCTEON_CN66XX) ||
1208 (oct->chip_id == OCTEON_CN68XX) ||
1209 (oct->chip_id == OCTEON_CN23XX_PF_VID))
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -07001210 addrhi |= 0x00060000;
1211 writel(addrhi, oct->reg_list.pci_win_rd_addr_hi);
1212
1213 /* Read back to preserve ordering of writes */
1214 val32 = readl(oct->reg_list.pci_win_rd_addr_hi);
1215
1216 writel(addr & 0xffffffff, oct->reg_list.pci_win_rd_addr_lo);
1217 val32 = readl(oct->reg_list.pci_win_rd_addr_lo);
1218
1219 val64 = readq(oct->reg_list.pci_win_rd_data);
1220
1221 spin_unlock_irqrestore(&oct->pci_win_lock, flags);
1222
1223 return val64;
1224}
1225
1226void lio_pci_writeq(struct octeon_device *oct,
1227 u64 val,
1228 u64 addr)
1229{
1230 u32 val32;
1231 unsigned long flags;
1232
1233 spin_lock_irqsave(&oct->pci_win_lock, flags);
1234
1235 writeq(addr, oct->reg_list.pci_win_wr_addr);
1236
1237 /* The write happens when the LSB is written. So write MSB first. */
1238 writel(val >> 32, oct->reg_list.pci_win_wr_data_hi);
1239 /* Read the MSB to ensure ordering of writes. */
1240 val32 = readl(oct->reg_list.pci_win_wr_data_hi);
1241
1242 writel(val & 0xffffffff, oct->reg_list.pci_win_wr_data_lo);
1243
1244 spin_unlock_irqrestore(&oct->pci_win_lock, flags);
1245}
1246
1247int octeon_mem_access_ok(struct octeon_device *oct)
1248{
1249 u64 access_okay = 0;
Raghu Vatsavayi63da8402016-06-21 22:53:03 -07001250 u64 lmc0_reset_ctl;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -07001251
1252 /* Check to make sure a DDR interface is enabled */
Raghu Vatsavayie86b1ab2016-08-31 11:03:24 -07001253 if (OCTEON_CN23XX_PF(oct)) {
1254 lmc0_reset_ctl = lio_pci_readq(oct, CN23XX_LMC0_RESET_CTL);
1255 access_okay =
1256 (lmc0_reset_ctl & CN23XX_LMC0_RESET_CTL_DDR3RST_MASK);
1257 } else {
1258 lmc0_reset_ctl = lio_pci_readq(oct, CN6XXX_LMC0_RESET_CTL);
1259 access_okay =
1260 (lmc0_reset_ctl & CN6XXX_LMC0_RESET_CTL_DDR3RST_MASK);
1261 }
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -07001262
1263 return access_okay ? 0 : 1;
1264}
1265
1266int octeon_wait_for_ddr_init(struct octeon_device *oct, u32 *timeout)
1267{
1268 int ret = 1;
1269 u32 ms;
1270
1271 if (!timeout)
1272 return ret;
1273
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -07001274 for (ms = 0; (ret != 0) && ((*timeout == 0) || (ms <= *timeout));
1275 ms += HZ / 10) {
1276 ret = octeon_mem_access_ok(oct);
1277
1278 /* wait 100 ms */
1279 if (ret)
1280 schedule_timeout_uninterruptible(HZ / 10);
1281 }
1282
1283 return ret;
1284}
1285
1286/** Get the octeon id assigned to the octeon device passed as argument.
1287 * This function is exported to other modules.
1288 * @param dev - octeon device pointer passed as a void *.
1289 * @return octeon device id
1290 */
1291int lio_get_device_id(void *dev)
1292{
1293 struct octeon_device *octeon_dev = (struct octeon_device *)dev;
1294 u32 i;
1295
1296 for (i = 0; i < MAX_OCTEON_DEVICES; i++)
1297 if (octeon_device[i] == octeon_dev)
1298 return octeon_dev->octeon_id;
1299 return -1;
1300}
Raghu Vatsavayicd8b1eb2016-08-31 11:03:22 -07001301
1302void lio_enable_irq(struct octeon_droq *droq, struct octeon_instr_queue *iq)
1303{
Raghu Vatsavayi9ded1a52016-09-01 11:16:10 -07001304 u64 instr_cnt;
1305 struct octeon_device *oct = NULL;
1306
Raghu Vatsavayicd8b1eb2016-08-31 11:03:22 -07001307 /* the whole thing needs to be atomic, ideally */
1308 if (droq) {
1309 spin_lock_bh(&droq->lock);
1310 writel(droq->pkt_count, droq->pkts_sent_reg);
1311 droq->pkt_count = 0;
1312 spin_unlock_bh(&droq->lock);
Raghu Vatsavayi9ded1a52016-09-01 11:16:10 -07001313 oct = droq->oct_dev;
Raghu Vatsavayicd8b1eb2016-08-31 11:03:22 -07001314 }
1315 if (iq) {
1316 spin_lock_bh(&iq->lock);
1317 writel(iq->pkt_in_done, iq->inst_cnt_reg);
1318 iq->pkt_in_done = 0;
1319 spin_unlock_bh(&iq->lock);
Raghu Vatsavayi9ded1a52016-09-01 11:16:10 -07001320 oct = iq->oct_dev;
1321 }
1322 /*write resend. Writing RESEND in SLI_PKTX_CNTS should be enough
1323 *to trigger tx interrupts as well, if they are pending.
1324 */
1325 if (oct && OCTEON_CN23XX_PF(oct)) {
1326 if (droq)
1327 writeq(CN23XX_INTR_RESEND, droq->pkts_sent_reg);
1328 /*we race with firmrware here. read and write the IN_DONE_CNTS*/
1329 else if (iq) {
1330 instr_cnt = readq(iq->inst_cnt_reg);
1331 writeq(((instr_cnt & 0xFFFFFFFF00000000ULL) |
1332 CN23XX_INTR_RESEND),
1333 iq->inst_cnt_reg);
1334 }
Raghu Vatsavayicd8b1eb2016-08-31 11:03:22 -07001335 }
1336}