blob: daa26b5d745501d9f0ac4e6783a5540f5408345c [file] [log] [blame]
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/nl80211.h>
18#include <linux/pci.h>
Stanislaw Gruszkad4930082011-07-29 15:59:08 +020019#include <linux/pci-aspm.h>
Felix Fietkaua05b5d452010-11-17 04:25:33 +010020#include <linux/ath9k_platform.h>
Sujith394cf0a2009-02-09 13:26:54 +053021#include "ath9k.h"
Gabor Juhos6baff7f2009-01-14 20:17:06 +010022
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000023static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
Gabor Juhos6baff7f2009-01-14 20:17:06 +010024 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
25 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
26 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
27 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
28 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
29 { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050030 { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
Vivek Natarajanac88b6e2009-07-23 10:59:57 +053031 { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
32 { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
Luis R. Rodriguez0efabd52010-06-12 00:34:02 -040033 { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
Vasanthakumar Thiagarajan14358942010-12-06 04:28:00 -080034 { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +010035 { 0 }
36};
37
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +020038
Gabor Juhos6baff7f2009-01-14 20:17:06 +010039/* return bus cachesize in 4B word units */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070040static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
Gabor Juhos6baff7f2009-01-14 20:17:06 +010041{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040042 struct ath_softc *sc = (struct ath_softc *) common->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +010043 u8 u8tmp;
44
Vasanthakumar Thiagarajanf0209792009-09-07 17:46:50 +053045 pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
Gabor Juhos6baff7f2009-01-14 20:17:06 +010046 *csz = (int)u8tmp;
47
48 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -030049 * This check was put in to avoid "unpleasant" consequences if
Gabor Juhos6baff7f2009-01-14 20:17:06 +010050 * the bootrom has not fully initialized all PCI devices.
51 * Sometimes the cache line size register is not set
52 */
53
54 if (*csz == 0)
55 *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
56}
57
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070058static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
Gabor Juhos9dbeb912009-01-14 20:17:08 +010059{
Felix Fietkaua05b5d452010-11-17 04:25:33 +010060 struct ath_softc *sc = (struct ath_softc *) common->priv;
61 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070062
Felix Fietkaua05b5d452010-11-17 04:25:33 +010063 if (pdata) {
64 if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
Joe Perches38002762010-12-02 19:12:36 -080065 ath_err(common,
66 "%s: eeprom read failed, offset %08x is out of range\n",
67 __func__, off);
Felix Fietkaua05b5d452010-11-17 04:25:33 +010068 }
Gabor Juhos9dbeb912009-01-14 20:17:08 +010069
Felix Fietkaua05b5d452010-11-17 04:25:33 +010070 *data = pdata->eeprom_data[off];
71 } else {
72 struct ath_hw *ah = (struct ath_hw *) common->ah;
73
74 common->ops->read(ah, AR5416_EEPROM_OFFSET +
75 (off << AR5416_EEPROM_S));
76
77 if (!ath9k_hw_wait(ah,
78 AR_EEPROM_STATUS_DATA,
79 AR_EEPROM_STATUS_DATA_BUSY |
80 AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
81 AH_WAIT_TIMEOUT)) {
82 return false;
83 }
84
85 *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
86 AR_EEPROM_STATUS_DATA_VAL);
Gabor Juhos9dbeb912009-01-14 20:17:08 +010087 }
88
Gabor Juhos9dbeb912009-01-14 20:17:08 +010089 return true;
90}
91
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -080092static void ath_pci_extn_synch_enable(struct ath_common *common)
93{
94 struct ath_softc *sc = (struct ath_softc *) common->priv;
95 struct pci_dev *pdev = to_pci_dev(sc->dev);
96 u8 lnkctl;
97
98 pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
99 lnkctl |= PCI_EXP_LNKCTL_ES;
100 pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
101}
102
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200103/* Need to be called after we discover btcoex capabilities */
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200104static void ath_pci_aspm_init(struct ath_common *common)
105{
106 struct ath_softc *sc = (struct ath_softc *) common->priv;
107 struct ath_hw *ah = sc->sc_ah;
108 struct pci_dev *pdev = to_pci_dev(sc->dev);
109 struct pci_dev *parent;
110 int pos;
111 u8 aspm;
112
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200113 pos = pci_pcie_cap(pdev);
114 if (!pos)
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200115 return;
116
117 parent = pdev->bus->self;
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200118
119 if (ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) {
120 /* Bluetooth coexistance requires disabling ASPM. */
121 pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &aspm);
122 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
123 pci_write_config_byte(pdev, pos + PCI_EXP_LNKCTL, aspm);
124
125 /*
126 * Both upstream and downstream PCIe components should
127 * have the same ASPM settings.
128 */
129 if (WARN_ON(!parent))
130 return;
131
132 pos = pci_pcie_cap(parent);
133 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
134 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
135 pci_write_config_byte(parent, pos + PCI_EXP_LNKCTL, aspm);
136
137 return;
138 }
139
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200140 if (WARN_ON(!parent))
141 return;
142
143 pos = pci_pcie_cap(parent);
144 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
145 if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
146 ah->aspm_enabled = true;
147 /* Initialize PCIe PM and SERDES registers. */
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200148 ath9k_hw_configpcipowersave(ah, false);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200149 }
150}
151
Tobias Klauser83bd11a2009-12-23 14:04:43 +0100152static const struct ath_bus_ops ath_pci_bus_ops = {
Sujith497ad9a2010-04-01 10:28:20 +0530153 .ath_bus_type = ATH_PCI,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100154 .read_cachesize = ath_pci_read_cachesize,
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100155 .eeprom_read = ath_pci_eeprom_read,
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800156 .extn_synch_en = ath_pci_extn_synch_enable,
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200157 .aspm_init = ath_pci_aspm_init,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100158};
159
160static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
161{
162 void __iomem *mem;
163 struct ath_softc *sc;
164 struct ieee80211_hw *hw;
165 u8 csz;
Jouni Malinenf0214842009-06-16 11:59:23 +0300166 u32 val;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100167 int ret = 0;
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400168 char hw_name[64];
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100169
170 if (pci_enable_device(pdev))
171 return -EIO;
172
Yang Hongyange9304382009-04-13 14:40:14 -0700173 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100174 if (ret) {
175 printk(KERN_ERR "ath9k: 32-bit DMA not available\n");
Sujith285f2dd2010-01-08 10:36:07 +0530176 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100177 }
178
Yang Hongyange9304382009-04-13 14:40:14 -0700179 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100180 if (ret) {
181 printk(KERN_ERR "ath9k: 32-bit DMA consistent "
182 "DMA enable failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530183 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100184 }
185
186 /*
187 * Cache line size is used to size and align various
188 * structures used to communicate with the hardware.
189 */
190 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
191 if (csz == 0) {
192 /*
193 * Linux 2.4.18 (at least) writes the cache line size
194 * register as a 16-bit wide register which is wrong.
195 * We must have this setup properly for rx buffer
196 * DMA to work so force a reasonable value here if it
197 * comes up zero.
198 */
199 csz = L1_CACHE_BYTES / sizeof(u32);
200 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
201 }
202 /*
203 * The default setting of latency timer yields poor results,
204 * set it to the value used by other systems. It may be worth
205 * tweaking this setting more.
206 */
207 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
208
209 pci_set_master(pdev);
210
Jouni Malinenf0214842009-06-16 11:59:23 +0300211 /*
212 * Disable the RETRY_TIMEOUT register (0x41) to keep
213 * PCI Tx retries from interfering with C3 CPU state.
214 */
215 pci_read_config_dword(pdev, 0x40, &val);
216 if ((val & 0x0000ff00) != 0)
217 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
218
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100219 ret = pci_request_region(pdev, 0, "ath9k");
220 if (ret) {
221 dev_err(&pdev->dev, "PCI memory region reserve error\n");
222 ret = -ENODEV;
Sujith285f2dd2010-01-08 10:36:07 +0530223 goto err_region;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100224 }
225
226 mem = pci_iomap(pdev, 0, 0);
227 if (!mem) {
228 printk(KERN_ERR "PCI memory map error\n") ;
229 ret = -EIO;
Sujith285f2dd2010-01-08 10:36:07 +0530230 goto err_iomap;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100231 }
232
Felix Fietkau9ac586152011-01-24 19:23:18 +0100233 hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700234 if (!hw) {
Sujith285f2dd2010-01-08 10:36:07 +0530235 dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700236 ret = -ENOMEM;
Sujith285f2dd2010-01-08 10:36:07 +0530237 goto err_alloc_hw;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100238 }
239
240 SET_IEEE80211_DEV(hw, &pdev->dev);
241 pci_set_drvdata(pdev, hw);
242
Felix Fietkau9ac586152011-01-24 19:23:18 +0100243 sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100244 sc->hw = hw;
245 sc->dev = &pdev->dev;
246 sc->mem = mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100247
Sujith5e4ea1f2010-01-14 10:20:57 +0530248 /* Will be cleared in ath9k_start() */
249 sc->sc_flags |= SC_OP_INVALID;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100250
Luis R. Rodriguezfc548af2009-09-02 17:06:21 -0700251 ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
Luis R. Rodriguez580171f2009-09-02 17:02:18 -0700252 if (ret) {
253 dev_err(&pdev->dev, "request_irq failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530254 goto err_irq;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100255 }
256
257 sc->irq = pdev->irq;
258
Pavel Roskineb93e892011-07-23 03:55:39 -0400259 ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530260 if (ret) {
261 dev_err(&pdev->dev, "Failed to initialize device\n");
262 goto err_init;
263 }
264
265 ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
Joe Perchesc96c31e2010-07-26 14:39:58 -0700266 wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
267 hw_name, (unsigned long)mem, pdev->irq);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100268
269 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530270
271err_init:
272 free_irq(sc->irq, sc);
273err_irq:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100274 ieee80211_free_hw(hw);
Sujith285f2dd2010-01-08 10:36:07 +0530275err_alloc_hw:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100276 pci_iounmap(pdev, mem);
Sujith285f2dd2010-01-08 10:36:07 +0530277err_iomap:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100278 pci_release_region(pdev, 0);
Sujith285f2dd2010-01-08 10:36:07 +0530279err_region:
280 /* Nothing */
281err_dma:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100282 pci_disable_device(pdev);
283 return ret;
284}
285
286static void ath_pci_remove(struct pci_dev *pdev)
287{
288 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100289 struct ath_softc *sc = hw->priv;
Pavel Roskinab5132a2010-01-30 21:37:24 -0500290 void __iomem *mem = sc->mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100291
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530292 if (!is_ath9k_unloaded)
293 sc->sc_ah->ah_flags |= AH_UNPLUGGED;
Sujith285f2dd2010-01-08 10:36:07 +0530294 ath9k_deinit_device(sc);
295 free_irq(sc->irq, sc);
296 ieee80211_free_hw(sc->hw);
Pavel Roskinab5132a2010-01-30 21:37:24 -0500297
298 pci_iounmap(pdev, mem);
299 pci_disable_device(pdev);
300 pci_release_region(pdev, 0);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100301}
302
303#ifdef CONFIG_PM
304
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200305static int ath_pci_suspend(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100306{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200307 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100308 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100309 struct ath_softc *sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100310
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530311 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100312
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530313 /* The device has to be moved to FULLSLEEP forcibly.
314 * Otherwise the chip never moved to full sleep,
315 * when no interface is up.
316 */
317 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
318
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100319 return 0;
320}
321
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200322static int ath_pci_resume(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100323{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200324 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100325 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100326 struct ath_softc *sc = hw->priv;
Jouni Malinenf0214842009-06-16 11:59:23 +0300327 u32 val;
Sujith523c36f2009-08-13 09:34:35 +0530328
Jouni Malinenf0214842009-06-16 11:59:23 +0300329 /*
330 * Suspend/Resume resets the PCI configuration space, so we have to
331 * re-disable the RETRY_TIMEOUT register (0x41) to keep
332 * PCI Tx retries from interfering with C3 CPU state
333 */
334 pci_read_config_dword(pdev, 0x40, &val);
335 if ((val & 0x0000ff00) != 0)
336 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100337
338 /* Enable LED */
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530339 ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100340 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530341 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100342
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530343 /*
344 * Reset key cache to sane defaults (all entries cleared) instead of
345 * semi-random values after suspend/resume.
346 */
347 ath9k_ps_wakeup(sc);
348 ath9k_init_crypto(sc);
349 ath9k_ps_restore(sc);
350
Luis R. Rodrigueza08e7ad2010-12-07 15:13:20 -0800351 sc->ps_idle = true;
352 ath_radio_disable(sc, hw);
353
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100354 return 0;
355}
356
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200357static const struct dev_pm_ops ath9k_pm_ops = {
358 .suspend = ath_pci_suspend,
359 .resume = ath_pci_resume,
360 .freeze = ath_pci_suspend,
361 .thaw = ath_pci_resume,
362 .poweroff = ath_pci_suspend,
363 .restore = ath_pci_resume,
364};
365
366#define ATH9K_PM_OPS (&ath9k_pm_ops)
367
368#else /* !CONFIG_PM */
369
370#define ATH9K_PM_OPS NULL
371
372#endif /* !CONFIG_PM */
373
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100374
375MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
376
377static struct pci_driver ath_pci_driver = {
378 .name = "ath9k",
379 .id_table = ath_pci_id_table,
380 .probe = ath_pci_probe,
381 .remove = ath_pci_remove,
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200382 .driver.pm = ATH9K_PM_OPS,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100383};
384
Sujithdb0f41f2009-02-20 15:13:26 +0530385int ath_pci_init(void)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100386{
387 return pci_register_driver(&ath_pci_driver);
388}
389
390void ath_pci_exit(void)
391{
392 pci_unregister_driver(&ath_pci_driver);
393}