blob: 857ede3a999ca1a902f0a004979503cd3b40c101 [file] [log] [blame]
Luis R. Rodriguezb622a722010-04-15 17:39:28 -04001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezb622a722010-04-15 17:39:28 -04003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include "hw.h"
Paul Gortmakeree40fa02011-05-27 16:14:23 -040018#include <linux/export.h>
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040019
20#define AR_BufLen 0x00000fff
21
22static void ar9002_hw_rx_enable(struct ath_hw *ah)
23{
24 REG_WRITE(ah, AR_CR, AR_CR_RXE);
25}
26
27static void ar9002_hw_set_desc_link(void *ds, u32 ds_link)
28{
29 ((struct ath_desc*) ds)->ds_link = ds_link;
30}
31
Felix Fietkau6a4d05d2013-12-19 18:01:48 +010032static bool ar9002_hw_get_isr(struct ath_hw *ah, enum ath9k_int *masked,
33 u32 *sync_cause_p)
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040034{
35 u32 isr = 0;
36 u32 mask2 = 0;
37 struct ath9k_hw_capabilities *pCap = &ah->caps;
38 u32 sync_cause = 0;
39 bool fatal_int = false;
40 struct ath_common *common = ath9k_hw_common(ah);
41
42 if (!AR_SREV_9100(ah)) {
43 if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
44 if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
45 == AR_RTC_STATUS_ON) {
46 isr = REG_READ(ah, AR_ISR);
47 }
48 }
49
50 sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
51 AR_INTR_SYNC_DEFAULT;
52
53 *masked = 0;
54
55 if (!isr && !sync_cause)
56 return false;
57 } else {
58 *masked = 0;
59 isr = REG_READ(ah, AR_ISR);
60 }
61
62 if (isr) {
63 if (isr & AR_ISR_BCNMISC) {
64 u32 isr2;
65 isr2 = REG_READ(ah, AR_ISR_S2);
66 if (isr2 & AR_ISR_S2_TIM)
67 mask2 |= ATH9K_INT_TIM;
68 if (isr2 & AR_ISR_S2_DTIM)
69 mask2 |= ATH9K_INT_DTIM;
70 if (isr2 & AR_ISR_S2_DTIMSYNC)
71 mask2 |= ATH9K_INT_DTIMSYNC;
72 if (isr2 & (AR_ISR_S2_CABEND))
73 mask2 |= ATH9K_INT_CABEND;
74 if (isr2 & AR_ISR_S2_GTT)
75 mask2 |= ATH9K_INT_GTT;
76 if (isr2 & AR_ISR_S2_CST)
77 mask2 |= ATH9K_INT_CST;
78 if (isr2 & AR_ISR_S2_TSFOOR)
79 mask2 |= ATH9K_INT_TSFOOR;
80 }
81
82 isr = REG_READ(ah, AR_ISR_RAC);
83 if (isr == 0xffffffff) {
84 *masked = 0;
85 return false;
86 }
87
88 *masked = isr & ATH9K_INT_COMMON;
89
Felix Fietkau45684c72010-10-15 20:03:29 +020090 if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM |
91 AR_ISR_RXOK | AR_ISR_RXERR))
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040092 *masked |= ATH9K_INT_RX;
Felix Fietkau45684c72010-10-15 20:03:29 +020093
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040094 if (isr &
95 (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
96 AR_ISR_TXEOL)) {
97 u32 s0_s, s1_s;
98
99 *masked |= ATH9K_INT_TX;
100
101 s0_s = REG_READ(ah, AR_ISR_S0_S);
102 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
103 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
104
105 s1_s = REG_READ(ah, AR_ISR_S1_S);
106 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
107 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
108 }
109
110 if (isr & AR_ISR_RXORN) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800111 ath_dbg(common, INTERRUPT,
Joe Perches226afe62010-12-02 19:12:37 -0800112 "receive FIFO overrun interrupt\n");
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400113 }
114
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400115 *masked |= mask2;
116 }
117
118 if (AR_SREV_9100(ah))
119 return true;
120
121 if (isr & AR_ISR_GENTMR) {
122 u32 s5_s;
123
124 s5_s = REG_READ(ah, AR_ISR_S5_S);
Felix Fietkau45684c72010-10-15 20:03:29 +0200125 ah->intr_gen_timer_trigger =
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400126 MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);
127
Felix Fietkau45684c72010-10-15 20:03:29 +0200128 ah->intr_gen_timer_thresh =
129 MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400130
Felix Fietkau45684c72010-10-15 20:03:29 +0200131 if (ah->intr_gen_timer_trigger)
132 *masked |= ATH9K_INT_GENTIMER;
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400133
Felix Fietkau45684c72010-10-15 20:03:29 +0200134 if ((s5_s & AR_ISR_S5_TIM_TIMER) &&
135 !(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
136 *masked |= ATH9K_INT_TIM_TIMER;
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400137 }
138
139 if (sync_cause) {
Felix Fietkau6a4d05d2013-12-19 18:01:48 +0100140 if (sync_cause_p)
141 *sync_cause_p = sync_cause;
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400142 fatal_int =
143 (sync_cause &
144 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
145 ? true : false;
146
147 if (fatal_int) {
148 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800149 ath_dbg(common, ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800150 "received PCI FATAL interrupt\n");
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400151 }
152 if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800153 ath_dbg(common, ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800154 "received PCI PERR interrupt\n");
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400155 }
156 *masked |= ATH9K_INT_FATAL;
157 }
158 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800159 ath_dbg(common, INTERRUPT,
Joe Perches226afe62010-12-02 19:12:37 -0800160 "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400161 REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
162 REG_WRITE(ah, AR_RC, 0);
163 *masked |= ATH9K_INT_FATAL;
164 }
165 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800166 ath_dbg(common, INTERRUPT,
Joe Perches226afe62010-12-02 19:12:37 -0800167 "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400168 }
169
170 REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
171 (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
172 }
173
174 return true;
175}
176
Felix Fietkau2b63a412011-09-14 21:24:21 +0200177static void
178ar9002_set_txdesc(struct ath_hw *ah, void *ds, struct ath_tx_info *i)
179{
180 struct ar5416_desc *ads = AR5416DESC(ds);
181 u32 ctl1, ctl6;
182
183 ads->ds_txstatus0 = ads->ds_txstatus1 = 0;
184 ads->ds_txstatus2 = ads->ds_txstatus3 = 0;
185 ads->ds_txstatus4 = ads->ds_txstatus5 = 0;
186 ads->ds_txstatus6 = ads->ds_txstatus7 = 0;
187 ads->ds_txstatus8 = ads->ds_txstatus9 = 0;
188
189 ACCESS_ONCE(ads->ds_link) = i->link;
190 ACCESS_ONCE(ads->ds_data) = i->buf_addr[0];
191
192 ctl1 = i->buf_len[0] | (i->is_last ? 0 : AR_TxMore);
193 ctl6 = SM(i->keytype, AR_EncrType);
194
195 if (AR_SREV_9285(ah)) {
196 ads->ds_ctl8 = 0;
197 ads->ds_ctl9 = 0;
198 ads->ds_ctl10 = 0;
199 ads->ds_ctl11 = 0;
200 }
201
202 if ((i->is_first || i->is_last) &&
203 i->aggr != AGGR_BUF_MIDDLE && i->aggr != AGGR_BUF_LAST) {
204 ACCESS_ONCE(ads->ds_ctl2) = set11nTries(i->rates, 0)
205 | set11nTries(i->rates, 1)
206 | set11nTries(i->rates, 2)
207 | set11nTries(i->rates, 3)
208 | (i->dur_update ? AR_DurUpdateEna : 0)
209 | SM(0, AR_BurstDur);
210
211 ACCESS_ONCE(ads->ds_ctl3) = set11nRate(i->rates, 0)
212 | set11nRate(i->rates, 1)
213 | set11nRate(i->rates, 2)
214 | set11nRate(i->rates, 3);
215 } else {
216 ACCESS_ONCE(ads->ds_ctl2) = 0;
217 ACCESS_ONCE(ads->ds_ctl3) = 0;
218 }
219
220 if (!i->is_first) {
221 ACCESS_ONCE(ads->ds_ctl0) = 0;
222 ACCESS_ONCE(ads->ds_ctl1) = ctl1;
223 ACCESS_ONCE(ads->ds_ctl6) = ctl6;
224 return;
225 }
226
227 ctl1 |= (i->keyix != ATH9K_TXKEYIX_INVALID ? SM(i->keyix, AR_DestIdx) : 0)
228 | SM(i->type, AR_FrameType)
229 | (i->flags & ATH9K_TXDESC_NOACK ? AR_NoAck : 0)
230 | (i->flags & ATH9K_TXDESC_EXT_ONLY ? AR_ExtOnly : 0)
231 | (i->flags & ATH9K_TXDESC_EXT_AND_CTL ? AR_ExtAndCtl : 0);
232
233 switch (i->aggr) {
234 case AGGR_BUF_FIRST:
235 ctl6 |= SM(i->aggr_len, AR_AggrLen);
236 /* fall through */
237 case AGGR_BUF_MIDDLE:
238 ctl1 |= AR_IsAggr | AR_MoreAggr;
239 ctl6 |= SM(i->ndelim, AR_PadDelim);
240 break;
241 case AGGR_BUF_LAST:
242 ctl1 |= AR_IsAggr;
243 break;
244 case AGGR_BUF_NONE:
245 break;
246 }
247
248 ACCESS_ONCE(ads->ds_ctl0) = (i->pkt_len & AR_FrameLen)
249 | (i->flags & ATH9K_TXDESC_VMF ? AR_VirtMoreFrag : 0)
250 | SM(i->txpower, AR_XmitPower)
251 | (i->flags & ATH9K_TXDESC_VEOL ? AR_VEOL : 0)
252 | (i->flags & ATH9K_TXDESC_INTREQ ? AR_TxIntrReq : 0)
253 | (i->keyix != ATH9K_TXKEYIX_INVALID ? AR_DestIdxValid : 0)
254 | (i->flags & ATH9K_TXDESC_CLRDMASK ? AR_ClrDestMask : 0)
255 | (i->flags & ATH9K_TXDESC_RTSENA ? AR_RTSEnable :
256 (i->flags & ATH9K_TXDESC_CTSENA ? AR_CTSEnable : 0));
257
258 ACCESS_ONCE(ads->ds_ctl1) = ctl1;
259 ACCESS_ONCE(ads->ds_ctl6) = ctl6;
260
261 if (i->aggr == AGGR_BUF_MIDDLE || i->aggr == AGGR_BUF_LAST)
262 return;
263
264 ACCESS_ONCE(ads->ds_ctl4) = set11nPktDurRTSCTS(i->rates, 0)
265 | set11nPktDurRTSCTS(i->rates, 1);
266
267 ACCESS_ONCE(ads->ds_ctl5) = set11nPktDurRTSCTS(i->rates, 2)
268 | set11nPktDurRTSCTS(i->rates, 3);
269
270 ACCESS_ONCE(ads->ds_ctl7) = set11nRateFlags(i->rates, 0)
271 | set11nRateFlags(i->rates, 1)
272 | set11nRateFlags(i->rates, 2)
273 | set11nRateFlags(i->rates, 3)
274 | SM(i->rtscts_rate, AR_RTSCTSRate);
275}
276
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400277static int ar9002_hw_proc_txdesc(struct ath_hw *ah, void *ds,
278 struct ath_tx_status *ts)
279{
280 struct ar5416_desc *ads = AR5416DESC(ds);
Felix Fietkaue0e9bc82010-10-15 20:03:30 +0200281 u32 status;
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400282
Felix Fietkaue0e9bc82010-10-15 20:03:30 +0200283 status = ACCESS_ONCE(ads->ds_txstatus9);
284 if ((status & AR_TxDone) == 0)
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400285 return -EINPROGRESS;
286
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400287 ts->ts_tstamp = ads->AR_SendTimestamp;
288 ts->ts_status = 0;
289 ts->ts_flags = 0;
290
Felix Fietkaue0e9bc82010-10-15 20:03:30 +0200291 if (status & AR_TxOpExceeded)
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400292 ts->ts_status |= ATH9K_TXERR_XTXOP;
Felix Fietkaue0e9bc82010-10-15 20:03:30 +0200293 ts->tid = MS(status, AR_TxTid);
294 ts->ts_rateindex = MS(status, AR_FinalTxIdx);
295 ts->ts_seqnum = MS(status, AR_SeqNum);
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400296
Felix Fietkaue0e9bc82010-10-15 20:03:30 +0200297 status = ACCESS_ONCE(ads->ds_txstatus0);
298 ts->ts_rssi_ctl0 = MS(status, AR_TxRSSIAnt00);
299 ts->ts_rssi_ctl1 = MS(status, AR_TxRSSIAnt01);
300 ts->ts_rssi_ctl2 = MS(status, AR_TxRSSIAnt02);
301 if (status & AR_TxBaStatus) {
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400302 ts->ts_flags |= ATH9K_TX_BA;
303 ts->ba_low = ads->AR_BaBitmapLow;
304 ts->ba_high = ads->AR_BaBitmapHigh;
305 }
306
Felix Fietkaue0e9bc82010-10-15 20:03:30 +0200307 status = ACCESS_ONCE(ads->ds_txstatus1);
308 if (status & AR_FrmXmitOK)
309 ts->ts_status |= ATH9K_TX_ACKED;
Felix Fietkauff32d9c2010-10-21 02:47:23 +0200310 else {
311 if (status & AR_ExcessiveRetries)
312 ts->ts_status |= ATH9K_TXERR_XRETRY;
313 if (status & AR_Filtered)
314 ts->ts_status |= ATH9K_TXERR_FILT;
315 if (status & AR_FIFOUnderrun) {
316 ts->ts_status |= ATH9K_TXERR_FIFO;
317 ath9k_hw_updatetxtriglevel(ah, true);
318 }
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400319 }
Felix Fietkaue0e9bc82010-10-15 20:03:30 +0200320 if (status & AR_TxTimerExpired)
321 ts->ts_status |= ATH9K_TXERR_TIMER_EXPIRED;
322 if (status & AR_DescCfgErr)
323 ts->ts_flags |= ATH9K_TX_DESC_CFG_ERR;
324 if (status & AR_TxDataUnderrun) {
325 ts->ts_flags |= ATH9K_TX_DATA_UNDERRUN;
326 ath9k_hw_updatetxtriglevel(ah, true);
327 }
328 if (status & AR_TxDelimUnderrun) {
329 ts->ts_flags |= ATH9K_TX_DELIM_UNDERRUN;
330 ath9k_hw_updatetxtriglevel(ah, true);
331 }
332 ts->ts_shortretry = MS(status, AR_RTSFailCnt);
333 ts->ts_longretry = MS(status, AR_DataFailCnt);
334 ts->ts_virtcol = MS(status, AR_VirtRetryCnt);
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400335
Felix Fietkaue0e9bc82010-10-15 20:03:30 +0200336 status = ACCESS_ONCE(ads->ds_txstatus5);
337 ts->ts_rssi = MS(status, AR_TxRSSICombined);
338 ts->ts_rssi_ext0 = MS(status, AR_TxRSSIAnt10);
339 ts->ts_rssi_ext1 = MS(status, AR_TxRSSIAnt11);
340 ts->ts_rssi_ext2 = MS(status, AR_TxRSSIAnt12);
341
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400342 ts->evm0 = ads->AR_TxEVM0;
343 ts->evm1 = ads->AR_TxEVM1;
344 ts->evm2 = ads->AR_TxEVM2;
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400345
346 return 0;
347}
348
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400349void ath9k_hw_setuprxdesc(struct ath_hw *ah, struct ath_desc *ds,
350 u32 size, u32 flags)
351{
352 struct ar5416_desc *ads = AR5416DESC(ds);
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400353
354 ads->ds_ctl1 = size & AR_BufLen;
355 if (flags & ATH9K_RXDESC_INTREQ)
356 ads->ds_ctl1 |= AR_RxIntrReq;
357
Felix Fietkauaebc0a82012-03-14 16:40:27 +0100358 memset(&ads->u.rx, 0, sizeof(ads->u.rx));
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400359}
360EXPORT_SYMBOL(ath9k_hw_setuprxdesc);
361
362void ar9002_hw_attach_mac_ops(struct ath_hw *ah)
363{
364 struct ath_hw_ops *ops = ath9k_hw_ops(ah);
365
366 ops->rx_enable = ar9002_hw_rx_enable;
367 ops->set_desc_link = ar9002_hw_set_desc_link;
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400368 ops->get_isr = ar9002_hw_get_isr;
Felix Fietkau2b63a412011-09-14 21:24:21 +0200369 ops->set_txdesc = ar9002_set_txdesc;
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400370 ops->proc_txdesc = ar9002_hw_proc_txdesc;
Luis R. Rodriguezb622a722010-04-15 17:39:28 -0400371}