blob: 89887a88b1bd52c4bfa1fc71e5cf28fdbd8c302c [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
Michael Chan11f15ed2016-04-05 14:08:55 -04003 * Copyright (c) 2014-2016 Broadcom Corporation
Michael Chanbac9a7e2017-02-12 19:18:10 -05004 * Copyright (c) 2016-2017 Broadcom Limited
Michael Chanc0c050c2015-10-22 16:01:17 -04005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation.
9 */
10
11#ifndef BNXT_H
12#define BNXT_H
13
14#define DRV_MODULE_NAME "bnxt_en"
Michael Chanacb20052017-07-24 12:34:20 -040015#define DRV_MODULE_VERSION "1.8.0"
Michael Chanc0c050c2015-10-22 16:01:17 -040016
Michael Chanc1935542015-12-27 18:19:28 -050017#define DRV_VER_MAJ 1
Michael Chanacb20052017-07-24 12:34:20 -040018#define DRV_VER_MIN 8
Michael Chanc1935542015-12-27 18:19:28 -050019#define DRV_VER_UPD 0
Michael Chanc0c050c2015-10-22 16:01:17 -040020
Florian Westphal282ccf62017-03-29 17:17:31 +020021#include <linux/interrupt.h>
Sathya Perla2ae74082017-08-28 13:40:33 -040022#include <linux/rhashtable.h>
Sathya Perla4ab0c6a2017-07-24 12:34:27 -040023#include <net/devlink.h>
Sathya Perlaee5c7fb2017-07-24 12:34:28 -040024#include <net/dst_metadata.h>
Sathya Perlac124a622017-07-24 12:34:29 -040025#include <net/switchdev.h>
Jesper Dangaard Brouer96a86042018-01-03 11:25:44 +010026#include <net/xdp.h>
Andy Gospodarek6a8788f2018-01-09 16:06:20 -050027#include <linux/net_dim.h>
Florian Westphal282ccf62017-03-29 17:17:31 +020028
Michael Chanc0c050c2015-10-22 16:01:17 -040029struct tx_bd {
30 __le32 tx_bd_len_flags_type;
31 #define TX_BD_TYPE (0x3f << 0)
32 #define TX_BD_TYPE_SHORT_TX_BD (0x00 << 0)
33 #define TX_BD_TYPE_LONG_TX_BD (0x10 << 0)
34 #define TX_BD_FLAGS_PACKET_END (1 << 6)
35 #define TX_BD_FLAGS_NO_CMPL (1 << 7)
36 #define TX_BD_FLAGS_BD_CNT (0x1f << 8)
37 #define TX_BD_FLAGS_BD_CNT_SHIFT 8
38 #define TX_BD_FLAGS_LHINT (3 << 13)
39 #define TX_BD_FLAGS_LHINT_SHIFT 13
40 #define TX_BD_FLAGS_LHINT_512_AND_SMALLER (0 << 13)
41 #define TX_BD_FLAGS_LHINT_512_TO_1023 (1 << 13)
42 #define TX_BD_FLAGS_LHINT_1024_TO_2047 (2 << 13)
43 #define TX_BD_FLAGS_LHINT_2048_AND_LARGER (3 << 13)
44 #define TX_BD_FLAGS_COAL_NOW (1 << 15)
45 #define TX_BD_LEN (0xffff << 16)
46 #define TX_BD_LEN_SHIFT 16
47
48 u32 tx_bd_opaque;
49 __le64 tx_bd_haddr;
50} __packed;
51
52struct tx_bd_ext {
53 __le32 tx_bd_hsize_lflags;
54 #define TX_BD_FLAGS_TCP_UDP_CHKSUM (1 << 0)
55 #define TX_BD_FLAGS_IP_CKSUM (1 << 1)
56 #define TX_BD_FLAGS_NO_CRC (1 << 2)
57 #define TX_BD_FLAGS_STAMP (1 << 3)
58 #define TX_BD_FLAGS_T_IP_CHKSUM (1 << 4)
59 #define TX_BD_FLAGS_LSO (1 << 5)
60 #define TX_BD_FLAGS_IPID_FMT (1 << 6)
61 #define TX_BD_FLAGS_T_IPID (1 << 7)
62 #define TX_BD_HSIZE (0xff << 16)
63 #define TX_BD_HSIZE_SHIFT 16
64
65 __le32 tx_bd_mss;
66 __le32 tx_bd_cfa_action;
67 #define TX_BD_CFA_ACTION (0xffff << 16)
68 #define TX_BD_CFA_ACTION_SHIFT 16
69
70 __le32 tx_bd_cfa_meta;
71 #define TX_BD_CFA_META_MASK 0xfffffff
72 #define TX_BD_CFA_META_VID_MASK 0xfff
73 #define TX_BD_CFA_META_PRI_MASK (0xf << 12)
74 #define TX_BD_CFA_META_PRI_SHIFT 12
75 #define TX_BD_CFA_META_TPID_MASK (3 << 16)
76 #define TX_BD_CFA_META_TPID_SHIFT 16
77 #define TX_BD_CFA_META_KEY (0xf << 28)
78 #define TX_BD_CFA_META_KEY_SHIFT 28
79 #define TX_BD_CFA_META_KEY_VLAN (1 << 28)
80};
81
82struct rx_bd {
83 __le32 rx_bd_len_flags_type;
84 #define RX_BD_TYPE (0x3f << 0)
85 #define RX_BD_TYPE_RX_PACKET_BD 0x4
86 #define RX_BD_TYPE_RX_BUFFER_BD 0x5
87 #define RX_BD_TYPE_RX_AGG_BD 0x6
88 #define RX_BD_TYPE_16B_BD_SIZE (0 << 4)
89 #define RX_BD_TYPE_32B_BD_SIZE (1 << 4)
90 #define RX_BD_TYPE_48B_BD_SIZE (2 << 4)
91 #define RX_BD_TYPE_64B_BD_SIZE (3 << 4)
92 #define RX_BD_FLAGS_SOP (1 << 6)
93 #define RX_BD_FLAGS_EOP (1 << 7)
94 #define RX_BD_FLAGS_BUFFERS (3 << 8)
95 #define RX_BD_FLAGS_1_BUFFER_PACKET (0 << 8)
96 #define RX_BD_FLAGS_2_BUFFER_PACKET (1 << 8)
97 #define RX_BD_FLAGS_3_BUFFER_PACKET (2 << 8)
98 #define RX_BD_FLAGS_4_BUFFER_PACKET (3 << 8)
99 #define RX_BD_LEN (0xffff << 16)
100 #define RX_BD_LEN_SHIFT 16
101
102 u32 rx_bd_opaque;
103 __le64 rx_bd_haddr;
104};
105
106struct tx_cmp {
107 __le32 tx_cmp_flags_type;
108 #define CMP_TYPE (0x3f << 0)
109 #define CMP_TYPE_TX_L2_CMP 0
110 #define CMP_TYPE_RX_L2_CMP 17
111 #define CMP_TYPE_RX_AGG_CMP 18
112 #define CMP_TYPE_RX_L2_TPA_START_CMP 19
113 #define CMP_TYPE_RX_L2_TPA_END_CMP 21
114 #define CMP_TYPE_STATUS_CMP 32
115 #define CMP_TYPE_REMOTE_DRIVER_REQ 34
116 #define CMP_TYPE_REMOTE_DRIVER_RESP 36
117 #define CMP_TYPE_ERROR_STATUS 48
Michael Chan441cabb2016-09-19 03:58:02 -0400118 #define CMPL_BASE_TYPE_STAT_EJECT 0x1aUL
119 #define CMPL_BASE_TYPE_HWRM_DONE 0x20UL
120 #define CMPL_BASE_TYPE_HWRM_FWD_REQ 0x22UL
121 #define CMPL_BASE_TYPE_HWRM_FWD_RESP 0x24UL
122 #define CMPL_BASE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
Michael Chanc0c050c2015-10-22 16:01:17 -0400123
124 #define TX_CMP_FLAGS_ERROR (1 << 6)
125 #define TX_CMP_FLAGS_PUSH (1 << 7)
126
127 u32 tx_cmp_opaque;
128 __le32 tx_cmp_errors_v;
129 #define TX_CMP_V (1 << 0)
130 #define TX_CMP_ERRORS_BUFFER_ERROR (7 << 1)
131 #define TX_CMP_ERRORS_BUFFER_ERROR_NO_ERROR 0
132 #define TX_CMP_ERRORS_BUFFER_ERROR_BAD_FORMAT 2
133 #define TX_CMP_ERRORS_BUFFER_ERROR_INVALID_STAG 4
134 #define TX_CMP_ERRORS_BUFFER_ERROR_STAG_BOUNDS 5
135 #define TX_CMP_ERRORS_ZERO_LENGTH_PKT (1 << 4)
136 #define TX_CMP_ERRORS_EXCESSIVE_BD_LEN (1 << 5)
137 #define TX_CMP_ERRORS_DMA_ERROR (1 << 6)
138 #define TX_CMP_ERRORS_HINT_TOO_SHORT (1 << 7)
139
140 __le32 tx_cmp_unsed_3;
141};
142
143struct rx_cmp {
144 __le32 rx_cmp_len_flags_type;
145 #define RX_CMP_CMP_TYPE (0x3f << 0)
146 #define RX_CMP_FLAGS_ERROR (1 << 6)
147 #define RX_CMP_FLAGS_PLACEMENT (7 << 7)
148 #define RX_CMP_FLAGS_RSS_VALID (1 << 10)
149 #define RX_CMP_FLAGS_UNUSED (1 << 11)
150 #define RX_CMP_FLAGS_ITYPES_SHIFT 12
151 #define RX_CMP_FLAGS_ITYPE_UNKNOWN (0 << 12)
152 #define RX_CMP_FLAGS_ITYPE_IP (1 << 12)
153 #define RX_CMP_FLAGS_ITYPE_TCP (2 << 12)
154 #define RX_CMP_FLAGS_ITYPE_UDP (3 << 12)
155 #define RX_CMP_FLAGS_ITYPE_FCOE (4 << 12)
156 #define RX_CMP_FLAGS_ITYPE_ROCE (5 << 12)
157 #define RX_CMP_FLAGS_ITYPE_PTP_WO_TS (8 << 12)
158 #define RX_CMP_FLAGS_ITYPE_PTP_W_TS (9 << 12)
159 #define RX_CMP_LEN (0xffff << 16)
160 #define RX_CMP_LEN_SHIFT 16
161
162 u32 rx_cmp_opaque;
163 __le32 rx_cmp_misc_v1;
164 #define RX_CMP_V1 (1 << 0)
165 #define RX_CMP_AGG_BUFS (0x1f << 1)
166 #define RX_CMP_AGG_BUFS_SHIFT 1
167 #define RX_CMP_RSS_HASH_TYPE (0x7f << 9)
168 #define RX_CMP_RSS_HASH_TYPE_SHIFT 9
169 #define RX_CMP_PAYLOAD_OFFSET (0xff << 16)
170 #define RX_CMP_PAYLOAD_OFFSET_SHIFT 16
171
172 __le32 rx_cmp_rss_hash;
173};
174
175#define RX_CMP_HASH_VALID(rxcmp) \
176 ((rxcmp)->rx_cmp_len_flags_type & cpu_to_le32(RX_CMP_FLAGS_RSS_VALID))
177
Michael Chan614388c2015-11-05 16:25:48 -0500178#define RSS_PROFILE_ID_MASK 0x1f
179
Michael Chanc0c050c2015-10-22 16:01:17 -0400180#define RX_CMP_HASH_TYPE(rxcmp) \
Michael Chan614388c2015-11-05 16:25:48 -0500181 (((le32_to_cpu((rxcmp)->rx_cmp_misc_v1) & RX_CMP_RSS_HASH_TYPE) >>\
182 RX_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK)
Michael Chanc0c050c2015-10-22 16:01:17 -0400183
184struct rx_cmp_ext {
185 __le32 rx_cmp_flags2;
186 #define RX_CMP_FLAGS2_IP_CS_CALC 0x1
187 #define RX_CMP_FLAGS2_L4_CS_CALC (0x1 << 1)
188 #define RX_CMP_FLAGS2_T_IP_CS_CALC (0x1 << 2)
189 #define RX_CMP_FLAGS2_T_L4_CS_CALC (0x1 << 3)
190 #define RX_CMP_FLAGS2_META_FORMAT_VLAN (0x1 << 4)
191 __le32 rx_cmp_meta_data;
192 #define RX_CMP_FLAGS2_METADATA_VID_MASK 0xfff
193 #define RX_CMP_FLAGS2_METADATA_TPID_MASK 0xffff0000
194 #define RX_CMP_FLAGS2_METADATA_TPID_SFT 16
195 __le32 rx_cmp_cfa_code_errors_v2;
196 #define RX_CMP_V (1 << 0)
197 #define RX_CMPL_ERRORS_MASK (0x7fff << 1)
198 #define RX_CMPL_ERRORS_SFT 1
199 #define RX_CMPL_ERRORS_BUFFER_ERROR_MASK (0x7 << 1)
200 #define RX_CMPL_ERRORS_BUFFER_ERROR_NO_BUFFER (0x0 << 1)
201 #define RX_CMPL_ERRORS_BUFFER_ERROR_DID_NOT_FIT (0x1 << 1)
202 #define RX_CMPL_ERRORS_BUFFER_ERROR_NOT_ON_CHIP (0x2 << 1)
203 #define RX_CMPL_ERRORS_BUFFER_ERROR_BAD_FORMAT (0x3 << 1)
204 #define RX_CMPL_ERRORS_IP_CS_ERROR (0x1 << 4)
205 #define RX_CMPL_ERRORS_L4_CS_ERROR (0x1 << 5)
206 #define RX_CMPL_ERRORS_T_IP_CS_ERROR (0x1 << 6)
207 #define RX_CMPL_ERRORS_T_L4_CS_ERROR (0x1 << 7)
208 #define RX_CMPL_ERRORS_CRC_ERROR (0x1 << 8)
209 #define RX_CMPL_ERRORS_T_PKT_ERROR_MASK (0x7 << 9)
210 #define RX_CMPL_ERRORS_T_PKT_ERROR_NO_ERROR (0x0 << 9)
211 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_VERSION (0x1 << 9)
212 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_HDR_LEN (0x2 << 9)
213 #define RX_CMPL_ERRORS_T_PKT_ERROR_TUNNEL_TOTAL_ERROR (0x3 << 9)
214 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_IP_TOTAL_ERROR (0x4 << 9)
215 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_UDP_TOTAL_ERROR (0x5 << 9)
216 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_TTL (0x6 << 9)
217 #define RX_CMPL_ERRORS_PKT_ERROR_MASK (0xf << 12)
218 #define RX_CMPL_ERRORS_PKT_ERROR_NO_ERROR (0x0 << 12)
219 #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_VERSION (0x1 << 12)
220 #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_HDR_LEN (0x2 << 12)
221 #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_TTL (0x3 << 12)
222 #define RX_CMPL_ERRORS_PKT_ERROR_IP_TOTAL_ERROR (0x4 << 12)
223 #define RX_CMPL_ERRORS_PKT_ERROR_UDP_TOTAL_ERROR (0x5 << 12)
224 #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN (0x6 << 12)
225 #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN_TOO_SMALL (0x7 << 12)
226 #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_OPT_LEN (0x8 << 12)
227
228 #define RX_CMPL_CFA_CODE_MASK (0xffff << 16)
229 #define RX_CMPL_CFA_CODE_SFT 16
230
231 __le32 rx_cmp_unused3;
232};
233
234#define RX_CMP_L2_ERRORS \
235 cpu_to_le32(RX_CMPL_ERRORS_BUFFER_ERROR_MASK | RX_CMPL_ERRORS_CRC_ERROR)
236
237#define RX_CMP_L4_CS_BITS \
238 (cpu_to_le32(RX_CMP_FLAGS2_L4_CS_CALC | RX_CMP_FLAGS2_T_L4_CS_CALC))
239
240#define RX_CMP_L4_CS_ERR_BITS \
241 (cpu_to_le32(RX_CMPL_ERRORS_L4_CS_ERROR | RX_CMPL_ERRORS_T_L4_CS_ERROR))
242
243#define RX_CMP_L4_CS_OK(rxcmp1) \
244 (((rxcmp1)->rx_cmp_flags2 & RX_CMP_L4_CS_BITS) && \
245 !((rxcmp1)->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS))
246
247#define RX_CMP_ENCAP(rxcmp1) \
248 ((le32_to_cpu((rxcmp1)->rx_cmp_flags2) & \
249 RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3)
250
Sathya Perlaee5c7fb2017-07-24 12:34:28 -0400251#define RX_CMP_CFA_CODE(rxcmpl1) \
252 ((le32_to_cpu((rxcmpl1)->rx_cmp_cfa_code_errors_v2) & \
253 RX_CMPL_CFA_CODE_MASK) >> RX_CMPL_CFA_CODE_SFT)
254
Michael Chanc0c050c2015-10-22 16:01:17 -0400255struct rx_agg_cmp {
256 __le32 rx_agg_cmp_len_flags_type;
257 #define RX_AGG_CMP_TYPE (0x3f << 0)
258 #define RX_AGG_CMP_LEN (0xffff << 16)
259 #define RX_AGG_CMP_LEN_SHIFT 16
260 u32 rx_agg_cmp_opaque;
261 __le32 rx_agg_cmp_v;
262 #define RX_AGG_CMP_V (1 << 0)
263 __le32 rx_agg_cmp_unused;
264};
265
266struct rx_tpa_start_cmp {
267 __le32 rx_tpa_start_cmp_len_flags_type;
268 #define RX_TPA_START_CMP_TYPE (0x3f << 0)
269 #define RX_TPA_START_CMP_FLAGS (0x3ff << 6)
270 #define RX_TPA_START_CMP_FLAGS_SHIFT 6
271 #define RX_TPA_START_CMP_FLAGS_PLACEMENT (0x7 << 7)
272 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_SHIFT 7
273 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_JUMBO (0x1 << 7)
274 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_HDS (0x2 << 7)
275 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_JUMBO (0x5 << 7)
276 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_HDS (0x6 << 7)
277 #define RX_TPA_START_CMP_FLAGS_RSS_VALID (0x1 << 10)
278 #define RX_TPA_START_CMP_FLAGS_ITYPES (0xf << 12)
279 #define RX_TPA_START_CMP_FLAGS_ITYPES_SHIFT 12
280 #define RX_TPA_START_CMP_FLAGS_ITYPE_TCP (0x2 << 12)
281 #define RX_TPA_START_CMP_LEN (0xffff << 16)
282 #define RX_TPA_START_CMP_LEN_SHIFT 16
283
284 u32 rx_tpa_start_cmp_opaque;
285 __le32 rx_tpa_start_cmp_misc_v1;
286 #define RX_TPA_START_CMP_V1 (0x1 << 0)
287 #define RX_TPA_START_CMP_RSS_HASH_TYPE (0x7f << 9)
288 #define RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT 9
289 #define RX_TPA_START_CMP_AGG_ID (0x7f << 25)
290 #define RX_TPA_START_CMP_AGG_ID_SHIFT 25
291
292 __le32 rx_tpa_start_cmp_rss_hash;
293};
294
295#define TPA_START_HASH_VALID(rx_tpa_start) \
296 ((rx_tpa_start)->rx_tpa_start_cmp_len_flags_type & \
297 cpu_to_le32(RX_TPA_START_CMP_FLAGS_RSS_VALID))
298
299#define TPA_START_HASH_TYPE(rx_tpa_start) \
Michael Chan614388c2015-11-05 16:25:48 -0500300 (((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) & \
301 RX_TPA_START_CMP_RSS_HASH_TYPE) >> \
302 RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK)
Michael Chanc0c050c2015-10-22 16:01:17 -0400303
304#define TPA_START_AGG_ID(rx_tpa_start) \
305 ((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) & \
306 RX_TPA_START_CMP_AGG_ID) >> RX_TPA_START_CMP_AGG_ID_SHIFT)
307
308struct rx_tpa_start_cmp_ext {
309 __le32 rx_tpa_start_cmp_flags2;
310 #define RX_TPA_START_CMP_FLAGS2_IP_CS_CALC (0x1 << 0)
311 #define RX_TPA_START_CMP_FLAGS2_L4_CS_CALC (0x1 << 1)
312 #define RX_TPA_START_CMP_FLAGS2_T_IP_CS_CALC (0x1 << 2)
313 #define RX_TPA_START_CMP_FLAGS2_T_L4_CS_CALC (0x1 << 3)
Michael Chan94758f82016-06-13 02:25:35 -0400314 #define RX_TPA_START_CMP_FLAGS2_IP_TYPE (0x1 << 8)
Michael Chanc0c050c2015-10-22 16:01:17 -0400315
316 __le32 rx_tpa_start_cmp_metadata;
317 __le32 rx_tpa_start_cmp_cfa_code_v2;
318 #define RX_TPA_START_CMP_V2 (0x1 << 0)
319 #define RX_TPA_START_CMP_CFA_CODE (0xffff << 16)
320 #define RX_TPA_START_CMPL_CFA_CODE_SHIFT 16
Michael Chan94758f82016-06-13 02:25:35 -0400321 __le32 rx_tpa_start_cmp_hdr_info;
Michael Chanc0c050c2015-10-22 16:01:17 -0400322};
323
Sathya Perlaee5c7fb2017-07-24 12:34:28 -0400324#define TPA_START_CFA_CODE(rx_tpa_start) \
325 ((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_cfa_code_v2) & \
326 RX_TPA_START_CMP_CFA_CODE) >> RX_TPA_START_CMPL_CFA_CODE_SHIFT)
327
Michael Chanc0c050c2015-10-22 16:01:17 -0400328struct rx_tpa_end_cmp {
329 __le32 rx_tpa_end_cmp_len_flags_type;
330 #define RX_TPA_END_CMP_TYPE (0x3f << 0)
331 #define RX_TPA_END_CMP_FLAGS (0x3ff << 6)
332 #define RX_TPA_END_CMP_FLAGS_SHIFT 6
333 #define RX_TPA_END_CMP_FLAGS_PLACEMENT (0x7 << 7)
334 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_SHIFT 7
335 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_JUMBO (0x1 << 7)
336 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_HDS (0x2 << 7)
337 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO (0x5 << 7)
338 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS (0x6 << 7)
339 #define RX_TPA_END_CMP_FLAGS_RSS_VALID (0x1 << 10)
340 #define RX_TPA_END_CMP_FLAGS_ITYPES (0xf << 12)
341 #define RX_TPA_END_CMP_FLAGS_ITYPES_SHIFT 12
342 #define RX_TPA_END_CMP_FLAGS_ITYPE_TCP (0x2 << 12)
343 #define RX_TPA_END_CMP_LEN (0xffff << 16)
344 #define RX_TPA_END_CMP_LEN_SHIFT 16
345
346 u32 rx_tpa_end_cmp_opaque;
347 __le32 rx_tpa_end_cmp_misc_v1;
348 #define RX_TPA_END_CMP_V1 (0x1 << 0)
349 #define RX_TPA_END_CMP_AGG_BUFS (0x3f << 1)
350 #define RX_TPA_END_CMP_AGG_BUFS_SHIFT 1
351 #define RX_TPA_END_CMP_TPA_SEGS (0xff << 8)
352 #define RX_TPA_END_CMP_TPA_SEGS_SHIFT 8
353 #define RX_TPA_END_CMP_PAYLOAD_OFFSET (0xff << 16)
354 #define RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT 16
355 #define RX_TPA_END_CMP_AGG_ID (0x7f << 25)
356 #define RX_TPA_END_CMP_AGG_ID_SHIFT 25
357
358 __le32 rx_tpa_end_cmp_tsdelta;
359 #define RX_TPA_END_GRO_TS (0x1 << 31)
360};
361
362#define TPA_END_AGG_ID(rx_tpa_end) \
363 ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
364 RX_TPA_END_CMP_AGG_ID) >> RX_TPA_END_CMP_AGG_ID_SHIFT)
365
366#define TPA_END_TPA_SEGS(rx_tpa_end) \
367 ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
368 RX_TPA_END_CMP_TPA_SEGS) >> RX_TPA_END_CMP_TPA_SEGS_SHIFT)
369
370#define RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO \
371 cpu_to_le32(RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO & \
372 RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS)
373
374#define TPA_END_GRO(rx_tpa_end) \
375 ((rx_tpa_end)->rx_tpa_end_cmp_len_flags_type & \
376 RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO)
377
378#define TPA_END_GRO_TS(rx_tpa_end) \
Michael Chana58a3e62016-07-01 18:46:20 -0400379 (!!((rx_tpa_end)->rx_tpa_end_cmp_tsdelta & \
380 cpu_to_le32(RX_TPA_END_GRO_TS)))
Michael Chanc0c050c2015-10-22 16:01:17 -0400381
382struct rx_tpa_end_cmp_ext {
383 __le32 rx_tpa_end_cmp_dup_acks;
384 #define RX_TPA_END_CMP_TPA_DUP_ACKS (0xf << 0)
385
386 __le32 rx_tpa_end_cmp_seg_len;
387 #define RX_TPA_END_CMP_TPA_SEG_LEN (0xffff << 0)
388
389 __le32 rx_tpa_end_cmp_errors_v2;
390 #define RX_TPA_END_CMP_V2 (0x1 << 0)
Michael Chan69c149e2017-06-23 14:01:00 -0400391 #define RX_TPA_END_CMP_ERRORS (0x3 << 1)
Michael Chanc0c050c2015-10-22 16:01:17 -0400392 #define RX_TPA_END_CMPL_ERRORS_SHIFT 1
393
394 u32 rx_tpa_end_cmp_start_opaque;
395};
396
Michael Chan69c149e2017-06-23 14:01:00 -0400397#define TPA_END_ERRORS(rx_tpa_end_ext) \
398 ((rx_tpa_end_ext)->rx_tpa_end_cmp_errors_v2 & \
399 cpu_to_le32(RX_TPA_END_CMP_ERRORS))
400
Michael Chanc0c050c2015-10-22 16:01:17 -0400401#define DB_IDX_MASK 0xffffff
402#define DB_IDX_VALID (0x1 << 26)
403#define DB_IRQ_DIS (0x1 << 27)
404#define DB_KEY_TX (0x0 << 28)
405#define DB_KEY_RX (0x1 << 28)
406#define DB_KEY_CP (0x2 << 28)
407#define DB_KEY_ST (0x3 << 28)
408#define DB_KEY_TX_PUSH (0x4 << 28)
409#define DB_LONG_TX_PUSH (0x2 << 24)
410
Michael Chane4060d32016-12-07 00:26:19 -0500411#define BNXT_MIN_ROCE_CP_RINGS 2
412#define BNXT_MIN_ROCE_STAT_CTXS 1
413
Michael Chanc0c050c2015-10-22 16:01:17 -0400414#define INVALID_HW_RING_ID ((u16)-1)
415
Michael Chanc0c050c2015-10-22 16:01:17 -0400416/* The hardware supports certain page sizes. Use the supported page sizes
417 * to allocate the rings.
418 */
419#if (PAGE_SHIFT < 12)
420#define BNXT_PAGE_SHIFT 12
421#elif (PAGE_SHIFT <= 13)
422#define BNXT_PAGE_SHIFT PAGE_SHIFT
423#elif (PAGE_SHIFT < 16)
424#define BNXT_PAGE_SHIFT 13
425#else
426#define BNXT_PAGE_SHIFT 16
427#endif
428
429#define BNXT_PAGE_SIZE (1 << BNXT_PAGE_SHIFT)
430
Michael Chan2839f282016-04-25 02:30:50 -0400431/* The RXBD length is 16-bit so we can only support page sizes < 64K */
432#if (PAGE_SHIFT > 15)
433#define BNXT_RX_PAGE_SHIFT 15
434#else
435#define BNXT_RX_PAGE_SHIFT PAGE_SHIFT
436#endif
437
438#define BNXT_RX_PAGE_SIZE (1 << BNXT_RX_PAGE_SHIFT)
439
Michael Chanc61fb992017-02-06 16:55:36 -0500440#define BNXT_MAX_MTU 9500
441#define BNXT_MAX_PAGE_MODE_MTU \
Michael Chanc6d30e82017-02-06 16:55:42 -0500442 ((unsigned int)PAGE_SIZE - VLAN_ETH_HLEN - NET_IP_ALIGN - \
443 XDP_PACKET_HEADROOM)
Michael Chanc61fb992017-02-06 16:55:36 -0500444
Michael Chan4ffcd582016-09-19 03:58:07 -0400445#define BNXT_MIN_PKT_SIZE 52
Michael Chanc0c050c2015-10-22 16:01:17 -0400446
Michael Chan51dd55b2016-02-10 17:33:50 -0500447#define BNXT_DEFAULT_RX_RING_SIZE 511
448#define BNXT_DEFAULT_TX_RING_SIZE 511
Michael Chanc0c050c2015-10-22 16:01:17 -0400449
450#define MAX_TPA 64
451
Michael Chand0a42d62016-05-15 03:04:46 -0400452#if (BNXT_PAGE_SHIFT == 16)
453#define MAX_RX_PAGES 1
454#define MAX_RX_AGG_PAGES 4
455#define MAX_TX_PAGES 1
456#define MAX_CP_PAGES 8
457#else
Michael Chanc0c050c2015-10-22 16:01:17 -0400458#define MAX_RX_PAGES 8
459#define MAX_RX_AGG_PAGES 32
460#define MAX_TX_PAGES 8
461#define MAX_CP_PAGES 64
Michael Chand0a42d62016-05-15 03:04:46 -0400462#endif
Michael Chanc0c050c2015-10-22 16:01:17 -0400463
464#define RX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct rx_bd))
465#define TX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_bd))
466#define CP_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_cmp))
467
468#define SW_RXBD_RING_SIZE (sizeof(struct bnxt_sw_rx_bd) * RX_DESC_CNT)
469#define HW_RXBD_RING_SIZE (sizeof(struct rx_bd) * RX_DESC_CNT)
470
471#define SW_RXBD_AGG_RING_SIZE (sizeof(struct bnxt_sw_rx_agg_bd) * RX_DESC_CNT)
472
473#define SW_TXBD_RING_SIZE (sizeof(struct bnxt_sw_tx_bd) * TX_DESC_CNT)
474#define HW_TXBD_RING_SIZE (sizeof(struct tx_bd) * TX_DESC_CNT)
475
476#define HW_CMPD_RING_SIZE (sizeof(struct tx_cmp) * CP_DESC_CNT)
477
478#define BNXT_MAX_RX_DESC_CNT (RX_DESC_CNT * MAX_RX_PAGES - 1)
479#define BNXT_MAX_RX_JUM_DESC_CNT (RX_DESC_CNT * MAX_RX_AGG_PAGES - 1)
480#define BNXT_MAX_TX_DESC_CNT (TX_DESC_CNT * MAX_TX_PAGES - 1)
481
482#define RX_RING(x) (((x) & ~(RX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
483#define RX_IDX(x) ((x) & (RX_DESC_CNT - 1))
484
485#define TX_RING(x) (((x) & ~(TX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
486#define TX_IDX(x) ((x) & (TX_DESC_CNT - 1))
487
488#define CP_RING(x) (((x) & ~(CP_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
489#define CP_IDX(x) ((x) & (CP_DESC_CNT - 1))
490
491#define TX_CMP_VALID(txcmp, raw_cons) \
492 (!!((txcmp)->tx_cmp_errors_v & cpu_to_le32(TX_CMP_V)) == \
493 !((raw_cons) & bp->cp_bit))
494
495#define RX_CMP_VALID(rxcmp1, raw_cons) \
496 (!!((rxcmp1)->rx_cmp_cfa_code_errors_v2 & cpu_to_le32(RX_CMP_V)) ==\
497 !((raw_cons) & bp->cp_bit))
498
499#define RX_AGG_CMP_VALID(agg, raw_cons) \
500 (!!((agg)->rx_agg_cmp_v & cpu_to_le32(RX_AGG_CMP_V)) == \
501 !((raw_cons) & bp->cp_bit))
502
503#define TX_CMP_TYPE(txcmp) \
504 (le32_to_cpu((txcmp)->tx_cmp_flags_type) & CMP_TYPE)
505
506#define RX_CMP_TYPE(rxcmp) \
507 (le32_to_cpu((rxcmp)->rx_cmp_len_flags_type) & RX_CMP_CMP_TYPE)
508
509#define NEXT_RX(idx) (((idx) + 1) & bp->rx_ring_mask)
510
511#define NEXT_RX_AGG(idx) (((idx) + 1) & bp->rx_agg_ring_mask)
512
513#define NEXT_TX(idx) (((idx) + 1) & bp->tx_ring_mask)
514
515#define ADV_RAW_CMP(idx, n) ((idx) + (n))
516#define NEXT_RAW_CMP(idx) ADV_RAW_CMP(idx, 1)
517#define RING_CMP(idx) ((idx) & bp->cp_ring_mask)
518#define NEXT_CMP(idx) RING_CMP(ADV_RAW_CMP(idx, 1))
519
Michael Chane6ef2692016-03-28 19:46:05 -0400520#define BNXT_HWRM_MAX_REQ_LEN (bp->hwrm_max_req_len)
Deepak Khungare605db82017-05-29 19:06:04 -0400521#define BNXT_HWRM_SHORT_REQ_LEN sizeof(struct hwrm_short_input)
Michael Chanff4fe812016-02-26 04:00:04 -0500522#define DFLT_HWRM_CMD_TIMEOUT 500
523#define HWRM_CMD_TIMEOUT (bp->hwrm_cmd_timeout)
Michael Chanc0c050c2015-10-22 16:01:17 -0400524#define HWRM_RESET_TIMEOUT ((HWRM_CMD_TIMEOUT) * 4)
525#define HWRM_RESP_ERR_CODE_MASK 0xffff
Michael Chana8643e12016-02-26 04:00:05 -0500526#define HWRM_RESP_LEN_OFFSET 4
Michael Chanc0c050c2015-10-22 16:01:17 -0400527#define HWRM_RESP_LEN_MASK 0xffff0000
528#define HWRM_RESP_LEN_SFT 16
529#define HWRM_RESP_VALID_MASK 0xff000000
Michael Chana8643e12016-02-26 04:00:05 -0500530#define HWRM_SEQ_ID_INVALID -1
Michael Chanc0c050c2015-10-22 16:01:17 -0400531#define BNXT_HWRM_REQ_MAX_SIZE 128
532#define BNXT_HWRM_REQS_PER_PAGE (BNXT_PAGE_SIZE / \
533 BNXT_HWRM_REQ_MAX_SIZE)
534
Michael Chan4e5dbbda2017-02-06 16:55:37 -0500535#define BNXT_RX_EVENT 1
536#define BNXT_AGG_EVENT 2
Michael Chan38413402017-02-06 16:55:43 -0500537#define BNXT_TX_EVENT 4
Michael Chan4e5dbbda2017-02-06 16:55:37 -0500538
Michael Chanc0c050c2015-10-22 16:01:17 -0400539struct bnxt_sw_tx_bd {
540 struct sk_buff *skb;
541 DEFINE_DMA_UNMAP_ADDR(mapping);
542 u8 is_gso;
543 u8 is_push;
Michael Chan38413402017-02-06 16:55:43 -0500544 union {
545 unsigned short nr_frags;
546 u16 rx_prod;
547 };
Michael Chanc0c050c2015-10-22 16:01:17 -0400548};
549
550struct bnxt_sw_rx_bd {
Michael Chan6bb19472017-02-06 16:55:32 -0500551 void *data;
552 u8 *data_ptr;
Michael Chan11cd1192017-02-06 16:55:33 -0500553 dma_addr_t mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400554};
555
556struct bnxt_sw_rx_agg_bd {
557 struct page *page;
Michael Chan89d0a062016-04-25 02:30:51 -0400558 unsigned int offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400559 dma_addr_t mapping;
560};
561
562struct bnxt_ring_struct {
563 int nr_pages;
564 int page_size;
565 void **pg_arr;
566 dma_addr_t *dma_arr;
567
568 __le64 *pg_tbl;
569 dma_addr_t pg_tbl_map;
570
571 int vmem_size;
572 void **vmem;
573
574 u16 fw_ring_id; /* Ring id filled by Chimp FW */
575 u8 queue_id;
576};
577
578struct tx_push_bd {
579 __le32 doorbell;
Michael Chan4419dbe2016-02-10 17:33:49 -0500580 __le32 tx_bd_len_flags_type;
581 u32 tx_bd_opaque;
Michael Chanc0c050c2015-10-22 16:01:17 -0400582 struct tx_bd_ext txbd2;
583};
584
Michael Chan4419dbe2016-02-10 17:33:49 -0500585struct tx_push_buffer {
586 struct tx_push_bd push_bd;
587 u32 data[25];
588};
589
Michael Chanc0c050c2015-10-22 16:01:17 -0400590struct bnxt_tx_ring_info {
Michael Chanb6ab4b02016-01-02 23:44:59 -0500591 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -0400592 u16 tx_prod;
593 u16 tx_cons;
Michael Chana960dec2017-02-06 16:55:39 -0500594 u16 txq_index;
Michael Chanc0c050c2015-10-22 16:01:17 -0400595 void __iomem *tx_doorbell;
596
597 struct tx_bd *tx_desc_ring[MAX_TX_PAGES];
598 struct bnxt_sw_tx_bd *tx_buf_ring;
599
600 dma_addr_t tx_desc_mapping[MAX_TX_PAGES];
601
Michael Chan4419dbe2016-02-10 17:33:49 -0500602 struct tx_push_buffer *tx_push;
Michael Chanc0c050c2015-10-22 16:01:17 -0400603 dma_addr_t tx_push_mapping;
Michael Chan4419dbe2016-02-10 17:33:49 -0500604 __le64 data_mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400605
606#define BNXT_DEV_STATE_CLOSING 0x1
607 u32 dev_state;
608
609 struct bnxt_ring_struct tx_ring_struct;
610};
611
Andy Gospodarek6a8788f2018-01-09 16:06:20 -0500612struct bnxt_coal {
613 u16 coal_ticks;
614 u16 coal_ticks_irq;
615 u16 coal_bufs;
616 u16 coal_bufs_irq;
617 /* RING_IDLE enabled when coal ticks < idle_thresh */
618 u16 idle_thresh;
619 u8 bufs_per_record;
620 u8 budget;
621};
622
Michael Chanc0c050c2015-10-22 16:01:17 -0400623struct bnxt_tpa_info {
Michael Chan6bb19472017-02-06 16:55:32 -0500624 void *data;
625 u8 *data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -0400626 dma_addr_t mapping;
627 u16 len;
628 unsigned short gso_type;
629 u32 flags2;
630 u32 metadata;
631 enum pkt_hash_types hash_type;
632 u32 rss_hash;
Michael Chan94758f82016-06-13 02:25:35 -0400633 u32 hdr_info;
634
635#define BNXT_TPA_L4_SIZE(hdr_info) \
636 (((hdr_info) & 0xf8000000) ? ((hdr_info) >> 27) : 32)
637
638#define BNXT_TPA_INNER_L3_OFF(hdr_info) \
639 (((hdr_info) >> 18) & 0x1ff)
640
641#define BNXT_TPA_INNER_L2_OFF(hdr_info) \
642 (((hdr_info) >> 9) & 0x1ff)
643
644#define BNXT_TPA_OUTER_L3_OFF(hdr_info) \
645 ((hdr_info) & 0x1ff)
Sathya Perla4ab0c6a2017-07-24 12:34:27 -0400646
647 u16 cfa_code; /* cfa_code in TPA start compl */
Michael Chanc0c050c2015-10-22 16:01:17 -0400648};
649
650struct bnxt_rx_ring_info {
Michael Chanb6ab4b02016-01-02 23:44:59 -0500651 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -0400652 u16 rx_prod;
653 u16 rx_agg_prod;
654 u16 rx_sw_agg_prod;
Michael Chan376a5b82016-05-10 19:17:59 -0400655 u16 rx_next_cons;
Michael Chanc0c050c2015-10-22 16:01:17 -0400656 void __iomem *rx_doorbell;
657 void __iomem *rx_agg_doorbell;
658
Michael Chanc6d30e82017-02-06 16:55:42 -0500659 struct bpf_prog *xdp_prog;
660
Michael Chanc0c050c2015-10-22 16:01:17 -0400661 struct rx_bd *rx_desc_ring[MAX_RX_PAGES];
662 struct bnxt_sw_rx_bd *rx_buf_ring;
663
664 struct rx_bd *rx_agg_desc_ring[MAX_RX_AGG_PAGES];
665 struct bnxt_sw_rx_agg_bd *rx_agg_ring;
666
667 unsigned long *rx_agg_bmap;
668 u16 rx_agg_bmap_size;
669
Michael Chan89d0a062016-04-25 02:30:51 -0400670 struct page *rx_page;
671 unsigned int rx_page_offset;
672
Michael Chanc0c050c2015-10-22 16:01:17 -0400673 dma_addr_t rx_desc_mapping[MAX_RX_PAGES];
674 dma_addr_t rx_agg_desc_mapping[MAX_RX_AGG_PAGES];
675
676 struct bnxt_tpa_info *rx_tpa;
677
678 struct bnxt_ring_struct rx_ring_struct;
679 struct bnxt_ring_struct rx_agg_ring_struct;
Jesper Dangaard Brouer96a86042018-01-03 11:25:44 +0100680 struct xdp_rxq_info xdp_rxq;
Michael Chanc0c050c2015-10-22 16:01:17 -0400681};
682
683struct bnxt_cp_ring_info {
684 u32 cp_raw_cons;
685 void __iomem *cp_doorbell;
686
Andy Gospodarek6a8788f2018-01-09 16:06:20 -0500687 struct bnxt_coal rx_ring_coal;
688 u64 rx_packets;
689 u64 rx_bytes;
690 u64 event_ctr;
691
692 struct net_dim dim;
693
Michael Chanc0c050c2015-10-22 16:01:17 -0400694 struct tx_cmp *cp_desc_ring[MAX_CP_PAGES];
695
696 dma_addr_t cp_desc_mapping[MAX_CP_PAGES];
697
698 struct ctx_hw_stats *hw_stats;
699 dma_addr_t hw_stats_map;
700 u32 hw_stats_ctx_id;
701 u64 rx_l4_csum_errors;
702
703 struct bnxt_ring_struct cp_ring_struct;
704};
705
706struct bnxt_napi {
707 struct napi_struct napi;
708 struct bnxt *bp;
709
710 int index;
711 struct bnxt_cp_ring_info cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500712 struct bnxt_rx_ring_info *rx_ring;
713 struct bnxt_tx_ring_info *tx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400714
Michael Chanfa3e93e2017-02-06 16:55:41 -0500715 void (*tx_int)(struct bnxt *, struct bnxt_napi *,
716 int);
717 u32 flags;
718#define BNXT_NAPI_FLAG_XDP 0x1
719
Michael Chanfa7e2812016-05-10 19:18:00 -0400720 bool in_reset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400721};
722
Michael Chanc0c050c2015-10-22 16:01:17 -0400723struct bnxt_irq {
724 irq_handler_t handler;
725 unsigned int vector;
Vasundhara Volam56f0fd82017-08-28 13:40:27 -0400726 u8 requested:1;
727 u8 have_cpumask:1;
Michael Chanc0c050c2015-10-22 16:01:17 -0400728 char name[IFNAMSIZ + 2];
Vasundhara Volam56f0fd82017-08-28 13:40:27 -0400729 cpumask_var_t cpu_mask;
Michael Chanc0c050c2015-10-22 16:01:17 -0400730};
731
732#define HWRM_RING_ALLOC_TX 0x1
733#define HWRM_RING_ALLOC_RX 0x2
734#define HWRM_RING_ALLOC_AGG 0x4
735#define HWRM_RING_ALLOC_CMPL 0x8
736
737#define INVALID_STATS_CTX_ID -1
738
Michael Chanc0c050c2015-10-22 16:01:17 -0400739struct bnxt_ring_grp_info {
740 u16 fw_stats_ctx;
741 u16 fw_grp_id;
742 u16 rx_fw_ring_id;
743 u16 agg_fw_ring_id;
744 u16 cp_fw_ring_id;
745};
746
747struct bnxt_vnic_info {
748 u16 fw_vnic_id; /* returned by Chimp during alloc */
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -0400749#define BNXT_MAX_CTX_PER_VNIC 2
750 u16 fw_rss_cos_lb_ctx[BNXT_MAX_CTX_PER_VNIC];
Michael Chanc0c050c2015-10-22 16:01:17 -0400751 u16 fw_l2_ctx_id;
752#define BNXT_MAX_UC_ADDRS 4
753 __le64 fw_l2_filter_id[BNXT_MAX_UC_ADDRS];
754 /* index 0 always dev_addr */
755 u16 uc_filter_count;
756 u8 *uc_list;
757
758 u16 *fw_grp_ids;
Michael Chanc0c050c2015-10-22 16:01:17 -0400759 dma_addr_t rss_table_dma_addr;
760 __le16 *rss_table;
761 dma_addr_t rss_hash_key_dma_addr;
762 u64 *rss_hash_key;
763 u32 rx_mask;
764
765 u8 *mc_list;
766 int mc_list_size;
767 int mc_list_count;
768 dma_addr_t mc_list_mapping;
769#define BNXT_MAX_MC_ADDRS 16
770
771 u32 flags;
772#define BNXT_VNIC_RSS_FLAG 1
773#define BNXT_VNIC_RFS_FLAG 2
774#define BNXT_VNIC_MCAST_FLAG 4
775#define BNXT_VNIC_UCAST_FLAG 8
Michael Chanae10ae72016-12-29 12:13:38 -0500776#define BNXT_VNIC_RFS_NEW_RSS_FLAG 0x10
Michael Chanc0c050c2015-10-22 16:01:17 -0400777};
778
779#if defined(CONFIG_BNXT_SRIOV)
780struct bnxt_vf_info {
781 u16 fw_fid;
782 u8 mac_addr[ETH_ALEN];
783 u16 max_rsscos_ctxs;
784 u16 max_cp_rings;
785 u16 max_tx_rings;
786 u16 max_rx_rings;
Michael Chanb72d4a62015-12-27 18:19:27 -0500787 u16 max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -0400788 u16 max_l2_ctxs;
789 u16 max_irqs;
790 u16 max_vnics;
791 u16 max_stat_ctxs;
792 u16 vlan;
793 u32 flags;
794#define BNXT_VF_QOS 0x1
795#define BNXT_VF_SPOOFCHK 0x2
796#define BNXT_VF_LINK_FORCED 0x4
797#define BNXT_VF_LINK_UP 0x8
798 u32 func_flags; /* func cfg flags */
799 u32 min_tx_rate;
800 u32 max_tx_rate;
801 void *hwrm_cmd_req_addr;
802 dma_addr_t hwrm_cmd_req_dma_addr;
803};
Michael Chan379a80a2015-10-23 15:06:19 -0400804#endif
Michael Chanc0c050c2015-10-22 16:01:17 -0400805
806struct bnxt_pf_info {
807#define BNXT_FIRST_PF_FID 1
808#define BNXT_FIRST_VF_FID 128
Michael Chana58a3e62016-07-01 18:46:20 -0400809 u16 fw_fid;
810 u16 port_id;
Michael Chanc0c050c2015-10-22 16:01:17 -0400811 u8 mac_addr[ETH_ALEN];
812 u16 max_rsscos_ctxs;
813 u16 max_cp_rings;
814 u16 max_tx_rings; /* HW assigned max tx rings for this PF */
Michael Chanc0c050c2015-10-22 16:01:17 -0400815 u16 max_rx_rings; /* HW assigned max rx rings for this PF */
Michael Chanb72d4a62015-12-27 18:19:27 -0500816 u16 max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -0400817 u16 max_irqs;
818 u16 max_l2_ctxs;
819 u16 max_vnics;
820 u16 max_stat_ctxs;
821 u32 first_vf_id;
822 u16 active_vfs;
823 u16 max_vfs;
824 u32 max_encap_records;
825 u32 max_decap_records;
826 u32 max_tx_em_flows;
827 u32 max_tx_wm_flows;
828 u32 max_rx_em_flows;
829 u32 max_rx_wm_flows;
830 unsigned long *vf_event_bmap;
831 u16 hwrm_cmd_req_pages;
832 void *hwrm_cmd_req_addr[4];
833 dma_addr_t hwrm_cmd_req_dma_addr[4];
834 struct bnxt_vf_info *vf;
835};
Michael Chanc0c050c2015-10-22 16:01:17 -0400836
837struct bnxt_ntuple_filter {
838 struct hlist_node hash;
Michael Chana54c4d72016-07-25 12:33:35 -0400839 u8 dst_mac_addr[ETH_ALEN];
Michael Chanc0c050c2015-10-22 16:01:17 -0400840 u8 src_mac_addr[ETH_ALEN];
841 struct flow_keys fkeys;
842 __le64 filter_id;
843 u16 sw_id;
Michael Chana54c4d72016-07-25 12:33:35 -0400844 u8 l2_fltr_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -0400845 u16 rxq;
846 u32 flow_id;
847 unsigned long state;
848#define BNXT_FLTR_VALID 0
849#define BNXT_FLTR_UPDATE 1
850};
851
Michael Chanc0c050c2015-10-22 16:01:17 -0400852struct bnxt_link_info {
Michael Chan03efbec2016-04-11 04:11:11 -0400853 u8 phy_type;
Michael Chanc0c050c2015-10-22 16:01:17 -0400854 u8 media_type;
855 u8 transceiver;
856 u8 phy_addr;
857 u8 phy_link_status;
858#define BNXT_LINK_NO_LINK PORT_PHY_QCFG_RESP_LINK_NO_LINK
859#define BNXT_LINK_SIGNAL PORT_PHY_QCFG_RESP_LINK_SIGNAL
860#define BNXT_LINK_LINK PORT_PHY_QCFG_RESP_LINK_LINK
861 u8 wire_speed;
862 u8 loop_back;
863 u8 link_up;
864 u8 duplex;
Michael Chanacb20052017-07-24 12:34:20 -0400865#define BNXT_LINK_DUPLEX_HALF PORT_PHY_QCFG_RESP_DUPLEX_STATE_HALF
866#define BNXT_LINK_DUPLEX_FULL PORT_PHY_QCFG_RESP_DUPLEX_STATE_FULL
Michael Chanc0c050c2015-10-22 16:01:17 -0400867 u8 pause;
868#define BNXT_LINK_PAUSE_TX PORT_PHY_QCFG_RESP_PAUSE_TX
869#define BNXT_LINK_PAUSE_RX PORT_PHY_QCFG_RESP_PAUSE_RX
870#define BNXT_LINK_PAUSE_BOTH (PORT_PHY_QCFG_RESP_PAUSE_RX | \
871 PORT_PHY_QCFG_RESP_PAUSE_TX)
Michael Chan32773602016-03-07 15:38:42 -0500872 u8 lp_pause;
Michael Chanc0c050c2015-10-22 16:01:17 -0400873 u8 auto_pause_setting;
874 u8 force_pause_setting;
875 u8 duplex_setting;
876 u8 auto_mode;
877#define BNXT_AUTO_MODE(mode) ((mode) > BNXT_LINK_AUTO_NONE && \
878 (mode) <= BNXT_LINK_AUTO_MSK)
879#define BNXT_LINK_AUTO_NONE PORT_PHY_QCFG_RESP_AUTO_MODE_NONE
880#define BNXT_LINK_AUTO_ALLSPDS PORT_PHY_QCFG_RESP_AUTO_MODE_ALL_SPEEDS
881#define BNXT_LINK_AUTO_ONESPD PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_SPEED
882#define BNXT_LINK_AUTO_ONEORBELOW PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_OR_BELOW
Michael Chan11f15ed2016-04-05 14:08:55 -0400883#define BNXT_LINK_AUTO_MSK PORT_PHY_QCFG_RESP_AUTO_MODE_SPEED_MASK
Michael Chanc0c050c2015-10-22 16:01:17 -0400884#define PHY_VER_LEN 3
885 u8 phy_ver[PHY_VER_LEN];
886 u16 link_speed;
887#define BNXT_LINK_SPEED_100MB PORT_PHY_QCFG_RESP_LINK_SPEED_100MB
888#define BNXT_LINK_SPEED_1GB PORT_PHY_QCFG_RESP_LINK_SPEED_1GB
889#define BNXT_LINK_SPEED_2GB PORT_PHY_QCFG_RESP_LINK_SPEED_2GB
890#define BNXT_LINK_SPEED_2_5GB PORT_PHY_QCFG_RESP_LINK_SPEED_2_5GB
891#define BNXT_LINK_SPEED_10GB PORT_PHY_QCFG_RESP_LINK_SPEED_10GB
892#define BNXT_LINK_SPEED_20GB PORT_PHY_QCFG_RESP_LINK_SPEED_20GB
893#define BNXT_LINK_SPEED_25GB PORT_PHY_QCFG_RESP_LINK_SPEED_25GB
894#define BNXT_LINK_SPEED_40GB PORT_PHY_QCFG_RESP_LINK_SPEED_40GB
895#define BNXT_LINK_SPEED_50GB PORT_PHY_QCFG_RESP_LINK_SPEED_50GB
Deepak Khungar38a21b32017-04-21 20:11:24 -0400896#define BNXT_LINK_SPEED_100GB PORT_PHY_QCFG_RESP_LINK_SPEED_100GB
Michael Chanc0c050c2015-10-22 16:01:17 -0400897 u16 support_speeds;
Michael Chan68515a12016-12-29 12:13:34 -0500898 u16 auto_link_speeds; /* fw adv setting */
Michael Chanc0c050c2015-10-22 16:01:17 -0400899#define BNXT_LINK_SPEED_MSK_100MB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MB
900#define BNXT_LINK_SPEED_MSK_1GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GB
901#define BNXT_LINK_SPEED_MSK_2GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2GB
902#define BNXT_LINK_SPEED_MSK_10GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10GB
903#define BNXT_LINK_SPEED_MSK_2_5GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2_5GB
904#define BNXT_LINK_SPEED_MSK_20GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_20GB
905#define BNXT_LINK_SPEED_MSK_25GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_25GB
906#define BNXT_LINK_SPEED_MSK_40GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_40GB
907#define BNXT_LINK_SPEED_MSK_50GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_50GB
Deepak Khungar38a21b32017-04-21 20:11:24 -0400908#define BNXT_LINK_SPEED_MSK_100GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100GB
Michael Chan93ed8112016-06-13 02:25:37 -0400909 u16 support_auto_speeds;
Michael Chan32773602016-03-07 15:38:42 -0500910 u16 lp_auto_link_speeds;
Michael Chanc0c050c2015-10-22 16:01:17 -0400911 u16 force_link_speed;
912 u32 preemphasis;
Ajit Khaparde42ee18f2016-05-15 03:04:44 -0400913 u8 module_status;
Michael Chane70c7522017-02-12 19:18:16 -0500914 u16 fec_cfg;
915#define BNXT_FEC_AUTONEG PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_ENABLED
916#define BNXT_FEC_ENC_BASE_R PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_ENABLED
917#define BNXT_FEC_ENC_RS PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_ENABLED
Michael Chanc0c050c2015-10-22 16:01:17 -0400918
919 /* copy of requested setting from ethtool cmd */
920 u8 autoneg;
921#define BNXT_AUTONEG_SPEED 1
922#define BNXT_AUTONEG_FLOW_CTRL 2
923 u8 req_duplex;
924 u8 req_flow_ctrl;
925 u16 req_link_speed;
Michael Chan68515a12016-12-29 12:13:34 -0500926 u16 advertising; /* user adv setting */
Michael Chanc0c050c2015-10-22 16:01:17 -0400927 bool force_link_chng;
Michael Chan4bb13ab2016-04-05 14:09:01 -0400928
Michael Chanc0c050c2015-10-22 16:01:17 -0400929 /* a copy of phy_qcfg output used to report link
930 * info to VF
931 */
932 struct hwrm_port_phy_qcfg_output phy_qcfg_resp;
933};
934
935#define BNXT_MAX_QUEUE 8
936
937struct bnxt_queue_info {
938 u8 queue_id;
939 u8 queue_profile;
940};
941
Michael Chan5ad2cbe2017-01-13 01:32:03 -0500942#define BNXT_MAX_LED 4
943
944struct bnxt_led_info {
945 u8 led_id;
946 u8 led_type;
947 u8 led_group_id;
948 u8 unused;
949 __le16 led_state_caps;
950#define BNXT_LED_ALT_BLINK_CAP(x) ((x) & \
951 cpu_to_le16(PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_ALT_SUPPORTED))
952
953 __le16 led_color_caps;
954};
955
Michael Chaneb513652017-04-04 18:14:12 -0400956#define BNXT_MAX_TEST 8
957
958struct bnxt_test_info {
959 u8 offline_mask;
960 u16 timeout;
961 char string[BNXT_MAX_TEST][ETH_GSTRING_LEN];
962};
963
Jeffrey Huang11809492015-11-05 16:25:49 -0500964#define BNXT_GRCPF_REG_WINDOW_BASE_OUT 0x400
965#define BNXT_CAG_REG_LEGACY_INT_STATUS 0x4014
966#define BNXT_CAG_REG_BASE 0x300000
967
Sathya Perla5a84acb2017-10-26 11:51:31 -0400968struct bnxt_tc_flow_stats {
969 u64 packets;
970 u64 bytes;
971};
972
Sathya Perla2ae74082017-08-28 13:40:33 -0400973struct bnxt_tc_info {
974 bool enabled;
975
976 /* hash table to store TC offloaded flows */
977 struct rhashtable flow_table;
978 struct rhashtable_params flow_ht_params;
979
980 /* hash table to store L2 keys of TC flows */
981 struct rhashtable l2_table;
982 struct rhashtable_params l2_ht_params;
Sathya Perla8c95f772017-10-26 11:51:29 -0400983 /* hash table to store L2 keys for TC tunnel decap */
984 struct rhashtable decap_l2_table;
985 struct rhashtable_params decap_l2_ht_params;
986 /* hash table to store tunnel decap entries */
987 struct rhashtable decap_table;
988 struct rhashtable_params decap_ht_params;
989 /* hash table to store tunnel encap entries */
990 struct rhashtable encap_table;
991 struct rhashtable_params encap_ht_params;
Sathya Perla2ae74082017-08-28 13:40:33 -0400992
993 /* lock to atomically add/del an l2 node when a flow is
994 * added or deleted.
995 */
996 struct mutex lock;
997
Sathya Perla5a84acb2017-10-26 11:51:31 -0400998 /* Fields used for batching stats query */
999 struct rhashtable_iter iter;
1000#define BNXT_FLOW_STATS_BATCH_MAX 10
1001 struct bnxt_tc_stats_batch {
1002 void *flow_node;
1003 struct bnxt_tc_flow_stats hw_stats;
1004 } stats_batch[BNXT_FLOW_STATS_BATCH_MAX];
1005
Sathya Perla2ae74082017-08-28 13:40:33 -04001006 /* Stat counter mask (width) */
1007 u64 bytes_mask;
1008 u64 packets_mask;
1009};
1010
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04001011struct bnxt_vf_rep_stats {
1012 u64 packets;
1013 u64 bytes;
1014 u64 dropped;
1015};
1016
1017struct bnxt_vf_rep {
1018 struct bnxt *bp;
1019 struct net_device *dev;
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001020 struct metadata_dst *dst;
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04001021 u16 vf_idx;
1022 u16 tx_cfa_action;
1023 u16 rx_cfa_code;
1024
1025 struct bnxt_vf_rep_stats rx_stats;
1026 struct bnxt_vf_rep_stats tx_stats;
1027};
1028
Michael Chanc0c050c2015-10-22 16:01:17 -04001029struct bnxt {
1030 void __iomem *bar0;
1031 void __iomem *bar1;
1032 void __iomem *bar2;
1033
1034 u32 reg_base;
Michael Chan659c8052016-06-13 02:25:33 -04001035 u16 chip_num;
1036#define CHIP_NUM_57301 0x16c8
1037#define CHIP_NUM_57302 0x16c9
1038#define CHIP_NUM_57304 0x16ca
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04001039#define CHIP_NUM_58700 0x16cd
Michael Chan659c8052016-06-13 02:25:33 -04001040#define CHIP_NUM_57402 0x16d0
1041#define CHIP_NUM_57404 0x16d1
1042#define CHIP_NUM_57406 0x16d2
Michael Chan3284f9e2017-05-29 19:06:07 -04001043#define CHIP_NUM_57407 0x16d5
Michael Chan659c8052016-06-13 02:25:33 -04001044
1045#define CHIP_NUM_57311 0x16ce
1046#define CHIP_NUM_57312 0x16cf
1047#define CHIP_NUM_57314 0x16df
Michael Chan3284f9e2017-05-29 19:06:07 -04001048#define CHIP_NUM_57317 0x16e0
Michael Chan659c8052016-06-13 02:25:33 -04001049#define CHIP_NUM_57412 0x16d6
1050#define CHIP_NUM_57414 0x16d7
1051#define CHIP_NUM_57416 0x16d8
1052#define CHIP_NUM_57417 0x16d9
Michael Chan3284f9e2017-05-29 19:06:07 -04001053#define CHIP_NUM_57412L 0x16da
1054#define CHIP_NUM_57414L 0x16db
1055
1056#define CHIP_NUM_5745X 0xd730
Michael Chan659c8052016-06-13 02:25:33 -04001057
Ray Jui4a581392017-08-28 13:40:28 -04001058#define CHIP_NUM_58802 0xd802
Ray Jui8ed693b2017-10-26 11:51:20 -04001059#define CHIP_NUM_58804 0xd804
Ray Jui4a581392017-08-28 13:40:28 -04001060#define CHIP_NUM_58808 0xd808
1061
Michael Chan659c8052016-06-13 02:25:33 -04001062#define BNXT_CHIP_NUM_5730X(chip_num) \
1063 ((chip_num) >= CHIP_NUM_57301 && \
1064 (chip_num) <= CHIP_NUM_57304)
1065
1066#define BNXT_CHIP_NUM_5740X(chip_num) \
Michael Chan3284f9e2017-05-29 19:06:07 -04001067 (((chip_num) >= CHIP_NUM_57402 && \
1068 (chip_num) <= CHIP_NUM_57406) || \
1069 (chip_num) == CHIP_NUM_57407)
Michael Chan659c8052016-06-13 02:25:33 -04001070
1071#define BNXT_CHIP_NUM_5731X(chip_num) \
1072 ((chip_num) == CHIP_NUM_57311 || \
1073 (chip_num) == CHIP_NUM_57312 || \
Michael Chan3284f9e2017-05-29 19:06:07 -04001074 (chip_num) == CHIP_NUM_57314 || \
1075 (chip_num) == CHIP_NUM_57317)
Michael Chan659c8052016-06-13 02:25:33 -04001076
1077#define BNXT_CHIP_NUM_5741X(chip_num) \
1078 ((chip_num) >= CHIP_NUM_57412 && \
Michael Chan3284f9e2017-05-29 19:06:07 -04001079 (chip_num) <= CHIP_NUM_57414L)
1080
1081#define BNXT_CHIP_NUM_58700(chip_num) \
1082 ((chip_num) == CHIP_NUM_58700)
1083
1084#define BNXT_CHIP_NUM_5745X(chip_num) \
1085 ((chip_num) == CHIP_NUM_5745X)
Michael Chan659c8052016-06-13 02:25:33 -04001086
1087#define BNXT_CHIP_NUM_57X0X(chip_num) \
1088 (BNXT_CHIP_NUM_5730X(chip_num) || BNXT_CHIP_NUM_5740X(chip_num))
1089
1090#define BNXT_CHIP_NUM_57X1X(chip_num) \
1091 (BNXT_CHIP_NUM_5731X(chip_num) || BNXT_CHIP_NUM_5741X(chip_num))
Michael Chanc0c050c2015-10-22 16:01:17 -04001092
Ray Jui4a581392017-08-28 13:40:28 -04001093#define BNXT_CHIP_NUM_588XX(chip_num) \
1094 ((chip_num) == CHIP_NUM_58802 || \
Ray Jui8ed693b2017-10-26 11:51:20 -04001095 (chip_num) == CHIP_NUM_58804 || \
Ray Jui4a581392017-08-28 13:40:28 -04001096 (chip_num) == CHIP_NUM_58808)
1097
Michael Chanc0c050c2015-10-22 16:01:17 -04001098 struct net_device *dev;
1099 struct pci_dev *pdev;
1100
1101 atomic_t intr_sem;
1102
1103 u32 flags;
1104 #define BNXT_FLAG_DCB_ENABLED 0x1
1105 #define BNXT_FLAG_VF 0x2
1106 #define BNXT_FLAG_LRO 0x4
Michael Chand1611c32015-10-25 22:27:57 -04001107#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -04001108 #define BNXT_FLAG_GRO 0x8
Michael Chand1611c32015-10-25 22:27:57 -04001109#else
1110 /* Cannot support hardware GRO if CONFIG_INET is not set */
1111 #define BNXT_FLAG_GRO 0x0
1112#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04001113 #define BNXT_FLAG_TPA (BNXT_FLAG_LRO | BNXT_FLAG_GRO)
1114 #define BNXT_FLAG_JUMBO 0x10
1115 #define BNXT_FLAG_STRIP_VLAN 0x20
1116 #define BNXT_FLAG_AGG_RINGS (BNXT_FLAG_JUMBO | BNXT_FLAG_GRO | \
1117 BNXT_FLAG_LRO)
1118 #define BNXT_FLAG_USING_MSIX 0x40
1119 #define BNXT_FLAG_MSIX_CAP 0x80
1120 #define BNXT_FLAG_RFS 0x100
Michael Chan6e6c5a52016-01-02 23:45:02 -05001121 #define BNXT_FLAG_SHARED_RINGS 0x200
Michael Chan3bdf56c2016-03-07 15:38:45 -05001122 #define BNXT_FLAG_PORT_STATS 0x400
Michael Chan87da7f72016-11-16 21:13:09 -05001123 #define BNXT_FLAG_UDP_RSS_CAP 0x800
Michael Chan170ce012016-04-05 14:08:57 -04001124 #define BNXT_FLAG_EEE_CAP 0x1000
Michael Chan8fdefd62016-12-29 12:13:36 -05001125 #define BNXT_FLAG_NEW_RSS_CAP 0x2000
Michael Chanc1ef1462017-04-04 18:14:07 -04001126 #define BNXT_FLAG_WOL_CAP 0x4000
Michael Chane4060d32016-12-07 00:26:19 -05001127 #define BNXT_FLAG_ROCEV1_CAP 0x8000
1128 #define BNXT_FLAG_ROCEV2_CAP 0x10000
1129 #define BNXT_FLAG_ROCE_CAP (BNXT_FLAG_ROCEV1_CAP | \
1130 BNXT_FLAG_ROCEV2_CAP)
Michael Chanbdbd1eb2016-12-29 12:13:43 -05001131 #define BNXT_FLAG_NO_AGG_RINGS 0x20000
Michael Chanc61fb992017-02-06 16:55:36 -05001132 #define BNXT_FLAG_RX_PAGE_MODE 0x40000
Michael Chanbc39f882017-03-08 18:44:34 -05001133 #define BNXT_FLAG_FW_LLDP_AGENT 0x80000
Deepak Khungar9e54e322017-04-21 20:11:26 -04001134 #define BNXT_FLAG_MULTI_HOST 0x100000
Deepak Khungare605db82017-05-29 19:06:04 -04001135 #define BNXT_FLAG_SHORT_CMD 0x200000
Michael Chan434c9752017-05-29 19:06:08 -04001136 #define BNXT_FLAG_DOUBLE_DB 0x400000
Michael Chan9315edc2017-07-24 12:34:25 -04001137 #define BNXT_FLAG_FW_DCBX_AGENT 0x800000
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04001138 #define BNXT_FLAG_CHIP_NITRO_A0 0x1000000
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05001139 #define BNXT_FLAG_DIM 0x2000000
Michael Chan6e6c5a52016-01-02 23:45:02 -05001140
Michael Chanc0c050c2015-10-22 16:01:17 -04001141 #define BNXT_FLAG_ALL_CONFIG_FEATS (BNXT_FLAG_TPA | \
1142 BNXT_FLAG_RFS | \
1143 BNXT_FLAG_STRIP_VLAN)
1144
1145#define BNXT_PF(bp) (!((bp)->flags & BNXT_FLAG_VF))
1146#define BNXT_VF(bp) ((bp)->flags & BNXT_FLAG_VF)
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04001147#define BNXT_NPAR(bp) ((bp)->port_partition_type)
Deepak Khungar9e54e322017-04-21 20:11:26 -04001148#define BNXT_MH(bp) ((bp)->flags & BNXT_FLAG_MULTI_HOST)
1149#define BNXT_SINGLE_PF(bp) (BNXT_PF(bp) && !BNXT_NPAR(bp) && !BNXT_MH(bp))
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04001150#define BNXT_CHIP_TYPE_NITRO_A0(bp) ((bp)->flags & BNXT_FLAG_CHIP_NITRO_A0)
Michael Chanc61fb992017-02-06 16:55:36 -05001151#define BNXT_RX_PAGE_MODE(bp) ((bp)->flags & BNXT_FLAG_RX_PAGE_MODE)
Michael Chanc0c050c2015-10-22 16:01:17 -04001152
Michael Chan3284f9e2017-05-29 19:06:07 -04001153/* Chip class phase 4 and later */
1154#define BNXT_CHIP_P4_PLUS(bp) \
1155 (BNXT_CHIP_NUM_57X1X((bp)->chip_num) || \
1156 BNXT_CHIP_NUM_5745X((bp)->chip_num) || \
Ray Jui4a581392017-08-28 13:40:28 -04001157 BNXT_CHIP_NUM_588XX((bp)->chip_num) || \
Michael Chan3284f9e2017-05-29 19:06:07 -04001158 (BNXT_CHIP_NUM_58700((bp)->chip_num) && \
1159 !BNXT_CHIP_TYPE_NITRO_A0(bp)))
1160
Michael Chana588e452016-12-07 00:26:21 -05001161 struct bnxt_en_dev *edev;
1162 struct bnxt_en_dev * (*ulp_probe)(struct net_device *);
1163
Michael Chanc0c050c2015-10-22 16:01:17 -04001164 struct bnxt_napi **bnapi;
1165
Michael Chanb6ab4b02016-01-02 23:44:59 -05001166 struct bnxt_rx_ring_info *rx_ring;
1167 struct bnxt_tx_ring_info *tx_ring;
Michael Chana960dec2017-02-06 16:55:39 -05001168 u16 *tx_ring_map;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001169
Michael Chan309369c2016-06-13 02:25:34 -04001170 struct sk_buff * (*gro_func)(struct bnxt_tpa_info *, int, int,
1171 struct sk_buff *);
1172
Michael Chan6bb19472017-02-06 16:55:32 -05001173 struct sk_buff * (*rx_skb_func)(struct bnxt *,
1174 struct bnxt_rx_ring_info *,
1175 u16, void *, u8 *, dma_addr_t,
1176 unsigned int);
1177
Michael Chanc0c050c2015-10-22 16:01:17 -04001178 u32 rx_buf_size;
1179 u32 rx_buf_use_size; /* useable size */
Michael Chanb3dba772017-02-06 16:55:35 -05001180 u16 rx_offset;
1181 u16 rx_dma_offset;
Michael Chan745fc052017-02-06 16:55:34 -05001182 enum dma_data_direction rx_dir;
Michael Chanc0c050c2015-10-22 16:01:17 -04001183 u32 rx_ring_size;
1184 u32 rx_agg_ring_size;
1185 u32 rx_copy_thresh;
1186 u32 rx_ring_mask;
1187 u32 rx_agg_ring_mask;
1188 int rx_nr_pages;
1189 int rx_agg_nr_pages;
1190 int rx_nr_rings;
1191 int rsscos_nr_ctxs;
1192
1193 u32 tx_ring_size;
1194 u32 tx_ring_mask;
1195 int tx_nr_pages;
1196 int tx_nr_rings;
1197 int tx_nr_rings_per_tc;
Michael Chan5f449242017-02-06 16:55:40 -05001198 int tx_nr_rings_xdp;
Michael Chan98fdbe72017-08-28 13:40:26 -04001199 int tx_reserved_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04001200
1201 int tx_wake_thresh;
1202 int tx_push_thresh;
1203 int tx_push_size;
1204
1205 u32 cp_ring_size;
1206 u32 cp_ring_mask;
1207 u32 cp_bit;
1208 int cp_nr_pages;
1209 int cp_nr_rings;
1210
1211 int num_stat_ctxs;
Michael Chanb81a90d2016-01-02 23:45:01 -05001212
1213 /* grp_info indexed by completion ring index */
Michael Chanc0c050c2015-10-22 16:01:17 -04001214 struct bnxt_ring_grp_info *grp_info;
1215 struct bnxt_vnic_info *vnic_info;
1216 int nr_vnics;
Michael Chan87da7f72016-11-16 21:13:09 -05001217 u32 rss_hash_cfg;
Michael Chanc0c050c2015-10-22 16:01:17 -04001218
Michael Chan7eb9bb32017-10-26 11:51:25 -04001219 u16 max_mtu;
Michael Chanc0c050c2015-10-22 16:01:17 -04001220 u8 max_tc;
Michael Chan87c374d2016-12-02 21:17:16 -05001221 u8 max_lltc; /* lossless TCs */
Michael Chanc0c050c2015-10-22 16:01:17 -04001222 struct bnxt_queue_info q_info[BNXT_MAX_QUEUE];
1223
1224 unsigned int current_interval;
Michael Chan3bdf56c2016-03-07 15:38:45 -05001225#define BNXT_TIMER_INTERVAL HZ
Michael Chanc0c050c2015-10-22 16:01:17 -04001226
1227 struct timer_list timer;
1228
Michael Chancaefe522015-12-09 19:35:42 -05001229 unsigned long state;
1230#define BNXT_STATE_OPEN 0
Michael Chan4cebdce2015-12-09 19:35:43 -05001231#define BNXT_STATE_IN_SP_TASK 1
Michael Chanf9b76eb2017-07-11 13:05:34 -04001232#define BNXT_STATE_READ_STATS 2
Michael Chanc0c050c2015-10-22 16:01:17 -04001233
1234 struct bnxt_irq *irq_tbl;
Michael Chan78095922016-12-07 00:26:16 -05001235 int total_irqs;
Michael Chanc0c050c2015-10-22 16:01:17 -04001236 u8 mac_addr[ETH_ALEN];
1237
Michael Chan7df4ae92016-12-02 21:17:17 -05001238#ifdef CONFIG_BNXT_DCB
1239 struct ieee_pfc *ieee_pfc;
1240 struct ieee_ets *ieee_ets;
1241 u8 dcbx_cap;
1242 u8 default_pri;
1243#endif /* CONFIG_BNXT_DCB */
1244
Michael Chanc0c050c2015-10-22 16:01:17 -04001245 u32 msg_enable;
1246
Michael Chan11f15ed2016-04-05 14:08:55 -04001247 u32 hwrm_spec_code;
Michael Chanc0c050c2015-10-22 16:01:17 -04001248 u16 hwrm_cmd_seq;
1249 u32 hwrm_intr_seq_id;
Deepak Khungare605db82017-05-29 19:06:04 -04001250 void *hwrm_short_cmd_req_addr;
1251 dma_addr_t hwrm_short_cmd_req_dma_addr;
Michael Chanc0c050c2015-10-22 16:01:17 -04001252 void *hwrm_cmd_resp_addr;
1253 dma_addr_t hwrm_cmd_resp_dma_addr;
1254 void *hwrm_dbg_resp_addr;
1255 dma_addr_t hwrm_dbg_resp_dma_addr;
1256#define HWRM_DBG_REG_BUF_SIZE 128
Michael Chan3bdf56c2016-03-07 15:38:45 -05001257
1258 struct rx_port_stats *hw_rx_port_stats;
1259 struct tx_port_stats *hw_tx_port_stats;
1260 dma_addr_t hw_rx_port_stats_map;
1261 dma_addr_t hw_tx_port_stats_map;
1262 int hw_port_stats_size;
1263
Michael Chane6ef2692016-03-28 19:46:05 -04001264 u16 hwrm_max_req_len;
Michael Chanff4fe812016-02-26 04:00:04 -05001265 int hwrm_cmd_timeout;
Michael Chanc0c050c2015-10-22 16:01:17 -04001266 struct mutex hwrm_cmd_lock; /* serialize hwrm messages */
1267 struct hwrm_ver_get_output ver_resp;
1268#define FW_VER_STR_LEN 32
1269#define BC_HWRM_STR_LEN 21
1270#define PHY_VER_STR_LEN (FW_VER_STR_LEN - BC_HWRM_STR_LEN)
1271 char fw_ver_str[FW_VER_STR_LEN];
1272 __be16 vxlan_port;
1273 u8 vxlan_port_cnt;
1274 __le16 vxlan_fw_dst_port_id;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07001275 __be16 nge_port;
Michael Chanc0c050c2015-10-22 16:01:17 -04001276 u8 nge_port_cnt;
1277 __le16 nge_fw_dst_port_id;
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04001278 u8 port_partition_type;
Michael Chand5430d32017-08-28 13:40:31 -04001279 u8 port_count;
Michael Chan32e8239c2017-07-24 12:34:21 -04001280 u16 br_mode;
Michael Chandfc9c942016-02-26 04:00:03 -05001281
Michael Chan18775aa2017-10-26 11:51:27 -04001282 struct bnxt_coal rx_coal;
1283 struct bnxt_coal tx_coal;
Michael Chanc0c050c2015-10-22 16:01:17 -04001284
1285#define BNXT_USEC_TO_COAL_TIMER(x) ((x) * 25 / 2)
Michael Chanc0c050c2015-10-22 16:01:17 -04001286
Michael Chan51f30782016-07-01 18:46:29 -04001287 u32 stats_coal_ticks;
1288#define BNXT_DEF_STATS_COAL_TICKS 1000000
1289#define BNXT_MIN_STATS_COAL_TICKS 250000
1290#define BNXT_MAX_STATS_COAL_TICKS 1000000
1291
Michael Chanc0c050c2015-10-22 16:01:17 -04001292 struct work_struct sp_task;
1293 unsigned long sp_event;
1294#define BNXT_RX_MASK_SP_EVENT 0
1295#define BNXT_RX_NTP_FLTR_SP_EVENT 1
1296#define BNXT_LINK_CHNG_SP_EVENT 2
Jeffrey Huangc5d77742015-11-05 16:25:47 -05001297#define BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT 3
1298#define BNXT_VXLAN_ADD_PORT_SP_EVENT 4
1299#define BNXT_VXLAN_DEL_PORT_SP_EVENT 5
1300#define BNXT_RESET_TASK_SP_EVENT 6
1301#define BNXT_RST_RING_SP_EVENT 7
Jeffrey Huang19241362016-02-26 04:00:00 -05001302#define BNXT_HWRM_PF_UNLOAD_SP_EVENT 8
Michael Chan3bdf56c2016-03-07 15:38:45 -05001303#define BNXT_PERIODIC_STATS_SP_EVENT 9
Michael Chan4bb13ab2016-04-05 14:09:01 -04001304#define BNXT_HWRM_PORT_MODULE_SP_EVENT 10
Michael Chanfc0f1922016-06-13 02:25:30 -04001305#define BNXT_RESET_TASK_SILENT_SP_EVENT 11
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07001306#define BNXT_GENEVE_ADD_PORT_SP_EVENT 12
1307#define BNXT_GENEVE_DEL_PORT_SP_EVENT 13
Michael Chan286ef9d2016-11-16 21:13:08 -05001308#define BNXT_LINK_SPEED_CHNG_SP_EVENT 14
Sathya Perla5a84acb2017-10-26 11:51:31 -04001309#define BNXT_FLOW_STATS_SP_EVENT 15
Michael Chanc0c050c2015-10-22 16:01:17 -04001310
Michael Chan379a80a2015-10-23 15:06:19 -04001311 struct bnxt_pf_info pf;
Michael Chanc0c050c2015-10-22 16:01:17 -04001312#ifdef CONFIG_BNXT_SRIOV
1313 int nr_vfs;
Michael Chanc0c050c2015-10-22 16:01:17 -04001314 struct bnxt_vf_info vf;
1315 wait_queue_head_t sriov_cfg_wait;
1316 bool sriov_cfg;
1317#define BNXT_SRIOV_CFG_WAIT_TMO msecs_to_jiffies(10000)
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04001318
1319 /* lock to protect VF-rep creation/cleanup via
1320 * multiple paths such as ->sriov_configure() and
1321 * devlink ->eswitch_mode_set()
1322 */
1323 struct mutex sriov_lock;
Michael Chanc0c050c2015-10-22 16:01:17 -04001324#endif
1325
1326#define BNXT_NTP_FLTR_MAX_FLTR 4096
1327#define BNXT_NTP_FLTR_HASH_SIZE 512
1328#define BNXT_NTP_FLTR_HASH_MASK (BNXT_NTP_FLTR_HASH_SIZE - 1)
1329 struct hlist_head ntp_fltr_hash_tbl[BNXT_NTP_FLTR_HASH_SIZE];
1330 spinlock_t ntp_fltr_lock; /* for hash table add, del */
1331
1332 unsigned long *ntp_fltr_bmap;
1333 int ntp_fltr_count;
1334
Michael Chane2dc9b62017-10-13 21:09:30 -04001335 /* To protect link related settings during link changes and
1336 * ethtool settings changes.
1337 */
1338 struct mutex link_lock;
Michael Chanc0c050c2015-10-22 16:01:17 -04001339 struct bnxt_link_info link_info;
Michael Chan170ce012016-04-05 14:08:57 -04001340 struct ethtool_eee eee;
1341 u32 lpi_tmr_lo;
1342 u32 lpi_tmr_hi;
Michael Chan5ad2cbe2017-01-13 01:32:03 -05001343
Michael Chaneb513652017-04-04 18:14:12 -04001344 u8 num_tests;
1345 struct bnxt_test_info *test_info;
1346
Michael Chanc1ef1462017-04-04 18:14:07 -04001347 u8 wol_filter_id;
1348 u8 wol;
1349
Michael Chan5ad2cbe2017-01-13 01:32:03 -05001350 u8 num_leds;
1351 struct bnxt_led_info leds[BNXT_MAX_LED];
Michael Chanc6d30e82017-02-06 16:55:42 -05001352
1353 struct bpf_prog *xdp_prog;
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04001354
1355 /* devlink interface and vf-rep structs */
1356 struct devlink *dl;
1357 enum devlink_eswitch_mode eswitch_mode;
1358 struct bnxt_vf_rep **vf_reps; /* array of vf-rep ptrs */
1359 u16 *cfa_code_map; /* cfa_code -> vf_idx map */
Sathya Perlacd663582017-10-26 11:51:32 -04001360 struct bnxt_tc_info *tc_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04001361};
1362
Michael Chanc77192f2016-12-02 21:17:18 -05001363#define BNXT_RX_STATS_OFFSET(counter) \
1364 (offsetof(struct rx_port_stats, counter) / 8)
1365
1366#define BNXT_TX_STATS_OFFSET(counter) \
1367 ((offsetof(struct tx_port_stats, counter) + \
1368 sizeof(struct rx_port_stats) + 512) / 8)
1369
Ajit Khaparde42ee18f2016-05-15 03:04:44 -04001370#define I2C_DEV_ADDR_A0 0xa0
1371#define I2C_DEV_ADDR_A2 0xa2
1372#define SFP_EEPROM_SFF_8472_COMP_ADDR 0x5e
1373#define SFP_EEPROM_SFF_8472_COMP_SIZE 1
1374#define SFF_MODULE_ID_SFP 0x3
1375#define SFF_MODULE_ID_QSFP 0xc
1376#define SFF_MODULE_ID_QSFP_PLUS 0xd
1377#define SFF_MODULE_ID_QSFP28 0x11
1378#define BNXT_MAX_PHY_I2C_RESP_SIZE 64
1379
Michael Chan38413402017-02-06 16:55:43 -05001380static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
1381{
1382 /* Tell compiler to fetch tx indices from memory. */
1383 barrier();
1384
1385 return bp->tx_ring_size -
1386 ((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
1387}
1388
Michael Chan434c9752017-05-29 19:06:08 -04001389/* For TX and RX ring doorbells */
1390static inline void bnxt_db_write(struct bnxt *bp, void __iomem *db, u32 val)
1391{
1392 writel(val, db);
1393 if (bp->flags & BNXT_FLAG_DOUBLE_DB)
1394 writel(val, db);
1395}
1396
Michael Chan38413402017-02-06 16:55:43 -05001397extern const u16 bnxt_lhint_arr[];
1398
1399int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1400 u16 prod, gfp_t gfp);
Michael Chanc6d30e82017-02-06 16:55:42 -05001401void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data);
1402void bnxt_set_tpa_flags(struct bnxt *bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04001403void bnxt_set_ring_params(struct bnxt *);
Michael Chanc61fb992017-02-06 16:55:36 -05001404int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode);
Michael Chanc0c050c2015-10-22 16:01:17 -04001405void bnxt_hwrm_cmd_hdr_init(struct bnxt *, void *, u16, u16, u16);
1406int _hwrm_send_message(struct bnxt *, void *, u32, int);
Michael Chancc72f3b2017-10-13 21:09:33 -04001407int _hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 len, int timeout);
Michael Chanc0c050c2015-10-22 16:01:17 -04001408int hwrm_send_message(struct bnxt *, void *, u32, int);
Michael Chan90e209212016-02-26 04:00:08 -05001409int hwrm_send_message_silent(struct bnxt *, void *, u32, int);
Michael Chana1653b12016-12-07 00:26:20 -05001410int bnxt_hwrm_func_rgtr_async_events(struct bnxt *bp, unsigned long *bmap,
1411 int bmap_size);
Michael Chana588e452016-12-07 00:26:21 -05001412int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id);
Michael Chan391be5c2016-12-29 12:13:41 -05001413int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04001414int bnxt_hwrm_set_coal(struct bnxt *);
Michael Chane4060d32016-12-07 00:26:19 -05001415unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp);
Michael Chana588e452016-12-07 00:26:21 -05001416void bnxt_set_max_func_stat_ctxs(struct bnxt *bp, unsigned int max);
Michael Chane4060d32016-12-07 00:26:19 -05001417unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp);
Michael Chana588e452016-12-07 00:26:21 -05001418void bnxt_set_max_func_cp_rings(struct bnxt *bp, unsigned int max);
Michael Chan33c26572016-12-07 00:26:15 -05001419void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max);
Michael Chan7df4ae92016-12-02 21:17:17 -05001420void bnxt_tx_disable(struct bnxt *bp);
1421void bnxt_tx_enable(struct bnxt *bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04001422int bnxt_hwrm_set_pause(struct bnxt *);
Michael Chan939f7f02016-04-05 14:08:58 -04001423int bnxt_hwrm_set_link_setting(struct bnxt *, bool, bool);
Michael Chan5282db62017-04-04 18:14:10 -04001424int bnxt_hwrm_alloc_wol_fltr(struct bnxt *bp);
1425int bnxt_hwrm_free_wol_fltr(struct bnxt *bp);
Rob Swindell5ac67d82016-09-19 03:58:03 -04001426int bnxt_hwrm_fw_set_time(struct bnxt *);
Michael Chanc0c050c2015-10-22 16:01:17 -04001427int bnxt_open_nic(struct bnxt *, bool, bool);
Michael Chanf7dc1ea2017-04-04 18:14:13 -04001428int bnxt_half_open_nic(struct bnxt *bp);
1429void bnxt_half_close_nic(struct bnxt *bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04001430int bnxt_close_nic(struct bnxt *, bool, bool);
Michael Chan98fdbe72017-08-28 13:40:26 -04001431int bnxt_check_rings(struct bnxt *bp, int tx, int rx, bool sh, int tcs,
1432 int tx_xdp);
Michael Chanc5e3deb2016-12-02 21:17:15 -05001433int bnxt_setup_mq_tc(struct net_device *dev, u8 tc);
Michael Chan6e6c5a52016-01-02 23:45:02 -05001434int bnxt_get_max_rings(struct bnxt *, int *, int *, bool);
Michael Chan7b08f662016-12-07 00:26:18 -05001435void bnxt_restore_pf_fw_resources(struct bnxt *bp);
Sathya Perlac124a622017-07-24 12:34:29 -04001436int bnxt_port_attr_get(struct bnxt *bp, struct switchdev_attr *attr);
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05001437void bnxt_dim_work(struct work_struct *work);
1438int bnxt_hwrm_set_ring_coal(struct bnxt *bp, struct bnxt_napi *bnapi);
1439
Michael Chanc0c050c2015-10-22 16:01:17 -04001440#endif