blob: a5dfb1557d3eb47d43a6260fb03e49fc3677f683 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
Dave Airliec2142712009-09-22 08:50:10 +100073#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074#include "radeon_mode.h"
75#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020088extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020089extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100090extern int radeon_tv;
Alex Deucherb27b6372009-12-09 17:44:25 -050091extern int radeon_new_pll;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093
94/*
95 * Copy from radeon_drv.h so we don't have to include both and have conflicting
96 * symbol;
97 */
98#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse91cb91b2010-02-15 21:36:13 +010099/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100#define RADEON_IB_POOL_SIZE 16
101#define RADEON_DEBUGFS_MAX_NUM_FILES 32
102#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000103#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105/*
106 * Errata workarounds.
107 */
108enum radeon_pll_errata {
109 CHIP_ERRATA_R300_CG = 0x00000001,
110 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
111 CHIP_ERRATA_PLL_DELAY = 0x00000004
112};
113
114
115struct radeon_device;
116
117
118/*
119 * BIOS.
120 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000121#define ATRM_BIOS_PAGE 4096
122
123bool radeon_atrm_supported(struct pci_dev *pdev);
124int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125bool radeon_get_bios(struct radeon_device *rdev);
126
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000127
128/*
129 * Dummy page
130 */
131struct radeon_dummy_page {
132 struct page *page;
133 dma_addr_t addr;
134};
135int radeon_dummy_page_init(struct radeon_device *rdev);
136void radeon_dummy_page_fini(struct radeon_device *rdev);
137
138
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139/*
140 * Clocks
141 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142struct radeon_clock {
143 struct radeon_pll p1pll;
144 struct radeon_pll p2pll;
145 struct radeon_pll spll;
146 struct radeon_pll mpll;
147 /* 10 Khz units */
148 uint32_t default_mclk;
149 uint32_t default_sclk;
150};
151
Rafał Miłecki74338742009-11-03 00:53:02 +0100152/*
153 * Power management
154 */
155int radeon_pm_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000156
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157/*
158 * Fences.
159 */
160struct radeon_fence_driver {
161 uint32_t scratch_reg;
162 atomic_t seq;
163 uint32_t last_seq;
164 unsigned long count_timeout;
165 wait_queue_head_t queue;
166 rwlock_t lock;
167 struct list_head created;
168 struct list_head emited;
169 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100170 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200171};
172
173struct radeon_fence {
174 struct radeon_device *rdev;
175 struct kref kref;
176 struct list_head list;
177 /* protected by radeon_fence.lock */
178 uint32_t seq;
179 unsigned long timeout;
180 bool emited;
181 bool signaled;
182};
183
184int radeon_fence_driver_init(struct radeon_device *rdev);
185void radeon_fence_driver_fini(struct radeon_device *rdev);
186int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
187int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
188void radeon_fence_process(struct radeon_device *rdev);
189bool radeon_fence_signaled(struct radeon_fence *fence);
190int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
191int radeon_fence_wait_next(struct radeon_device *rdev);
192int radeon_fence_wait_last(struct radeon_device *rdev);
193struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
194void radeon_fence_unref(struct radeon_fence **fence);
195
Dave Airliee024e112009-06-24 09:48:08 +1000196/*
197 * Tiling registers
198 */
199struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100200 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000201};
202
203#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204
205/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100206 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200207 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100208struct radeon_mman {
209 struct ttm_bo_global_ref bo_global_ref;
210 struct ttm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100211 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100212 bool mem_global_referenced;
213 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100214};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200215
Jerome Glisse4c788672009-11-20 14:29:23 +0100216struct radeon_bo {
217 /* Protected by gem.mutex */
218 struct list_head list;
219 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100220 u32 placements[3];
221 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100222 struct ttm_buffer_object tbo;
223 struct ttm_bo_kmap_obj kmap;
224 unsigned pin_count;
225 void *kptr;
226 u32 tiling_flags;
227 u32 pitch;
228 int surface_reg;
229 /* Constant after initialization */
230 struct radeon_device *rdev;
231 struct drm_gem_object *gobj;
232};
233
234struct radeon_bo_list {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235 struct list_head list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100236 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237 uint64_t gpu_offset;
238 unsigned rdomain;
239 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100240 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200241};
242
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243/*
244 * GEM objects.
245 */
246struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100247 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200248 struct list_head objects;
249};
250
251int radeon_gem_init(struct radeon_device *rdev);
252void radeon_gem_fini(struct radeon_device *rdev);
253int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100254 int alignment, int initial_domain,
255 bool discardable, bool kernel,
256 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200257int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
258 uint64_t *gpu_addr);
259void radeon_gem_object_unpin(struct drm_gem_object *obj);
260
261
262/*
263 * GART structures, functions & helpers
264 */
265struct radeon_mc;
266
267struct radeon_gart_table_ram {
268 volatile uint32_t *ptr;
269};
270
271struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100272 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200273 volatile uint32_t *ptr;
274};
275
276union radeon_gart_table {
277 struct radeon_gart_table_ram ram;
278 struct radeon_gart_table_vram vram;
279};
280
Matt Turnera77f1712009-10-14 00:34:41 -0400281#define RADEON_GPU_PAGE_SIZE 4096
282
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200283struct radeon_gart {
284 dma_addr_t table_addr;
285 unsigned num_gpu_pages;
286 unsigned num_cpu_pages;
287 unsigned table_size;
288 union radeon_gart_table table;
289 struct page **pages;
290 dma_addr_t *pages_addr;
291 bool ready;
292};
293
294int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
295void radeon_gart_table_ram_free(struct radeon_device *rdev);
296int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
297void radeon_gart_table_vram_free(struct radeon_device *rdev);
298int radeon_gart_init(struct radeon_device *rdev);
299void radeon_gart_fini(struct radeon_device *rdev);
300void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
301 int pages);
302int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
303 int pages, struct page **pagelist);
304
305
306/*
307 * GPU MC structures, functions & helpers
308 */
309struct radeon_mc {
310 resource_size_t aper_size;
311 resource_size_t aper_base;
312 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000313 /* for some chips with <= 32MB we need to lie
314 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000315 u64 mc_vram_size;
316 u64 gtt_location;
317 u64 gtt_size;
318 u64 gtt_start;
319 u64 gtt_end;
320 u64 vram_location;
321 u64 vram_start;
322 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200323 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000324 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200325 int vram_mtrr;
326 bool vram_is_ddr;
Alex Deucher06b64762010-01-05 11:27:29 -0500327 bool igp_sideport_enabled;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200328};
329
330int radeon_mc_setup(struct radeon_device *rdev);
Alex Deucher06b64762010-01-05 11:27:29 -0500331bool radeon_combios_sideport_present(struct radeon_device *rdev);
332bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200333
334/*
335 * GPU scratch registers structures, functions & helpers
336 */
337struct radeon_scratch {
338 unsigned num_reg;
339 bool free[32];
340 uint32_t reg[32];
341};
342
343int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
344void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
345
346
347/*
348 * IRQS.
349 */
350struct radeon_irq {
351 bool installed;
352 bool sw_int;
353 /* FIXME: use a define max crtc rather than hardcode it */
354 bool crtc_vblank_int[2];
Alex Deucherb500f682009-12-03 13:08:53 -0500355 /* FIXME: use defines for max hpd/dacs */
356 bool hpd[6];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000357 spinlock_t sw_lock;
358 int sw_refcount;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359};
360
361int radeon_irq_kms_init(struct radeon_device *rdev);
362void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000363void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
364void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200365
366/*
367 * CP & ring.
368 */
369struct radeon_ib {
370 struct list_head list;
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100371 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200372 uint64_t gpu_addr;
373 struct radeon_fence *fence;
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100374 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200375 uint32_t length_dw;
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100376 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200377};
378
Dave Airlieecb114a2009-09-15 11:12:56 +1000379/*
380 * locking -
381 * mutex protects scheduled_ibs, ready, alloc_bm
382 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383struct radeon_ib_pool {
384 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100385 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200386 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
387 bool ready;
Jerome Glisse91cb91b2010-02-15 21:36:13 +0100388 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200389};
390
391struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100392 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200393 volatile uint32_t *ring;
394 unsigned rptr;
395 unsigned wptr;
396 unsigned wptr_old;
397 unsigned ring_size;
398 unsigned ring_free_dw;
399 int count_dw;
400 uint64_t gpu_addr;
401 uint32_t align_mask;
402 uint32_t ptr_mask;
403 struct mutex mutex;
404 bool ready;
405};
406
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500407/*
408 * R6xx+ IH ring
409 */
410struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100411 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500412 volatile uint32_t *ring;
413 unsigned rptr;
414 unsigned wptr;
415 unsigned wptr_old;
416 unsigned ring_size;
417 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500418 uint32_t ptr_mask;
419 spinlock_t lock;
420 bool enabled;
421};
422
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000423struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100424 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100425 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000426 u64 shader_gpu_addr;
427 u32 vs_offset, ps_offset;
428 u32 state_offset;
429 u32 state_len;
430 u32 vb_used, vb_total;
431 struct radeon_ib *vb_ib;
432};
433
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200434int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
435void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
436int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
437int radeon_ib_pool_init(struct radeon_device *rdev);
438void radeon_ib_pool_fini(struct radeon_device *rdev);
439int radeon_ib_test(struct radeon_device *rdev);
440/* Ring access between begin & end cannot sleep */
441void radeon_ring_free_size(struct radeon_device *rdev);
442int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
443void radeon_ring_unlock_commit(struct radeon_device *rdev);
444void radeon_ring_unlock_undo(struct radeon_device *rdev);
445int radeon_ring_test(struct radeon_device *rdev);
446int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
447void radeon_ring_fini(struct radeon_device *rdev);
448
449
450/*
451 * CS.
452 */
453struct radeon_cs_reloc {
454 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100455 struct radeon_bo *robj;
456 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200457 uint32_t handle;
458 uint32_t flags;
459};
460
461struct radeon_cs_chunk {
462 uint32_t chunk_id;
463 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000464 int kpage_idx[2];
465 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200466 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000467 void __user *user_ptr;
468 int last_copied_page;
469 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200470};
471
472struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100473 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200474 struct radeon_device *rdev;
475 struct drm_file *filp;
476 /* chunks */
477 unsigned nchunks;
478 struct radeon_cs_chunk *chunks;
479 uint64_t *chunks_array;
480 /* IB */
481 unsigned idx;
482 /* relocations */
483 unsigned nrelocs;
484 struct radeon_cs_reloc *relocs;
485 struct radeon_cs_reloc **relocs_ptr;
486 struct list_head validated;
487 /* indices of various chunks */
488 int chunk_ib_idx;
489 int chunk_relocs_idx;
490 struct radeon_ib *ib;
491 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000492 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000493 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200494};
495
Dave Airlie513bcb42009-09-23 16:56:27 +1000496extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
497extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
498
499
500static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
501{
502 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
503 u32 pg_idx, pg_offset;
504 u32 idx_value = 0;
505 int new_page;
506
507 pg_idx = (idx * 4) / PAGE_SIZE;
508 pg_offset = (idx * 4) % PAGE_SIZE;
509
510 if (ibc->kpage_idx[0] == pg_idx)
511 return ibc->kpage[0][pg_offset/4];
512 if (ibc->kpage_idx[1] == pg_idx)
513 return ibc->kpage[1][pg_offset/4];
514
515 new_page = radeon_cs_update_pages(p, pg_idx);
516 if (new_page < 0) {
517 p->parser_error = new_page;
518 return 0;
519 }
520
521 idx_value = ibc->kpage[new_page][pg_offset/4];
522 return idx_value;
523}
524
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200525struct radeon_cs_packet {
526 unsigned idx;
527 unsigned type;
528 unsigned reg;
529 unsigned opcode;
530 int count;
531 unsigned one_reg_wr;
532};
533
534typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
535 struct radeon_cs_packet *pkt,
536 unsigned idx, unsigned reg);
537typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
538 struct radeon_cs_packet *pkt);
539
540
541/*
542 * AGP
543 */
544int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000545void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200546void radeon_agp_fini(struct radeon_device *rdev);
547
548
549/*
550 * Writeback
551 */
552struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100553 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200554 volatile uint32_t *wb;
555 uint64_t gpu_addr;
556};
557
Jerome Glissec93bb852009-07-13 21:04:08 +0200558/**
559 * struct radeon_pm - power management datas
560 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
561 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
562 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
563 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
564 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
565 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
566 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
567 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
568 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
569 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
570 * @needed_bandwidth: current bandwidth needs
571 *
572 * It keeps track of various data needed to take powermanagement decision.
573 * Bandwith need is used to determine minimun clock of the GPU and memory.
574 * Equation between gpu/memory clock and available bandwidth is hw dependent
575 * (type of memory, bus size, efficiency, ...)
576 */
577struct radeon_pm {
578 fixed20_12 max_bandwidth;
579 fixed20_12 igp_sideport_mclk;
580 fixed20_12 igp_system_mclk;
581 fixed20_12 igp_ht_link_clk;
582 fixed20_12 igp_ht_link_width;
583 fixed20_12 k8_bandwidth;
584 fixed20_12 sideport_bandwidth;
585 fixed20_12 ht_bandwidth;
586 fixed20_12 core_bandwidth;
587 fixed20_12 sclk;
588 fixed20_12 needed_bandwidth;
589};
590
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200591
592/*
593 * Benchmarking
594 */
595void radeon_benchmark(struct radeon_device *rdev);
596
597
598/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200599 * Testing
600 */
601void radeon_test_moves(struct radeon_device *rdev);
602
603
604/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200605 * Debugfs
606 */
607int radeon_debugfs_add_files(struct radeon_device *rdev,
608 struct drm_info_list *files,
609 unsigned nfiles);
610int radeon_debugfs_fence_init(struct radeon_device *rdev);
611int r100_debugfs_rbbm_init(struct radeon_device *rdev);
612int r100_debugfs_cp_init(struct radeon_device *rdev);
613
614
615/*
616 * ASIC specific functions.
617 */
618struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200619 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000620 void (*fini)(struct radeon_device *rdev);
621 int (*resume)(struct radeon_device *rdev);
622 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000623 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200624 int (*gpu_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200625 void (*gart_tlb_flush)(struct radeon_device *rdev);
626 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
627 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
628 void (*cp_fini)(struct radeon_device *rdev);
629 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000630 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200631 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000632 int (*ring_test)(struct radeon_device *rdev);
633 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200634 int (*irq_set)(struct radeon_device *rdev);
635 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200636 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200637 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
638 int (*cs_parse)(struct radeon_cs_parser *p);
639 int (*copy_blit)(struct radeon_device *rdev,
640 uint64_t src_offset,
641 uint64_t dst_offset,
642 unsigned num_pages,
643 struct radeon_fence *fence);
644 int (*copy_dma)(struct radeon_device *rdev,
645 uint64_t src_offset,
646 uint64_t dst_offset,
647 unsigned num_pages,
648 struct radeon_fence *fence);
649 int (*copy)(struct radeon_device *rdev,
650 uint64_t src_offset,
651 uint64_t dst_offset,
652 unsigned num_pages,
653 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100654 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200655 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100656 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200657 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
658 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
659 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000660 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
661 uint32_t tiling_flags, uint32_t pitch,
662 uint32_t offset, uint32_t obj_size);
663 int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200664 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500665 void (*hpd_init)(struct radeon_device *rdev);
666 void (*hpd_fini)(struct radeon_device *rdev);
667 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
668 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100669 /* ioctl hw specific callback. Some hw might want to perform special
670 * operation on specific ioctl. For instance on wait idle some hw
671 * might want to perform and HDP flush through MMIO as it seems that
672 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
673 * through ring.
674 */
675 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200676};
677
Jerome Glisse21f9a432009-09-11 15:55:33 +0200678/*
679 * Asic structures
680 */
Dave Airlie551ebd82009-09-01 15:25:57 +1000681struct r100_asic {
682 const unsigned *reg_safe_bm;
683 unsigned reg_safe_bm_size;
Jerome Glissecafe6602010-01-07 12:39:21 +0100684 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +1000685};
686
Jerome Glisse21f9a432009-09-11 15:55:33 +0200687struct r300_asic {
688 const unsigned *reg_safe_bm;
689 unsigned reg_safe_bm_size;
Corbin Simpson62cdc0c2010-01-06 19:28:48 +0100690 u32 resync_scratch;
Jerome Glissecafe6602010-01-07 12:39:21 +0100691 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200692};
693
694struct r600_asic {
695 unsigned max_pipes;
696 unsigned max_tile_pipes;
697 unsigned max_simds;
698 unsigned max_backends;
699 unsigned max_gprs;
700 unsigned max_threads;
701 unsigned max_stack_entries;
702 unsigned max_hw_contexts;
703 unsigned max_gs_threads;
704 unsigned sx_max_export_size;
705 unsigned sx_max_export_pos_size;
706 unsigned sx_max_export_smx_size;
707 unsigned sq_num_cf_insts;
708};
709
710struct rv770_asic {
711 unsigned max_pipes;
712 unsigned max_tile_pipes;
713 unsigned max_simds;
714 unsigned max_backends;
715 unsigned max_gprs;
716 unsigned max_threads;
717 unsigned max_stack_entries;
718 unsigned max_hw_contexts;
719 unsigned max_gs_threads;
720 unsigned sx_max_export_size;
721 unsigned sx_max_export_pos_size;
722 unsigned sx_max_export_smx_size;
723 unsigned sq_num_cf_insts;
724 unsigned sx_num_of_sets;
725 unsigned sc_prim_fifo_size;
726 unsigned sc_hiz_tile_fifo_size;
727 unsigned sc_earlyz_tile_fifo_fize;
728};
729
Jerome Glisse068a1172009-06-17 13:28:30 +0200730union radeon_asic_config {
731 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +1000732 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000733 struct r600_asic r600;
734 struct rv770_asic rv770;
Jerome Glisse068a1172009-06-17 13:28:30 +0200735};
736
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200737
738/*
739 * IOCTL.
740 */
741int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
742 struct drm_file *filp);
743int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
744 struct drm_file *filp);
745int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
746 struct drm_file *file_priv);
747int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
748 struct drm_file *file_priv);
749int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
750 struct drm_file *file_priv);
751int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
752 struct drm_file *file_priv);
753int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
754 struct drm_file *filp);
755int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
756 struct drm_file *filp);
757int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
758 struct drm_file *filp);
759int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
760 struct drm_file *filp);
761int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +1000762int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
763 struct drm_file *filp);
764int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
765 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200766
767
768/*
769 * Core structure, functions and helpers.
770 */
771typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
772typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
773
774struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200775 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200776 struct drm_device *ddev;
777 struct pci_dev *pdev;
778 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +0200779 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200780 enum radeon_family family;
781 unsigned long flags;
782 int usec_timeout;
783 enum radeon_pll_errata pll_errata;
784 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -0400785 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200786 int disp_priority;
787 /* BIOS */
788 uint8_t *bios;
789 bool is_atom_bios;
790 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +0100791 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200792 struct fb_info *fbdev_info;
Jerome Glisse4c788672009-11-20 14:29:23 +0100793 struct radeon_bo *fbdev_rbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200794 struct radeon_framebuffer *fbdev_rfb;
795 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +1000796 resource_size_t rmmio_base;
797 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200798 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200799 radeon_rreg_t mc_rreg;
800 radeon_wreg_t mc_wreg;
801 radeon_rreg_t pll_rreg;
802 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +1000803 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200804 radeon_rreg_t pciep_rreg;
805 radeon_wreg_t pciep_wreg;
806 struct radeon_clock clock;
807 struct radeon_mc mc;
808 struct radeon_gart gart;
809 struct radeon_mode_info mode_info;
810 struct radeon_scratch scratch;
811 struct radeon_mman mman;
812 struct radeon_fence_driver fence_drv;
813 struct radeon_cp cp;
814 struct radeon_ib_pool ib_pool;
815 struct radeon_irq irq;
816 struct radeon_asic *asic;
817 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +0200818 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +1000819 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200820 struct mutex cs_mutex;
821 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000822 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200823 bool gpu_lockup;
824 bool shutdown;
825 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +1000826 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +0200827 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +1000828 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000829 const struct firmware *me_fw; /* all family ME firmware */
830 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500831 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000832 struct r600_blit r600_blit;
Alex Deucher3e5cb982009-10-16 12:21:24 -0400833 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500834 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -0500835 struct workqueue_struct *wq;
836 struct work_struct hotplug_work;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200837
838 /* audio stuff */
839 struct timer_list audio_timer;
840 int audio_channels;
841 int audio_rate;
842 int audio_bits_per_sample;
843 uint8_t audio_status_bits;
844 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000845
846 bool powered_down;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200847};
848
849int radeon_device_init(struct radeon_device *rdev,
850 struct drm_device *ddev,
851 struct pci_dev *pdev,
852 uint32_t flags);
853void radeon_device_fini(struct radeon_device *rdev);
854int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
855
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000856/* r600 blit */
857int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
858void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
859void r600_kms_blit_copy(struct radeon_device *rdev,
860 u64 src_gpu_addr, u64 dst_gpu_addr,
861 int size_bytes);
862
Dave Airliede1b2892009-08-12 18:43:14 +1000863static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
864{
Alex Deucher07bec2d2010-01-13 19:09:12 -0500865 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +1000866 return readl(((void __iomem *)rdev->rmmio) + reg);
867 else {
868 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
869 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
870 }
871}
872
873static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
874{
Alex Deucher07bec2d2010-01-13 19:09:12 -0500875 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +1000876 writel(v, ((void __iomem *)rdev->rmmio) + reg);
877 else {
878 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
879 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
880 }
881}
882
Jerome Glisse4c788672009-11-20 14:29:23 +0100883/*
884 * Cast helper
885 */
886#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200887
888/*
889 * Registers read & write functions.
890 */
891#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
892#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +1000893#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000894#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +1000895#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200896#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
897#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
898#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
899#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
900#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
901#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +1000902#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
903#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200904#define WREG32_P(reg, val, mask) \
905 do { \
906 uint32_t tmp_ = RREG32(reg); \
907 tmp_ &= (mask); \
908 tmp_ |= ((val) & ~(mask)); \
909 WREG32(reg, tmp_); \
910 } while (0)
911#define WREG32_PLL_P(reg, val, mask) \
912 do { \
913 uint32_t tmp_ = RREG32_PLL(reg); \
914 tmp_ &= (mask); \
915 tmp_ |= ((val) & ~(mask)); \
916 WREG32_PLL(reg, tmp_); \
917 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000918#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200919
Dave Airliede1b2892009-08-12 18:43:14 +1000920/*
921 * Indirect registers accessor
922 */
923static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
924{
925 uint32_t r;
926
927 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
928 r = RREG32(RADEON_PCIE_DATA);
929 return r;
930}
931
932static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
933{
934 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
935 WREG32(RADEON_PCIE_DATA, (v));
936}
937
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200938void r100_pll_errata_after_index(struct radeon_device *rdev);
939
940
941/*
942 * ASICs helpers.
943 */
Dave Airlieb995e432009-07-14 02:02:32 +1000944#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
945 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200946#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
947 (rdev->family == CHIP_RV200) || \
948 (rdev->family == CHIP_RS100) || \
949 (rdev->family == CHIP_RS200) || \
950 (rdev->family == CHIP_RV250) || \
951 (rdev->family == CHIP_RV280) || \
952 (rdev->family == CHIP_RS300))
953#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
954 (rdev->family == CHIP_RV350) || \
955 (rdev->family == CHIP_R350) || \
956 (rdev->family == CHIP_RV380) || \
957 (rdev->family == CHIP_R420) || \
958 (rdev->family == CHIP_R423) || \
959 (rdev->family == CHIP_RV410) || \
960 (rdev->family == CHIP_RS400) || \
961 (rdev->family == CHIP_RS480))
962#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
963#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
964#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
965
966
967/*
968 * BIOS helpers.
969 */
970#define RBIOS8(i) (rdev->bios[i])
971#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
972#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
973
974int radeon_combios_init(struct radeon_device *rdev);
975void radeon_combios_fini(struct radeon_device *rdev);
976int radeon_atombios_init(struct radeon_device *rdev);
977void radeon_atombios_fini(struct radeon_device *rdev);
978
979
980/*
981 * RING helpers.
982 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200983static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
984{
985#if DRM_DEBUG_CODE
986 if (rdev->cp.count_dw <= 0) {
987 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
988 }
989#endif
990 rdev->cp.ring[rdev->cp.wptr++] = v;
991 rdev->cp.wptr &= rdev->cp.ptr_mask;
992 rdev->cp.count_dw--;
993 rdev->cp.ring_free_dw--;
994}
995
996
997/*
998 * ASICs macro.
999 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001000#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001001#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1002#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1003#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001004#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001005#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001006#define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001007#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1008#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001009#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001010#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001011#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1012#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001013#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1014#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001015#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001016#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1017#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1018#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1019#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001020#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001021#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001022#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001023#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001024#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1025#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001026#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1027#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001028#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001029#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1030#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1031#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1032#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001033
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001034/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001035/* AGP */
1036extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001037extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001038extern int radeon_modeset_init(struct radeon_device *rdev);
1039extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001040extern bool radeon_card_posted(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001041extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001042extern int radeon_clocks_init(struct radeon_device *rdev);
1043extern void radeon_clocks_fini(struct radeon_device *rdev);
1044extern void radeon_scratch_init(struct radeon_device *rdev);
1045extern void radeon_surface_init(struct radeon_device *rdev);
1046extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001047extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001048extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001049extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001050extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001051extern int radeon_resume_kms(struct drm_device *dev);
1052extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001053
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001054/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001055struct r100_mc_save {
1056 u32 GENMO_WT;
1057 u32 CRTC_EXT_CNTL;
1058 u32 CRTC_GEN_CNTL;
1059 u32 CRTC2_GEN_CNTL;
1060 u32 CUR_OFFSET;
1061 u32 CUR2_OFFSET;
1062};
1063extern void r100_cp_disable(struct radeon_device *rdev);
1064extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
1065extern void r100_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001066extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001067extern int r100_pci_gart_init(struct radeon_device *rdev);
1068extern void r100_pci_gart_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001069extern int r100_pci_gart_enable(struct radeon_device *rdev);
1070extern void r100_pci_gart_disable(struct radeon_device *rdev);
1071extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001072extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
1073extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
1074extern void r100_ib_fini(struct radeon_device *rdev);
1075extern int r100_ib_init(struct radeon_device *rdev);
1076extern void r100_irq_disable(struct radeon_device *rdev);
1077extern int r100_irq_set(struct radeon_device *rdev);
1078extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
1079extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001080extern void r100_vram_init_sizes(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001081extern void r100_wb_disable(struct radeon_device *rdev);
1082extern void r100_wb_fini(struct radeon_device *rdev);
1083extern int r100_wb_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001084extern void r100_hdp_reset(struct radeon_device *rdev);
1085extern int r100_rb2d_reset(struct radeon_device *rdev);
1086extern int r100_cp_reset(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001087extern void r100_vga_render_disable(struct radeon_device *rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001088extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1089 struct radeon_cs_packet *pkt,
Jerome Glisse4c788672009-11-20 14:29:23 +01001090 struct radeon_bo *robj);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001091extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1092 struct radeon_cs_packet *pkt,
1093 const unsigned *auth, unsigned n,
1094 radeon_packet0_check_t check);
1095extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
1096 struct radeon_cs_packet *pkt,
1097 unsigned idx);
Dave Airlie17e15b02009-11-05 15:36:53 +10001098extern void r100_enable_bm(struct radeon_device *rdev);
Alex Deucher92cde002009-12-04 10:55:12 -05001099extern void r100_set_common_regs(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001100
Jerome Glissed4550902009-10-01 10:12:06 +02001101/* rv200,rv250,rv280 */
1102extern void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001103
1104/* r300,r350,rv350,rv370,rv380 */
1105extern void r300_set_reg_safe(struct radeon_device *rdev);
1106extern void r300_mc_program(struct radeon_device *rdev);
1107extern void r300_vram_info(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001108extern void r300_clock_startup(struct radeon_device *rdev);
1109extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001110extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1111extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1112extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001113extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001114
Jerome Glisse905b6822009-09-09 22:24:20 +02001115/* r420,r423,rv410 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001116extern int r420_mc_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001117extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1118extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001119extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001120extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse905b6822009-09-09 22:24:20 +02001121
Jerome Glisse21f9a432009-09-11 15:55:33 +02001122/* rv515 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001123struct rv515_mc_save {
1124 u32 d1vga_control;
1125 u32 d2vga_control;
1126 u32 vga_render_control;
1127 u32 vga_hdp_control;
1128 u32 d1crtc_control;
1129 u32 d2crtc_control;
1130};
Jerome Glisse21f9a432009-09-11 15:55:33 +02001131extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001132extern void rv515_vga_render_disable(struct radeon_device *rdev);
1133extern void rv515_set_safe_registers(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +02001134extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1135extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1136extern void rv515_clock_startup(struct radeon_device *rdev);
1137extern void rv515_debugfs(struct radeon_device *rdev);
1138extern int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001139
Jerome Glisse3bc68532009-10-01 09:39:24 +02001140/* rs400 */
1141extern int rs400_gart_init(struct radeon_device *rdev);
1142extern int rs400_gart_enable(struct radeon_device *rdev);
1143extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1144extern void rs400_gart_disable(struct radeon_device *rdev);
1145extern void rs400_gart_fini(struct radeon_device *rdev);
1146
1147/* rs600 */
1148extern void rs600_set_safe_registers(struct radeon_device *rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001149extern int rs600_irq_set(struct radeon_device *rdev);
1150extern void rs600_irq_disable(struct radeon_device *rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +02001151
Jerome Glisse21f9a432009-09-11 15:55:33 +02001152/* rs690, rs740 */
1153extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1154 struct drm_display_mode *mode1,
1155 struct drm_display_mode *mode2);
1156
1157/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
1158extern bool r600_card_posted(struct radeon_device *rdev);
1159extern void r600_cp_stop(struct radeon_device *rdev);
1160extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1161extern int r600_cp_resume(struct radeon_device *rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001162extern void r600_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001163extern int r600_count_pipe_bits(uint32_t val);
1164extern int r600_gart_clear_page(struct radeon_device *rdev, int i);
1165extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001166extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001167extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1168extern int r600_ib_test(struct radeon_device *rdev);
1169extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001170extern void r600_wb_fini(struct radeon_device *rdev);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001171extern int r600_wb_enable(struct radeon_device *rdev);
1172extern void r600_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001173extern void r600_scratch_init(struct radeon_device *rdev);
1174extern int r600_blit_init(struct radeon_device *rdev);
1175extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001176extern int r600_init_microcode(struct radeon_device *rdev);
Dave Airliefe62e1a2009-09-21 14:06:30 +10001177extern int r600_gpu_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001178/* r600 irq */
1179extern int r600_irq_init(struct radeon_device *rdev);
1180extern void r600_irq_fini(struct radeon_device *rdev);
1181extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1182extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001183extern void r600_irq_suspend(struct radeon_device *rdev);
1184/* r600 audio */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001185extern int r600_audio_init(struct radeon_device *rdev);
1186extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1187extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
1188extern void r600_audio_fini(struct radeon_device *rdev);
1189extern void r600_hdmi_init(struct drm_encoder *encoder);
1190extern void r600_hdmi_enable(struct drm_encoder *encoder, int enable);
1191extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1192extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
1193extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
1194 int channels,
1195 int rate,
1196 int bps,
1197 uint8_t status_bits,
1198 uint8_t category_code);
1199
Jerome Glisse4c788672009-11-20 14:29:23 +01001200#include "radeon_object.h"
1201
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001202#endif