blob: 2201c262b00ce9fa4f96ed5ad2a98f2cfa814c99 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01003
Ingo Molnare2780a62009-02-17 13:52:29 +01004#include <linux/cpumask.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01005#include <linux/pm.h>
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01006
7#include <asm/alternative.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -07008#include <asm/cpufeature.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01009#include <asm/processor.h>
10#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070011#include <linux/atomic.h>
Ingo Molnare2780a62009-02-17 13:52:29 +010012#include <asm/fixmap.h>
13#include <asm/mpspec.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -070014#include <asm/msr.h>
Seiji Aguchieddc0e92013-06-20 11:45:17 -040015#include <asm/idle.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010016
17#define ARCH_APICTIMER_STOPS_ON_C3 1
18
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010019/*
20 * Debugging macros
21 */
22#define APIC_QUIET 0
23#define APIC_VERBOSE 1
24#define APIC_DEBUG 2
25
26/*
27 * Define the default level of output to be very little
28 * This can be turned up by using apic=verbose for more
29 * information and apic=debug for _lots_ of information.
30 * apic_verbosity is defined in apic.c
31 */
32#define apic_printk(v, s, a...) do { \
33 if ((v) <= apic_verbosity) \
34 printk(s, ##a); \
35 } while (0)
36
37
Ingo Molnar160d8da2009-02-11 11:27:39 +010038#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010039extern void generic_apic_probe(void);
Ingo Molnar160d8da2009-02-11 11:27:39 +010040#else
41static inline void generic_apic_probe(void)
42{
43}
44#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010045
46#ifdef CONFIG_X86_LOCAL_APIC
47
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010048extern unsigned int apic_verbosity;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010049extern int local_apic_timer_c2_ok;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010050
Yinghai Lu3c999f12008-06-20 16:11:20 -070051extern int disable_apic;
Jacob Pan1ade93e2011-11-10 13:42:40 +000052extern unsigned int lapic_timer_frequency;
Ingo Molnar0939e4f2009-01-28 17:16:25 +010053
54#ifdef CONFIG_SMP
55extern void __inquire_remote_apic(int apicid);
56#else /* CONFIG_SMP */
57static inline void __inquire_remote_apic(int apicid)
58{
59}
60#endif /* CONFIG_SMP */
61
62static inline void default_inquire_remote_apic(int apicid)
63{
64 if (apic_verbosity >= APIC_DEBUG)
65 __inquire_remote_apic(apicid);
66}
67
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010068/*
Cyrill Gorcunov83121362009-09-15 11:12:30 +040069 * With 82489DX we can't rely on apic feature bit
70 * retrieved via cpuid but still have to deal with
71 * such an apic chip so we assume that SMP configuration
72 * is found from MP table (64bit case uses ACPI mostly
73 * which set smp presence flag as well so we are safe
74 * to use this helper too).
75 */
76static inline bool apic_from_smp_config(void)
77{
78 return smp_found_config && !disable_apic;
79}
80
81/*
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010082 * Basic functions accessing APICs.
83 */
84#ifdef CONFIG_PARAVIRT
85#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020086#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010087
Jaswinder Singh2b97df02008-07-23 17:13:14 +053088extern int setup_profiling_timer(unsigned int);
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070089
Suresh Siddha1b374e42008-07-10 11:16:49 -070090static inline void native_apic_mem_write(u32 reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010091{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010092 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010093
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010094 alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
95 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
96 ASM_OUTPUT2("0" (v), "m" (*addr)));
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010097}
98
Suresh Siddha1b374e42008-07-10 11:16:49 -070099static inline u32 native_apic_mem_read(u32 reg)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100100{
101 return *((volatile u32 *)(APIC_BASE + reg));
102}
103
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800104extern void native_apic_wait_icr_idle(void);
105extern u32 native_safe_apic_wait_icr_idle(void);
106extern void native_apic_icr_write(u32 low, u32 id);
107extern u64 native_apic_icr_read(void);
108
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700109extern int x2apic_mode;
Fenghua Yub24696b2009-03-27 14:22:44 -0700110
Han, Weidongd0b03bd2009-04-03 17:15:50 +0800111#ifdef CONFIG_X86_X2APIC
Suresh Siddhace4e2402009-03-17 10:16:54 -0800112/*
113 * Make previous memory operations globally visible before
114 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
115 * mfence for this.
116 */
117static inline void x2apic_wrmsr_fence(void)
118{
119 asm volatile("mfence" : : : "memory");
120}
121
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700122static inline void native_apic_msr_write(u32 reg, u32 v)
123{
124 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
125 reg == APIC_LVR)
126 return;
127
128 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
129}
130
Michael S. Tsirkin0ab711a2012-05-16 19:03:58 +0300131static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
132{
133 wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
134}
135
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700136static inline u32 native_apic_msr_read(u32 reg)
137{
Andi Kleen0059b2432010-11-08 22:20:29 +0100138 u64 msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700139
140 if (reg == APIC_DFR)
141 return -1;
142
Andi Kleen0059b2432010-11-08 22:20:29 +0100143 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
144 return (u32)msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700145}
146
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800147static inline void native_x2apic_wait_icr_idle(void)
148{
149 /* no need to wait for icr idle in x2apic */
150 return;
151}
152
153static inline u32 native_safe_x2apic_wait_icr_idle(void)
154{
155 /* no need to wait for icr idle in x2apic */
156 return 0;
157}
158
159static inline void native_x2apic_icr_write(u32 low, u32 id)
160{
161 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
162}
163
164static inline u64 native_x2apic_icr_read(void)
165{
166 unsigned long val;
167
168 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
169 return val;
170}
171
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700172extern int x2apic_phys;
Yinghai Lufb209bd2011-12-21 17:45:17 -0800173extern int x2apic_preenabled;
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700174extern void check_x2apic(void);
175extern void enable_x2apic(void);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700176static inline int x2apic_enabled(void)
177{
Andi Kleen0059b2432010-11-08 22:20:29 +0100178 u64 msr;
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700179
180 if (!cpu_has_x2apic)
181 return 0;
182
Andi Kleen0059b2432010-11-08 22:20:29 +0100183 rdmsrl(MSR_IA32_APICBASE, msr);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700184 if (msr & X2APIC_ENABLE)
185 return 1;
186 return 0;
187}
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700188
189#define x2apic_supported() (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +0300190static inline void x2apic_force_phys(void)
191{
192 x2apic_phys = 1;
193}
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700194#else
Yinghai Lufb209bd2011-12-21 17:45:17 -0800195static inline void disable_x2apic(void)
196{
197}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800198static inline void check_x2apic(void)
199{
200}
201static inline void enable_x2apic(void)
202{
203}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800204static inline int x2apic_enabled(void)
205{
206 return 0;
207}
Gleb Natapovce69a782009-07-20 15:24:17 +0300208static inline void x2apic_force_phys(void)
209{
210}
Suresh Siddhacf6567f2009-03-16 17:05:00 -0700211
Weidong Han93758232009-04-17 16:42:14 +0800212#define x2apic_preenabled 0
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700213#define x2apic_supported() 0
Yinghai Luc535b6a2008-07-11 18:41:54 -0700214#endif
Suresh Siddha1b374e42008-07-10 11:16:49 -0700215
Weidong Han93758232009-04-17 16:42:14 +0800216extern void enable_IR_x2apic(void);
217
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100218extern int get_physical_broadcast(void);
219
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100220extern int lapic_get_maxlvt(void);
221extern void clear_local_APIC(void);
222extern void connect_bsp_APIC(void);
223extern void disconnect_bsp_APIC(int virt_wire_setup);
224extern void disable_local_APIC(void);
225extern void lapic_shutdown(void);
226extern int verify_local_APIC(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100227extern void sync_Arb_IDs(void);
228extern void init_bsp_APIC(void);
229extern void setup_local_APIC(void);
Andi Kleen739f33b2008-01-30 13:30:40 +0100230extern void end_local_APIC_setup(void);
Jan Beulich2fb270f2011-02-09 08:21:02 +0000231extern void bsp_end_local_APIC_setup(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100232extern void init_apic_mappings(void);
Yinghai Luc0104d32010-12-07 00:55:17 -0800233void register_lapic_address(unsigned long address);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100234extern void setup_boot_APIC_clock(void);
235extern void setup_secondary_APIC_clock(void);
236extern int APIC_init_uniprocessor(void);
Thomas Gleixnera906fda2011-02-25 16:09:31 +0100237extern int apic_force_enable(unsigned long addr);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100238
239/*
240 * On 32bit this is mach-xxx local
241 */
242#ifdef CONFIG_X86_64
Alok Kataria8fbbc4b2008-07-01 11:43:34 -0700243extern int apic_is_clustered_box(void);
244#else
245static inline int apic_is_clustered_box(void)
246{
247 return 0;
248}
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100249#endif
250
Robert Richter27afdf22010-10-06 12:27:54 +0200251extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100252
253#else /* !CONFIG_X86_LOCAL_APIC */
254static inline void lapic_shutdown(void) { }
255#define local_apic_timer_c2_ok 1
Yinghai Luf3294a32008-06-27 01:41:56 -0700256static inline void init_apic_mappings(void) { }
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100257static inline void disable_local_APIC(void) { }
Thomas Gleixner736deca2009-08-19 12:35:53 +0200258# define setup_boot_APIC_clock x86_init_noop
259# define setup_secondary_APIC_clock x86_init_noop
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100260#endif /* !CONFIG_X86_LOCAL_APIC */
261
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100262#ifdef CONFIG_X86_64
263#define SET_APIC_ID(x) (apic->set_apic_id(x))
264#else
265
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100266#endif
267
Ingo Molnare2780a62009-02-17 13:52:29 +0100268/*
269 * Copyright 2004 James Cleverdon, IBM.
270 * Subject to the GNU Public License, v.2
271 *
272 * Generic APIC sub-arch data struct.
273 *
274 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
275 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
276 * James Cleverdon.
277 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100278struct apic {
Ingo Molnare2780a62009-02-17 13:52:29 +0100279 char *name;
280
281 int (*probe)(void);
282 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800283 int (*apic_id_valid)(int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100284 int (*apic_id_registered)(void);
285
286 u32 irq_delivery_mode;
287 u32 irq_dest_mode;
288
289 const struct cpumask *(*target_cpus)(void);
290
291 int disable_esr;
292
293 int dest_logical;
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300294 unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100295 unsigned long (*check_apicid_present)(int apicid);
296
Suresh Siddha1ac322d2012-06-25 13:38:28 -0700297 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask,
298 const struct cpumask *mask);
Ingo Molnare2780a62009-02-17 13:52:29 +0100299 void (*init_apic_ldr)(void);
300
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300301 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100302
303 void (*setup_apic_routing)(void);
304 int (*multi_timer_check)(int apic, int irq);
Ingo Molnare2780a62009-02-17 13:52:29 +0100305 int (*cpu_present_to_apicid)(int mps_cpu);
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300306 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100307 void (*setup_portio_remap)(void);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200308 int (*check_phys_apicid_present)(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100309 void (*enable_apic_mode)(void);
310 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
311
312 /*
Ingo Molnarbe163a12009-02-17 16:28:46 +0100313 * When one of the next two hooks returns 1 the apic
Ingo Molnare2780a62009-02-17 13:52:29 +0100314 * is switched to this. Essentially they are additional
315 * probe functions:
316 */
317 int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
318
319 unsigned int (*get_apic_id)(unsigned long x);
320 unsigned long (*set_apic_id)(unsigned int id);
321 unsigned long apic_id_mask;
322
Alexander Gordeevff164322012-06-07 15:15:59 +0200323 int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
324 const struct cpumask *andmask,
325 unsigned int *apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100326
327 /* ipi */
328 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
329 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
330 int vector);
331 void (*send_IPI_allbutself)(int vector);
332 void (*send_IPI_all)(int vector);
333 void (*send_IPI_self)(int vector);
334
335 /* wakeup_secondary_cpu */
Ingo Molnar1f5bcab2009-02-26 13:51:40 +0100336 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
Ingo Molnare2780a62009-02-17 13:52:29 +0100337
David Rientjes465822c2014-02-04 23:55:01 -0800338 bool wait_for_init_deassert;
Ingo Molnare2780a62009-02-17 13:52:29 +0100339 void (*smp_callin_clear_local_apic)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100340 void (*inquire_remote_apic)(int apicid);
341
342 /* apic ops */
343 u32 (*read)(u32 reg);
344 void (*write)(u32 reg, u32 v);
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300345 /*
346 * ->eoi_write() has the same signature as ->write().
347 *
348 * Drivers can support both ->eoi_write() and ->write() by passing the same
349 * callback value. Kernel can override ->eoi_write() and fall back
350 * on write for EOI.
351 */
352 void (*eoi_write)(u32 reg, u32 v);
Ingo Molnare2780a62009-02-17 13:52:29 +0100353 u64 (*icr_read)(void);
354 void (*icr_write)(u32 low, u32 high);
355 void (*wait_icr_idle)(void);
356 u32 (*safe_wait_icr_idle)(void);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100357
358#ifdef CONFIG_X86_32
359 /*
360 * Called very early during boot from get_smp_config(). It should
361 * return the logical apicid. x86_[bios]_cpu_to_apicid is
362 * initialized before this function is called.
363 *
364 * If logical apicid can't be determined that early, the function
365 * may return BAD_APICID. Logical apicid will be configured after
366 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
367 * won't be applied properly during early boot in this case.
368 */
369 int (*x86_32_early_logical_apicid)(int cpu);
370#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100371};
372
Ingo Molnar0917c012009-02-26 12:47:40 +0100373/*
374 * Pointer to the local APIC driver in use on this system (there's
375 * always just one such driver in use - the kernel decides via an
376 * early probing process which one it picks - and then sticks to it):
377 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100378extern struct apic *apic;
Ingo Molnar0917c012009-02-26 12:47:40 +0100379
380/*
Suresh Siddha107e0e02011-05-20 17:51:17 -0700381 * APIC drivers are probed based on how they are listed in the .apicdrivers
382 * section. So the order is important and enforced by the ordering
383 * of different apic driver files in the Makefile.
384 *
385 * For the files having two apic drivers, we use apic_drivers()
386 * to enforce the order with in them.
387 */
388#define apic_driver(sym) \
Andi Kleen75fdd152012-10-04 17:11:42 -0700389 static const struct apic *__apicdrivers_##sym __used \
Suresh Siddha107e0e02011-05-20 17:51:17 -0700390 __aligned(sizeof(struct apic *)) \
391 __section(.apicdrivers) = { &sym }
392
393#define apic_drivers(sym1, sym2) \
394 static struct apic *__apicdrivers_##sym1##sym2[2] __used \
395 __aligned(sizeof(struct apic *)) \
396 __section(.apicdrivers) = { &sym1, &sym2 }
397
398extern struct apic *__apicdrivers[], *__apicdrivers_end[];
399
400/*
Ingo Molnar0917c012009-02-26 12:47:40 +0100401 * APIC functionality to boot other CPUs - only used on SMP:
402 */
403#ifdef CONFIG_SMP
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800404extern atomic_t init_deasserted;
405extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
Ingo Molnar0917c012009-02-26 12:47:40 +0100406#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100407
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300408#ifdef CONFIG_X86_LOCAL_APIC
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +0900409
Ingo Molnare2780a62009-02-17 13:52:29 +0100410static inline u32 apic_read(u32 reg)
411{
412 return apic->read(reg);
413}
414
415static inline void apic_write(u32 reg, u32 val)
416{
417 apic->write(reg, val);
418}
419
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300420static inline void apic_eoi(void)
421{
422 apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
423}
424
Ingo Molnare2780a62009-02-17 13:52:29 +0100425static inline u64 apic_icr_read(void)
426{
427 return apic->icr_read();
428}
429
430static inline void apic_icr_write(u32 low, u32 high)
431{
432 apic->icr_write(low, high);
433}
434
435static inline void apic_wait_icr_idle(void)
436{
437 apic->wait_icr_idle();
438}
439
440static inline u32 safe_apic_wait_icr_idle(void)
441{
442 return apic->safe_wait_icr_idle();
443}
444
Michael S. Tsirkin1551df62012-07-15 15:56:46 +0300445extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v));
446
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300447#else /* CONFIG_X86_LOCAL_APIC */
448
449static inline u32 apic_read(u32 reg) { return 0; }
450static inline void apic_write(u32 reg, u32 val) { }
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300451static inline void apic_eoi(void) { }
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300452static inline u64 apic_icr_read(void) { return 0; }
453static inline void apic_icr_write(u32 low, u32 high) { }
454static inline void apic_wait_icr_idle(void) { }
455static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
Michael S. Tsirkin1551df62012-07-15 15:56:46 +0300456static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {}
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300457
458#endif /* CONFIG_X86_LOCAL_APIC */
Ingo Molnare2780a62009-02-17 13:52:29 +0100459
460static inline void ack_APIC_irq(void)
461{
462 /*
463 * ack_APIC_irq() actually gets compiled as a single instruction
464 * ... yummie.
465 */
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300466 apic_eoi();
Ingo Molnare2780a62009-02-17 13:52:29 +0100467}
468
469static inline unsigned default_get_apic_id(unsigned long x)
470{
471 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
472
Andreas Herrmann42937e82009-06-08 15:55:09 +0200473 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
Ingo Molnare2780a62009-02-17 13:52:29 +0100474 return (x >> 24) & 0xFF;
475 else
476 return (x >> 24) & 0x0F;
477}
478
479/*
David Rientjes6ab1b272014-07-30 23:53:27 -0700480 * Warm reset vector position:
Ingo Molnare2780a62009-02-17 13:52:29 +0100481 */
David Rientjes6ab1b272014-07-30 23:53:27 -0700482#define TRAMPOLINE_PHYS_LOW 0x467
483#define TRAMPOLINE_PHYS_HIGH 0x469
Ingo Molnare2780a62009-02-17 13:52:29 +0100484
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800485#ifdef CONFIG_X86_64
Ingo Molnare2780a62009-02-17 13:52:29 +0100486extern void apic_send_IPI_self(int vector);
487
Ingo Molnare2780a62009-02-17 13:52:29 +0100488DECLARE_PER_CPU(int, x2apic_extra_bits);
489
490extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200491extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100492#endif
493
Jan Beulich838312b2011-09-28 16:44:54 +0100494extern void generic_bigsmp_probe(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100495
496
497#ifdef CONFIG_X86_LOCAL_APIC
498
499#include <asm/smp.h>
500
501#define APIC_DFR_VALUE (APIC_DFR_FLAT)
502
503static inline const struct cpumask *default_target_cpus(void)
504{
505#ifdef CONFIG_SMP
506 return cpu_online_mask;
507#else
508 return cpumask_of(0);
509#endif
510}
511
Alexander Gordeevbf721d32012-06-05 13:23:29 +0200512static inline const struct cpumask *online_target_cpus(void)
513{
514 return cpu_online_mask;
515}
516
Vlad Zolotarov0816b0f2012-06-11 12:56:52 +0300517DECLARE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100518
519
520static inline unsigned int read_apic_id(void)
521{
522 unsigned int reg;
523
524 reg = apic_read(APIC_ID);
525
526 return apic->get_apic_id(reg);
527}
528
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800529static inline int default_apic_id_valid(int apicid)
530{
Steffen Persvoldb7157ac2012-03-16 20:25:35 +0100531 return (apicid < 255);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800532}
533
Jiang Liua491cc9022014-06-09 16:19:32 +0800534extern int default_acpi_madt_oem_check(char *, char *);
535
Ingo Molnare2780a62009-02-17 13:52:29 +0100536extern void default_setup_apic_routing(void);
537
Cyrill Gorcunov9844ab12009-10-14 00:07:03 +0400538extern struct apic apic_noop;
539
Ingo Molnare2780a62009-02-17 13:52:29 +0100540#ifdef CONFIG_X86_32
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +0530541
Tejun Heoacb8bc02011-01-23 14:37:33 +0100542static inline int noop_x86_32_early_logical_apicid(int cpu)
543{
544 return BAD_APICID;
545}
546
Ingo Molnare2780a62009-02-17 13:52:29 +0100547/*
548 * Set up the logical destination ID.
549 *
550 * Intel recommends to set DFR, LDR and TPR before enabling
551 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
552 * document number 292116). So here it goes...
553 */
554extern void default_init_apic_ldr(void);
555
556static inline int default_apic_id_registered(void)
557{
558 return physid_isset(read_apic_id(), phys_cpu_present_map);
559}
560
Yinghai Luf56e5032009-03-24 14:16:30 -0700561static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
562{
563 return cpuid_apic >> index_msb;
564}
565
Yinghai Luf56e5032009-03-24 14:16:30 -0700566#endif
567
Alexander Gordeevff164322012-06-07 15:15:59 +0200568static inline int
Alexander Gordeeva5a39152012-06-14 09:49:35 +0200569flat_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
570 const struct cpumask *andmask,
571 unsigned int *apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100572{
Alexander Gordeeva5a39152012-06-14 09:49:35 +0200573 unsigned long cpu_mask = cpumask_bits(cpumask)[0] &
574 cpumask_bits(andmask)[0] &
575 cpumask_bits(cpu_online_mask)[0] &
576 APIC_ALL_CPUS;
577
Alexander Gordeevff164322012-06-07 15:15:59 +0200578 if (likely(cpu_mask)) {
579 *apicid = (unsigned int)cpu_mask;
580 return 0;
581 } else {
582 return -EINVAL;
583 }
Ingo Molnare2780a62009-02-17 13:52:29 +0100584}
585
Alexander Gordeevff164322012-06-07 15:15:59 +0200586extern int
Alexander Gordeev63982682012-06-05 13:23:44 +0200587default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
Alexander Gordeevff164322012-06-07 15:15:59 +0200588 const struct cpumask *andmask,
589 unsigned int *apicid);
Alexander Gordeev63982682012-06-05 13:23:44 +0200590
Suresh Siddhab39f25a82012-06-25 13:38:27 -0700591static inline void
Suresh Siddha1ac322d2012-06-25 13:38:28 -0700592flat_vector_allocation_domain(int cpu, struct cpumask *retmask,
593 const struct cpumask *mask)
Alexander Gordeev9d8e1062012-06-07 15:14:49 +0200594{
595 /* Careful. Some cpus do not strictly honor the set of cpus
596 * specified in the interrupt destination when using lowest
597 * priority interrupt delivery mode.
598 *
599 * In particular there was a hyperthreading cpu observed to
600 * deliver interrupts to the wrong hyperthread when only one
601 * hyperthread was specified in the interrupt desitination.
602 */
603 cpumask_clear(retmask);
604 cpumask_bits(retmask)[0] = APIC_ALL_CPUS;
605}
606
Suresh Siddhab39f25a82012-06-25 13:38:27 -0700607static inline void
Suresh Siddha1ac322d2012-06-25 13:38:28 -0700608default_vector_allocation_domain(int cpu, struct cpumask *retmask,
609 const struct cpumask *mask)
Alexander Gordeev9d8e1062012-06-07 15:14:49 +0200610{
611 cpumask_copy(retmask, cpumask_of(cpu));
612}
613
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300614static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100615{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300616 return physid_isset(apicid, *map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100617}
618
619static inline unsigned long default_check_apicid_present(int bit)
620{
621 return physid_isset(bit, phys_cpu_present_map);
622}
623
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300624static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
Ingo Molnare2780a62009-02-17 13:52:29 +0100625{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300626 *retmap = *phys_map;
Ingo Molnare2780a62009-02-17 13:52:29 +0100627}
628
Ingo Molnare2780a62009-02-17 13:52:29 +0100629static inline int __default_cpu_present_to_apicid(int mps_cpu)
630{
631 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
632 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
633 else
634 return BAD_APICID;
635}
636
637static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200638__default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100639{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200640 return physid_isset(phys_apicid, phys_cpu_present_map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100641}
642
643#ifdef CONFIG_X86_32
644static inline int default_cpu_present_to_apicid(int mps_cpu)
645{
646 return __default_cpu_present_to_apicid(mps_cpu);
647}
648
649static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200650default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100651{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200652 return __default_check_phys_apicid_present(phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100653}
654#else
655extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200656extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100657#endif
658
Ingo Molnare2780a62009-02-17 13:52:29 +0100659#endif /* CONFIG_X86_LOCAL_APIC */
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400660extern void irq_enter(void);
661extern void irq_exit(void);
662
663static inline void entering_irq(void)
664{
665 irq_enter();
666 exit_idle();
667}
668
669static inline void entering_ack_irq(void)
670{
671 ack_APIC_irq();
672 entering_irq();
673}
674
675static inline void exiting_irq(void)
676{
677 irq_exit();
678}
679
680static inline void exiting_ack_irq(void)
681{
682 irq_exit();
683 /* Ack only at the end to avoid potential reentry */
684 ack_APIC_irq();
685}
Ingo Molnare2780a62009-02-17 13:52:29 +0100686
Yoshihiro YUNOMAE17405452013-08-20 16:01:07 +0900687extern void ioapic_zap_locks(void);
688
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700689#endif /* _ASM_X86_APIC_H */