blob: d40bdd23696a3521da4c6c13cc37db2a7effae1c [file] [log] [blame]
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include "hw.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040018#include "ar9003_mac.h"
Luis R. Rodriguez72846352010-05-12 21:15:05 -040019#include "ar9003_2p2_initvals.h"
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -080020#include "ar9485_initvals.h"
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +053021#include "ar9340_initvals.h"
Gabor Juhos172805a2011-06-21 11:23:26 +020022#include "ar9330_1p1_initvals.h"
23#include "ar9330_1p2_initvals.h"
Gabor Juhosa0fbb9b2012-07-03 19:13:22 +020024#include "ar955x_1p0_initvals.h"
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -070025#include "ar9580_1p0_initvals.h"
Rajkumar Manoharan76db2f82011-10-13 11:00:43 +053026#include "ar9462_2p0_initvals.h"
Sujith Manoharand567e4e2013-06-24 18:18:45 +053027#include "ar9462_2p1_initvals.h"
Sujith Manoharanaaa53ee2012-09-10 09:19:54 +053028#include "ar9565_1p0_initvals.h"
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -040029
30/* General hardware code for the AR9003 hadware family */
31
Luis R. Rodriguez886b42b2010-10-14 11:44:27 -070032/*
33 * The AR9003 family uses a new INI format (pre, core, post
34 * arrays per subsystem). This provides support for the
35 * AR9003 2.2 chipsets.
36 */
37static void ar9003_hw_init_mode_regs(struct ath_hw *ah)
Luis R. Rodriguez72846352010-05-12 21:15:05 -040038{
Gabor Juhos172805a2011-06-21 11:23:26 +020039 if (AR_SREV_9330_11(ah)) {
40 /* mac */
Gabor Juhos172805a2011-06-21 11:23:26 +020041 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +020042 ar9331_1p1_mac_core);
Gabor Juhos172805a2011-06-21 11:23:26 +020043 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +020044 ar9331_1p1_mac_postamble);
Gabor Juhos172805a2011-06-21 11:23:26 +020045
46 /* bb */
Gabor Juhos172805a2011-06-21 11:23:26 +020047 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +020048 ar9331_1p1_baseband_core);
Gabor Juhos172805a2011-06-21 11:23:26 +020049 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +020050 ar9331_1p1_baseband_postamble);
Gabor Juhos172805a2011-06-21 11:23:26 +020051
52 /* radio */
Gabor Juhos172805a2011-06-21 11:23:26 +020053 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +020054 ar9331_1p1_radio_core);
Gabor Juhos172805a2011-06-21 11:23:26 +020055
56 /* soc */
57 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
Felix Fietkaua3645172012-07-15 19:53:33 +020058 ar9331_1p1_soc_preamble);
Gabor Juhos172805a2011-06-21 11:23:26 +020059 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +020060 ar9331_1p1_soc_postamble);
Gabor Juhos172805a2011-06-21 11:23:26 +020061
62 /* rx/tx gain */
63 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +020064 ar9331_common_rx_gain_1p1);
Gabor Juhos172805a2011-06-21 11:23:26 +020065 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +020066 ar9331_modes_lowest_ob_db_tx_gain_1p1);
Gabor Juhos172805a2011-06-21 11:23:26 +020067
Sujith Manoharan57527f82012-11-13 11:33:53 +053068 /* Japan 2484 Mhz CCK */
69 INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
70 ar9331_1p1_baseband_core_txfir_coeff_japan_2484);
71
Gabor Juhos172805a2011-06-21 11:23:26 +020072 /* additional clock settings */
73 if (ah->is_clk_25mhz)
Felix Fietkauc7d36f92012-03-14 16:40:31 +010074 INIT_INI_ARRAY(&ah->iniAdditional,
Felix Fietkaua3645172012-07-15 19:53:33 +020075 ar9331_1p1_xtal_25M);
Gabor Juhos172805a2011-06-21 11:23:26 +020076 else
Felix Fietkauc7d36f92012-03-14 16:40:31 +010077 INIT_INI_ARRAY(&ah->iniAdditional,
Felix Fietkaua3645172012-07-15 19:53:33 +020078 ar9331_1p1_xtal_40M);
Gabor Juhos172805a2011-06-21 11:23:26 +020079 } else if (AR_SREV_9330_12(ah)) {
80 /* mac */
Gabor Juhos172805a2011-06-21 11:23:26 +020081 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +020082 ar9331_1p2_mac_core);
Gabor Juhos172805a2011-06-21 11:23:26 +020083 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +020084 ar9331_1p2_mac_postamble);
Gabor Juhos172805a2011-06-21 11:23:26 +020085
86 /* bb */
Gabor Juhos172805a2011-06-21 11:23:26 +020087 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +020088 ar9331_1p2_baseband_core);
Gabor Juhos172805a2011-06-21 11:23:26 +020089 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +020090 ar9331_1p2_baseband_postamble);
Gabor Juhos172805a2011-06-21 11:23:26 +020091
92 /* radio */
Gabor Juhos172805a2011-06-21 11:23:26 +020093 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +020094 ar9331_1p2_radio_core);
Gabor Juhos172805a2011-06-21 11:23:26 +020095
96 /* soc */
97 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
Felix Fietkaua3645172012-07-15 19:53:33 +020098 ar9331_1p2_soc_preamble);
Gabor Juhos172805a2011-06-21 11:23:26 +020099 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200100 ar9331_1p2_soc_postamble);
Gabor Juhos172805a2011-06-21 11:23:26 +0200101
102 /* rx/tx gain */
103 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200104 ar9331_common_rx_gain_1p2);
Gabor Juhos172805a2011-06-21 11:23:26 +0200105 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200106 ar9331_modes_lowest_ob_db_tx_gain_1p2);
Gabor Juhos172805a2011-06-21 11:23:26 +0200107
Sujith Manoharan57527f82012-11-13 11:33:53 +0530108 /* Japan 2484 Mhz CCK */
109 INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
110 ar9331_1p2_baseband_core_txfir_coeff_japan_2484);
111
Gabor Juhos172805a2011-06-21 11:23:26 +0200112 /* additional clock settings */
113 if (ah->is_clk_25mhz)
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100114 INIT_INI_ARRAY(&ah->iniAdditional,
Felix Fietkaua3645172012-07-15 19:53:33 +0200115 ar9331_1p2_xtal_25M);
Gabor Juhos172805a2011-06-21 11:23:26 +0200116 else
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100117 INIT_INI_ARRAY(&ah->iniAdditional,
Felix Fietkaua3645172012-07-15 19:53:33 +0200118 ar9331_1p2_xtal_40M);
Gabor Juhos172805a2011-06-21 11:23:26 +0200119 } else if (AR_SREV_9340(ah)) {
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530120 /* mac */
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530121 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200122 ar9340_1p0_mac_core);
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530123 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200124 ar9340_1p0_mac_postamble);
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530125
126 /* bb */
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530127 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200128 ar9340_1p0_baseband_core);
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530129 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200130 ar9340_1p0_baseband_postamble);
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530131
132 /* radio */
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530133 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200134 ar9340_1p0_radio_core);
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530135 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200136 ar9340_1p0_radio_postamble);
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530137
138 /* soc */
139 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200140 ar9340_1p0_soc_preamble);
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530141 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200142 ar9340_1p0_soc_postamble);
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530143
144 /* rx/tx gain */
145 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200146 ar9340Common_wo_xlna_rx_gain_table_1p0);
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530147 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200148 ar9340Modes_high_ob_db_tx_gain_table_1p0);
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530149
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100150 INIT_INI_ARRAY(&ah->iniModesFastClock,
Felix Fietkaua3645172012-07-15 19:53:33 +0200151 ar9340Modes_fast_clock_1p0);
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530152
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100153 if (!ah->is_clk_25mhz)
154 INIT_INI_ARRAY(&ah->iniAdditional,
Felix Fietkaua3645172012-07-15 19:53:33 +0200155 ar9340_1p0_radio_core_40M);
Sujith Manoharanfb5a2dc2013-08-19 11:03:43 +0530156 } else if (AR_SREV_9485_11_OR_LATER(ah)) {
Vivek Natarajan1a63e2c2011-02-18 16:49:47 +0530157 /* mac */
Vivek Natarajan1a63e2c2011-02-18 16:49:47 +0530158 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200159 ar9485_1_1_mac_core);
Vivek Natarajan1a63e2c2011-02-18 16:49:47 +0530160 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200161 ar9485_1_1_mac_postamble);
Vivek Natarajan1a63e2c2011-02-18 16:49:47 +0530162
163 /* bb */
Felix Fietkaua3645172012-07-15 19:53:33 +0200164 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_PRE], ar9485_1_1);
Vivek Natarajan1a63e2c2011-02-18 16:49:47 +0530165 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200166 ar9485_1_1_baseband_core);
Vivek Natarajan1a63e2c2011-02-18 16:49:47 +0530167 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200168 ar9485_1_1_baseband_postamble);
Vivek Natarajan1a63e2c2011-02-18 16:49:47 +0530169
170 /* radio */
Vivek Natarajan1a63e2c2011-02-18 16:49:47 +0530171 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200172 ar9485_1_1_radio_core);
Vivek Natarajan1a63e2c2011-02-18 16:49:47 +0530173 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200174 ar9485_1_1_radio_postamble);
Vivek Natarajan1a63e2c2011-02-18 16:49:47 +0530175
176 /* soc */
177 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200178 ar9485_1_1_soc_preamble);
Vivek Natarajan1a63e2c2011-02-18 16:49:47 +0530179
180 /* rx/tx gain */
181 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200182 ar9485Common_wo_xlna_rx_gain_1_1);
Vivek Natarajan1a63e2c2011-02-18 16:49:47 +0530183 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200184 ar9485_modes_lowest_ob_db_tx_gain_1_1);
Vivek Natarajan1a63e2c2011-02-18 16:49:47 +0530185
Sujith Manoharan57527f82012-11-13 11:33:53 +0530186 /* Japan 2484 Mhz CCK */
187 INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
188 ar9485_1_1_baseband_core_txfir_coeff_japan_2484);
189
Vivek Natarajan1a63e2c2011-02-18 16:49:47 +0530190 /* Load PCIE SERDES settings from INI */
191
192 /* Awake Setting */
193
194 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Felix Fietkaua3645172012-07-15 19:53:33 +0200195 ar9485_1_1_pcie_phy_clkreq_disable_L1);
Vivek Natarajan1a63e2c2011-02-18 16:49:47 +0530196
197 /* Sleep Setting */
198
199 INIT_INI_ARRAY(&ah->iniPcieSerdesLowPower,
Felix Fietkaua3645172012-07-15 19:53:33 +0200200 ar9485_1_1_pcie_phy_clkreq_disable_L1);
Sujith Manoharand567e4e2013-06-24 18:18:45 +0530201 } else if (AR_SREV_9462_21(ah)) {
202 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
203 ar9462_2p1_mac_core);
204 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
205 ar9462_2p1_mac_postamble);
206 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
207 ar9462_2p1_baseband_core);
208 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
209 ar9462_2p1_baseband_postamble);
210 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
211 ar9462_2p1_radio_core);
212 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
213 ar9462_2p1_radio_postamble);
214 INIT_INI_ARRAY(&ah->ini_radio_post_sys2ant,
215 ar9462_2p1_radio_postamble_sys2ant);
216 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
217 ar9462_2p1_soc_preamble);
218 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
219 ar9462_2p1_soc_postamble);
220 INIT_INI_ARRAY(&ah->iniModesRxGain,
221 ar9462_2p1_common_rx_gain);
222 INIT_INI_ARRAY(&ah->iniModesFastClock,
223 ar9462_2p1_modes_fast_clock);
224 INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
225 ar9462_2p1_baseband_core_txfir_coeff_japan_2484);
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530226 } else if (AR_SREV_9462_20(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530227
Felix Fietkaua3645172012-07-15 19:53:33 +0200228 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE], ar9462_2p0_mac_core);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530229 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200230 ar9462_2p0_mac_postamble);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530231
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530232 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200233 ar9462_2p0_baseband_core);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530234 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200235 ar9462_2p0_baseband_postamble);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530236
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530237 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200238 ar9462_2p0_radio_core);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530239 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200240 ar9462_2p0_radio_postamble);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530241 INIT_INI_ARRAY(&ah->ini_radio_post_sys2ant,
Felix Fietkaua3645172012-07-15 19:53:33 +0200242 ar9462_2p0_radio_postamble_sys2ant);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530243
244 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200245 ar9462_2p0_soc_preamble);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530246 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200247 ar9462_2p0_soc_postamble);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530248
249 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200250 ar9462_common_rx_gain_table_2p0);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530251
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530252 /* Awake -> Sleep Setting */
253 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Rajkumar Manoharan16802602012-10-25 17:11:31 +0530254 ar9462_pciephy_clkreq_disable_L1_2p0);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530255 /* Sleep -> Awake Setting */
256 INIT_INI_ARRAY(&ah->iniPcieSerdesLowPower,
Rajkumar Manoharan16802602012-10-25 17:11:31 +0530257 ar9462_pciephy_clkreq_disable_L1_2p0);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530258
259 /* Fast clock modal settings */
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100260 INIT_INI_ARRAY(&ah->iniModesFastClock,
Felix Fietkaua3645172012-07-15 19:53:33 +0200261 ar9462_modes_fast_clock_2p0);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530262
263 INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
Sujith Manoharan57527f82012-11-13 11:33:53 +0530264 ar9462_2p0_baseband_core_txfir_coeff_japan_2484);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200265 } else if (AR_SREV_9550(ah)) {
266 /* mac */
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200267 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200268 ar955x_1p0_mac_core);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200269 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200270 ar955x_1p0_mac_postamble);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530271
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200272 /* bb */
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200273 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200274 ar955x_1p0_baseband_core);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200275 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200276 ar955x_1p0_baseband_postamble);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200277
278 /* radio */
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200279 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200280 ar955x_1p0_radio_core);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200281 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200282 ar955x_1p0_radio_postamble);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200283
284 /* soc */
285 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200286 ar955x_1p0_soc_preamble);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200287 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200288 ar955x_1p0_soc_postamble);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200289
290 /* rx/tx gain */
291 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200292 ar955x_1p0_common_wo_xlna_rx_gain_table);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200293 INIT_INI_ARRAY(&ah->ini_modes_rx_gain_bounds,
Felix Fietkaua3645172012-07-15 19:53:33 +0200294 ar955x_1p0_common_wo_xlna_rx_gain_bounds);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200295 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200296 ar955x_1p0_modes_xpa_tx_gain_table);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200297
298 /* Fast clock modal settings */
299 INIT_INI_ARRAY(&ah->iniModesFastClock,
Felix Fietkaua3645172012-07-15 19:53:33 +0200300 ar955x_1p0_modes_fast_clock);
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700301 } else if (AR_SREV_9580(ah)) {
302 /* mac */
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700303 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200304 ar9580_1p0_mac_core);
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700305 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200306 ar9580_1p0_mac_postamble);
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700307
308 /* bb */
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700309 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200310 ar9580_1p0_baseband_core);
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700311 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200312 ar9580_1p0_baseband_postamble);
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700313
314 /* radio */
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700315 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200316 ar9580_1p0_radio_core);
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700317 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200318 ar9580_1p0_radio_postamble);
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700319
320 /* soc */
321 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200322 ar9580_1p0_soc_preamble);
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700323 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200324 ar9580_1p0_soc_postamble);
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700325
326 /* rx/tx gain */
327 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200328 ar9580_1p0_rx_gain_table);
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700329 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200330 ar9580_1p0_low_ob_db_tx_gain_table);
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700331
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100332 INIT_INI_ARRAY(&ah->iniModesFastClock,
Felix Fietkaua3645172012-07-15 19:53:33 +0200333 ar9580_1p0_modes_fast_clock);
Sujith Manoharanaaa53ee2012-09-10 09:19:54 +0530334 } else if (AR_SREV_9565(ah)) {
335 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
336 ar9565_1p0_mac_core);
337 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
338 ar9565_1p0_mac_postamble);
339
340 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
341 ar9565_1p0_baseband_core);
342 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
343 ar9565_1p0_baseband_postamble);
344
345 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
346 ar9565_1p0_radio_core);
347 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
348 ar9565_1p0_radio_postamble);
349
350 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
351 ar9565_1p0_soc_preamble);
352 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
353 ar9565_1p0_soc_postamble);
354
355 INIT_INI_ARRAY(&ah->iniModesRxGain,
356 ar9565_1p0_Common_rx_gain_table);
357 INIT_INI_ARRAY(&ah->iniModesTxGain,
358 ar9565_1p0_Modes_lowest_ob_db_tx_gain_table);
359
360 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Rajkumar Manoharan84464842012-10-25 17:16:51 +0530361 ar9565_1p0_pciephy_clkreq_disable_L1);
Sujith Manoharanaaa53ee2012-09-10 09:19:54 +0530362 INIT_INI_ARRAY(&ah->iniPcieSerdesLowPower,
Rajkumar Manoharan84464842012-10-25 17:16:51 +0530363 ar9565_1p0_pciephy_clkreq_disable_L1);
Sujith Manoharanaaa53ee2012-09-10 09:19:54 +0530364
365 INIT_INI_ARRAY(&ah->iniModesFastClock,
366 ar9565_1p0_modes_fast_clock);
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800367 } else {
368 /* mac */
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800369 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200370 ar9300_2p2_mac_core);
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800371 INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200372 ar9300_2p2_mac_postamble);
Luis R. Rodriguez72846352010-05-12 21:15:05 -0400373
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800374 /* bb */
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800375 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200376 ar9300_2p2_baseband_core);
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800377 INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200378 ar9300_2p2_baseband_postamble);
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800379
380 /* radio */
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800381 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200382 ar9300_2p2_radio_core);
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800383 INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200384 ar9300_2p2_radio_postamble);
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800385
386 /* soc */
387 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
Felix Fietkaua3645172012-07-15 19:53:33 +0200388 ar9300_2p2_soc_preamble);
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800389 INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
Felix Fietkaua3645172012-07-15 19:53:33 +0200390 ar9300_2p2_soc_postamble);
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800391
392 /* rx/tx gain */
393 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200394 ar9300Common_rx_gain_table_2p2);
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800395 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200396 ar9300Modes_lowest_ob_db_tx_gain_table_2p2);
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800397
398 /* Load PCIE SERDES settings from INI */
399
400 /* Awake Setting */
401
402 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Felix Fietkaua3645172012-07-15 19:53:33 +0200403 ar9300PciePhy_pll_on_clkreq_disable_L1_2p2);
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800404
405 /* Sleep Setting */
406
407 INIT_INI_ARRAY(&ah->iniPcieSerdesLowPower,
Felix Fietkaua3645172012-07-15 19:53:33 +0200408 ar9300PciePhy_pll_on_clkreq_disable_L1_2p2);
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800409
410 /* Fast clock modal settings */
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100411 INIT_INI_ARRAY(&ah->iniModesFastClock,
Felix Fietkaua3645172012-07-15 19:53:33 +0200412 ar9300Modes_fast_clock_2p2);
Vasanthakumar Thiagarajanc88457e2010-12-06 04:27:37 -0800413 }
Luis R. Rodriguez72846352010-05-12 21:15:05 -0400414}
415
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530416static void ar9003_tx_gain_table_mode0(struct ath_hw *ah)
417{
418 if (AR_SREV_9330_12(ah))
419 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200420 ar9331_modes_lowest_ob_db_tx_gain_1p2);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530421 else if (AR_SREV_9330_11(ah))
422 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200423 ar9331_modes_lowest_ob_db_tx_gain_1p1);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530424 else if (AR_SREV_9340(ah))
425 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200426 ar9340Modes_lowest_ob_db_tx_gain_table_1p0);
Sujith Manoharanfb5a2dc2013-08-19 11:03:43 +0530427 else if (AR_SREV_9485_11_OR_LATER(ah))
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530428 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200429 ar9485_modes_lowest_ob_db_tx_gain_1_1);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200430 else if (AR_SREV_9550(ah))
431 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200432 ar955x_1p0_modes_xpa_tx_gain_table);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530433 else if (AR_SREV_9580(ah))
434 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200435 ar9580_1p0_lowest_ob_db_tx_gain_table);
Sujith Manoharand567e4e2013-06-24 18:18:45 +0530436 else if (AR_SREV_9462_21(ah))
437 INIT_INI_ARRAY(&ah->iniModesTxGain,
438 ar9462_2p1_modes_low_ob_db_tx_gain);
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530439 else if (AR_SREV_9462_20(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530440 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200441 ar9462_modes_low_ob_db_tx_gain_table_2p0);
Sujith Manoharanaaa53ee2012-09-10 09:19:54 +0530442 else if (AR_SREV_9565(ah))
443 INIT_INI_ARRAY(&ah->iniModesTxGain,
444 ar9565_1p0_modes_low_ob_db_tx_gain_table);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530445 else
446 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200447 ar9300Modes_lowest_ob_db_tx_gain_table_2p2);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530448}
449
450static void ar9003_tx_gain_table_mode1(struct ath_hw *ah)
451{
452 if (AR_SREV_9330_12(ah))
453 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200454 ar9331_modes_high_ob_db_tx_gain_1p2);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530455 else if (AR_SREV_9330_11(ah))
456 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200457 ar9331_modes_high_ob_db_tx_gain_1p1);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530458 else if (AR_SREV_9340(ah))
459 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200460 ar9340Modes_high_ob_db_tx_gain_table_1p0);
Sujith Manoharanfb5a2dc2013-08-19 11:03:43 +0530461 else if (AR_SREV_9485_11_OR_LATER(ah))
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530462 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200463 ar9485Modes_high_ob_db_tx_gain_1_1);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530464 else if (AR_SREV_9580(ah))
465 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200466 ar9580_1p0_high_ob_db_tx_gain_table);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200467 else if (AR_SREV_9550(ah))
468 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200469 ar955x_1p0_modes_no_xpa_tx_gain_table);
Sujith Manoharand567e4e2013-06-24 18:18:45 +0530470 else if (AR_SREV_9462_21(ah))
471 INIT_INI_ARRAY(&ah->iniModesTxGain,
472 ar9462_2p1_modes_high_ob_db_tx_gain);
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530473 else if (AR_SREV_9462_20(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530474 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200475 ar9462_modes_high_ob_db_tx_gain_table_2p0);
Sujith Manoharanaaa53ee2012-09-10 09:19:54 +0530476 else if (AR_SREV_9565(ah))
477 INIT_INI_ARRAY(&ah->iniModesTxGain,
478 ar9565_1p0_modes_high_ob_db_tx_gain_table);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530479 else
480 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200481 ar9300Modes_high_ob_db_tx_gain_table_2p2);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530482}
483
484static void ar9003_tx_gain_table_mode2(struct ath_hw *ah)
485{
486 if (AR_SREV_9330_12(ah))
487 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200488 ar9331_modes_low_ob_db_tx_gain_1p2);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530489 else if (AR_SREV_9330_11(ah))
490 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200491 ar9331_modes_low_ob_db_tx_gain_1p1);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530492 else if (AR_SREV_9340(ah))
493 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200494 ar9340Modes_low_ob_db_tx_gain_table_1p0);
Sujith Manoharanfb5a2dc2013-08-19 11:03:43 +0530495 else if (AR_SREV_9485_11_OR_LATER(ah))
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530496 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200497 ar9485Modes_low_ob_db_tx_gain_1_1);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530498 else if (AR_SREV_9580(ah))
499 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200500 ar9580_1p0_low_ob_db_tx_gain_table);
Sujith Manoharanaaa53ee2012-09-10 09:19:54 +0530501 else if (AR_SREV_9565(ah))
502 INIT_INI_ARRAY(&ah->iniModesTxGain,
503 ar9565_1p0_modes_low_ob_db_tx_gain_table);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530504 else
505 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200506 ar9300Modes_low_ob_db_tx_gain_table_2p2);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530507}
508
509static void ar9003_tx_gain_table_mode3(struct ath_hw *ah)
510{
511 if (AR_SREV_9330_12(ah))
512 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200513 ar9331_modes_high_power_tx_gain_1p2);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530514 else if (AR_SREV_9330_11(ah))
515 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200516 ar9331_modes_high_power_tx_gain_1p1);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530517 else if (AR_SREV_9340(ah))
518 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200519 ar9340Modes_high_power_tx_gain_table_1p0);
Sujith Manoharanfb5a2dc2013-08-19 11:03:43 +0530520 else if (AR_SREV_9485_11_OR_LATER(ah))
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530521 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200522 ar9485Modes_high_power_tx_gain_1_1);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530523 else if (AR_SREV_9580(ah))
524 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200525 ar9580_1p0_high_power_tx_gain_table);
Sujith Manoharanaaa53ee2012-09-10 09:19:54 +0530526 else if (AR_SREV_9565(ah))
527 INIT_INI_ARRAY(&ah->iniModesTxGain,
528 ar9565_1p0_modes_high_power_tx_gain_table);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530529 else
530 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200531 ar9300Modes_high_power_tx_gain_table_2p2);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530532}
533
Felix Fietkaub05a0112012-07-15 19:53:32 +0200534static void ar9003_tx_gain_table_mode4(struct ath_hw *ah)
535{
536 if (AR_SREV_9340(ah))
537 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200538 ar9340Modes_mixed_ob_db_tx_gain_table_1p0);
Felix Fietkaub05a0112012-07-15 19:53:32 +0200539 else if (AR_SREV_9580(ah))
540 INIT_INI_ARRAY(&ah->iniModesTxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200541 ar9580_1p0_mixed_ob_db_tx_gain_table);
Sujith Manoharand567e4e2013-06-24 18:18:45 +0530542 else if (AR_SREV_9462_21(ah))
543 INIT_INI_ARRAY(&ah->iniModesTxGain,
544 ar9462_2p1_modes_mix_ob_db_tx_gain);
Sujith Manoharan9a54c172013-06-25 12:29:23 +0530545 else if (AR_SREV_9462_20(ah))
546 INIT_INI_ARRAY(&ah->iniModesTxGain,
547 ar9462_modes_mix_ob_db_tx_gain_table_2p0);
Felix Fietkaueab6d792013-01-10 19:41:52 +0100548 else
549 INIT_INI_ARRAY(&ah->iniModesTxGain,
550 ar9300Modes_mixed_ob_db_tx_gain_table_2p2);
Felix Fietkaub05a0112012-07-15 19:53:32 +0200551}
552
Felix Fietkaueab6d792013-01-10 19:41:52 +0100553static void ar9003_tx_gain_table_mode5(struct ath_hw *ah)
554{
Sujith Manoharanfb5a2dc2013-08-19 11:03:43 +0530555 if (AR_SREV_9485_11_OR_LATER(ah))
Felix Fietkaueab6d792013-01-10 19:41:52 +0100556 INIT_INI_ARRAY(&ah->iniModesTxGain,
557 ar9485Modes_green_ob_db_tx_gain_1_1);
558 else if (AR_SREV_9340(ah))
559 INIT_INI_ARRAY(&ah->iniModesTxGain,
560 ar9340Modes_ub124_tx_gain_table_1p0);
561 else if (AR_SREV_9580(ah))
562 INIT_INI_ARRAY(&ah->iniModesTxGain,
563 ar9580_1p0_type5_tx_gain_table);
564 else if (AR_SREV_9300_22(ah))
565 INIT_INI_ARRAY(&ah->iniModesTxGain,
566 ar9300Modes_type5_tx_gain_table_2p2);
567}
568
569static void ar9003_tx_gain_table_mode6(struct ath_hw *ah)
570{
571 if (AR_SREV_9340(ah))
572 INIT_INI_ARRAY(&ah->iniModesTxGain,
573 ar9340Modes_low_ob_db_and_spur_tx_gain_table_1p0);
Sujith Manoharanfb5a2dc2013-08-19 11:03:43 +0530574 else if (AR_SREV_9485_11_OR_LATER(ah))
Felix Fietkaueab6d792013-01-10 19:41:52 +0100575 INIT_INI_ARRAY(&ah->iniModesTxGain,
576 ar9485Modes_green_spur_ob_db_tx_gain_1_1);
577 else if (AR_SREV_9580(ah))
578 INIT_INI_ARRAY(&ah->iniModesTxGain,
579 ar9580_1p0_type6_tx_gain_table);
580}
581
582typedef void (*ath_txgain_tab)(struct ath_hw *ah);
583
Luis R. Rodriguezc14a85d2010-04-15 17:39:21 -0400584static void ar9003_tx_gain_table_apply(struct ath_hw *ah)
585{
Felix Fietkaueab6d792013-01-10 19:41:52 +0100586 static const ath_txgain_tab modes[] = {
587 ar9003_tx_gain_table_mode0,
588 ar9003_tx_gain_table_mode1,
589 ar9003_tx_gain_table_mode2,
590 ar9003_tx_gain_table_mode3,
591 ar9003_tx_gain_table_mode4,
592 ar9003_tx_gain_table_mode5,
593 ar9003_tx_gain_table_mode6,
594 };
595 int idx = ar9003_hw_get_tx_gain_idx(ah);
596
597 if (idx >= ARRAY_SIZE(modes))
598 idx = 0;
599
600 modes[idx](ah);
Luis R. Rodriguezc14a85d2010-04-15 17:39:21 -0400601}
602
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530603static void ar9003_rx_gain_table_mode0(struct ath_hw *ah)
604{
605 if (AR_SREV_9330_12(ah))
606 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200607 ar9331_common_rx_gain_1p2);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530608 else if (AR_SREV_9330_11(ah))
609 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200610 ar9331_common_rx_gain_1p1);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530611 else if (AR_SREV_9340(ah))
612 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200613 ar9340Common_rx_gain_table_1p0);
Sujith Manoharanfb5a2dc2013-08-19 11:03:43 +0530614 else if (AR_SREV_9485_11_OR_LATER(ah))
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530615 INIT_INI_ARRAY(&ah->iniModesRxGain,
Sujith Manoharana796a1d2012-12-26 12:27:39 +0530616 ar9485_common_rx_gain_1_1);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200617 else if (AR_SREV_9550(ah)) {
618 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200619 ar955x_1p0_common_rx_gain_table);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200620 INIT_INI_ARRAY(&ah->ini_modes_rx_gain_bounds,
Felix Fietkaua3645172012-07-15 19:53:33 +0200621 ar955x_1p0_common_rx_gain_bounds);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200622 } else if (AR_SREV_9580(ah))
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530623 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200624 ar9580_1p0_rx_gain_table);
Sujith Manoharand567e4e2013-06-24 18:18:45 +0530625 else if (AR_SREV_9462_21(ah))
626 INIT_INI_ARRAY(&ah->iniModesRxGain,
627 ar9462_2p1_common_rx_gain);
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530628 else if (AR_SREV_9462_20(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530629 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200630 ar9462_common_rx_gain_table_2p0);
Sujith Manoharan6ac21502013-09-02 13:59:02 +0530631 else if (AR_SREV_9565(ah))
632 INIT_INI_ARRAY(&ah->iniModesRxGain,
633 ar9565_1p0_Common_rx_gain_table);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530634 else
635 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200636 ar9300Common_rx_gain_table_2p2);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530637}
638
639static void ar9003_rx_gain_table_mode1(struct ath_hw *ah)
640{
641 if (AR_SREV_9330_12(ah))
642 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200643 ar9331_common_wo_xlna_rx_gain_1p2);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530644 else if (AR_SREV_9330_11(ah))
645 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200646 ar9331_common_wo_xlna_rx_gain_1p1);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530647 else if (AR_SREV_9340(ah))
648 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200649 ar9340Common_wo_xlna_rx_gain_table_1p0);
Sujith Manoharanfb5a2dc2013-08-19 11:03:43 +0530650 else if (AR_SREV_9485_11_OR_LATER(ah))
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530651 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200652 ar9485Common_wo_xlna_rx_gain_1_1);
Sujith Manoharand567e4e2013-06-24 18:18:45 +0530653 else if (AR_SREV_9462_21(ah))
654 INIT_INI_ARRAY(&ah->iniModesRxGain,
655 ar9462_2p1_common_wo_xlna_rx_gain);
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530656 else if (AR_SREV_9462_20(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530657 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200658 ar9462_common_wo_xlna_rx_gain_table_2p0);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200659 else if (AR_SREV_9550(ah)) {
660 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200661 ar955x_1p0_common_wo_xlna_rx_gain_table);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200662 INIT_INI_ARRAY(&ah->ini_modes_rx_gain_bounds,
Felix Fietkaua3645172012-07-15 19:53:33 +0200663 ar955x_1p0_common_wo_xlna_rx_gain_bounds);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200664 } else if (AR_SREV_9580(ah))
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530665 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200666 ar9580_1p0_wo_xlna_rx_gain_table);
Sujith Manoharanaaa53ee2012-09-10 09:19:54 +0530667 else if (AR_SREV_9565(ah))
668 INIT_INI_ARRAY(&ah->iniModesRxGain,
669 ar9565_1p0_common_wo_xlna_rx_gain_table);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530670 else
671 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200672 ar9300Common_wo_xlna_rx_gain_table_2p2);
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530673}
674
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530675static void ar9003_rx_gain_table_mode2(struct ath_hw *ah)
676{
Sujith Manoharand567e4e2013-06-24 18:18:45 +0530677 if (AR_SREV_9462_21(ah)) {
678 INIT_INI_ARRAY(&ah->iniModesRxGain,
679 ar9462_2p1_common_mixed_rx_gain);
680 INIT_INI_ARRAY(&ah->ini_modes_rxgain_bb_core,
681 ar9462_2p1_baseband_core_mix_rxgain);
682 INIT_INI_ARRAY(&ah->ini_modes_rxgain_bb_postamble,
683 ar9462_2p1_baseband_postamble_mix_rxgain);
684 INIT_INI_ARRAY(&ah->ini_modes_rxgain_5g_xlna,
685 ar9462_2p1_baseband_postamble_5g_xlna);
686 } else if (AR_SREV_9462_20(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530687 INIT_INI_ARRAY(&ah->iniModesRxGain,
Felix Fietkaua3645172012-07-15 19:53:33 +0200688 ar9462_common_mixed_rx_gain_table_2p0);
Sujith Manoharanc177fab2013-06-18 15:42:38 +0530689 INIT_INI_ARRAY(&ah->ini_modes_rxgain_bb_core,
690 ar9462_2p0_baseband_core_mix_rxgain);
691 INIT_INI_ARRAY(&ah->ini_modes_rxgain_bb_postamble,
692 ar9462_2p0_baseband_postamble_mix_rxgain);
Sujith Manoharan51dbd0a2013-06-18 10:13:42 +0530693 INIT_INI_ARRAY(&ah->ini_modes_rxgain_5g_xlna,
694 ar9462_2p0_baseband_postamble_5g_xlna);
695 }
696}
697
698static void ar9003_rx_gain_table_mode3(struct ath_hw *ah)
699{
Sujith Manoharand567e4e2013-06-24 18:18:45 +0530700 if (AR_SREV_9462_21(ah)) {
701 INIT_INI_ARRAY(&ah->iniModesRxGain,
702 ar9462_2p1_common_5g_xlna_only_rx_gain);
703 INIT_INI_ARRAY(&ah->ini_modes_rxgain_5g_xlna,
704 ar9462_2p1_baseband_postamble_5g_xlna);
705 } else if (AR_SREV_9462_20(ah)) {
Sujith Manoharan51dbd0a2013-06-18 10:13:42 +0530706 INIT_INI_ARRAY(&ah->iniModesRxGain,
707 ar9462_2p0_5g_xlna_only_rxgain);
708 INIT_INI_ARRAY(&ah->ini_modes_rxgain_5g_xlna,
709 ar9462_2p0_baseband_postamble_5g_xlna);
710 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530711}
712
Luis R. Rodriguezc14a85d2010-04-15 17:39:21 -0400713static void ar9003_rx_gain_table_apply(struct ath_hw *ah)
714{
715 switch (ar9003_hw_get_rx_gain_idx(ah)) {
716 case 0:
717 default:
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530718 ar9003_rx_gain_table_mode0(ah);
Luis R. Rodriguezc14a85d2010-04-15 17:39:21 -0400719 break;
720 case 1:
Senthil Balasubramanian4d0707e2011-09-13 22:38:17 +0530721 ar9003_rx_gain_table_mode1(ah);
Luis R. Rodriguezc14a85d2010-04-15 17:39:21 -0400722 break;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530723 case 2:
724 ar9003_rx_gain_table_mode2(ah);
725 break;
Sujith Manoharan51dbd0a2013-06-18 10:13:42 +0530726 case 3:
727 ar9003_rx_gain_table_mode3(ah);
728 break;
Luis R. Rodriguezc14a85d2010-04-15 17:39:21 -0400729 }
730}
731
732/* set gain table pointers according to values read from the eeprom */
733static void ar9003_hw_init_mode_gain_regs(struct ath_hw *ah)
734{
735 ar9003_tx_gain_table_apply(ah);
736 ar9003_rx_gain_table_apply(ah);
737}
738
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400739/*
740 * Helper for ASPM support.
741 *
742 * Disable PLL when in L0s as well as receiver clock when in L1.
743 * This power saving option must be enabled through the SerDes.
744 *
745 * Programming the SerDes must go through the same 288 bit serial shift
746 * register as the other analog registers. Hence the 9 writes.
747 */
748static void ar9003_hw_configpcipowersave(struct ath_hw *ah,
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200749 bool power_off)
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400750{
Sujith Manoharanb380a43b2013-08-25 14:43:09 +0530751 /*
752 * Increase L1 Entry Latency. Some WB222 boards don't have
753 * this change in eeprom/OTP.
754 *
755 */
756 if (AR_SREV_9462(ah)) {
757 u32 val = ah->config.aspm_l1_fix;
758 if ((val & 0xff000000) == 0x17000000) {
759 val &= 0x00ffffff;
760 val |= 0x27000000;
761 REG_WRITE(ah, 0x570c, val);
762 }
763 }
764
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400765 /* Nothing to do on restore for 11N */
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200766 if (!power_off /* !restore */) {
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400767 /* set bit 19 to allow forcing of pcie core into L1 state */
768 REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
Sujith Manoharand1ae25a2013-08-25 16:30:40 +0530769 REG_WRITE(ah, AR_WA, ah->WARegVal);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400770 }
Luis R. Rodriguez653fe372010-06-21 18:38:48 -0400771
772 /*
773 * Configire PCIE after Ini init. SERDES values now come from ini file
774 * This enables PCIe low power mode.
775 */
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400776 if (ah->config.pcieSerDesWrite) {
Luis R. Rodriguez653fe372010-06-21 18:38:48 -0400777 unsigned int i;
Luis R. Rodriguezd5c4d192010-06-21 18:38:50 -0400778 struct ar5416IniArray *array;
Luis R. Rodriguez653fe372010-06-21 18:38:48 -0400779
Luis R. Rodriguezd5c4d192010-06-21 18:38:50 -0400780 array = power_off ? &ah->iniPcieSerdes :
781 &ah->iniPcieSerdesLowPower;
782
783 for (i = 0; i < array->ia_rows; i++) {
Luis R. Rodriguez653fe372010-06-21 18:38:48 -0400784 REG_WRITE(ah,
Luis R. Rodriguezd5c4d192010-06-21 18:38:50 -0400785 INI_RA(array, i, 0),
786 INI_RA(array, i, 1));
Luis R. Rodriguez653fe372010-06-21 18:38:48 -0400787 }
788 }
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400789}
790
791/* Sets up the AR9003 hardware familiy callbacks */
792void ar9003_hw_attach_ops(struct ath_hw *ah)
793{
794 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
795 struct ath_hw_ops *ops = ath9k_hw_ops(ah);
796
Felix Fietkau6aaacd82013-01-13 19:54:58 +0100797 ar9003_hw_init_mode_regs(ah);
Luis R. Rodriguezc14a85d2010-04-15 17:39:21 -0400798 priv_ops->init_mode_gain_regs = ar9003_hw_init_mode_gain_regs;
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400799
800 ops->config_pci_powersave = ar9003_hw_configpcipowersave;
801
802 ar9003_hw_attach_phy_ops(ah);
803 ar9003_hw_attach_calib_ops(ah);
804 ar9003_hw_attach_mac_ops(ah);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400805}