Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 1 | /****************************************************************************** |
| 2 | * |
Wey-Yi Guy | 4e31826 | 2011-12-27 11:21:32 -0800 | [diff] [blame] | 3 | * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved. |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 4 | * |
| 5 | * Portions of this file are derived from the ipw3945 project. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify it |
| 8 | * under the terms of version 2 of the GNU General Public License as |
| 9 | * published by the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | * more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License along with |
| 17 | * this program; if not, write to the Free Software Foundation, Inc., |
| 18 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA |
| 19 | * |
| 20 | * The full GNU General Public License is included in this distribution in the |
| 21 | * file called LICENSE. |
| 22 | * |
| 23 | * Contact Information: |
| 24 | * Intel Linux Wireless <ilw@linux.intel.com> |
| 25 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 26 | * |
| 27 | *****************************************************************************/ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 28 | #include <linux/delay.h> |
| 29 | #include <linux/device.h> |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 30 | |
| 31 | #include "iwl-io.h" |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 32 | #include"iwl-csr.h" |
| 33 | #include "iwl-debug.h" |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 34 | |
| 35 | #define IWL_POLL_INTERVAL 10 /* microseconds */ |
| 36 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 37 | static inline void __iwl_set_bit(struct iwl_trans *trans, u32 reg, u32 mask) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 38 | { |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 39 | iwl_write32(trans, reg, iwl_read32(trans, reg) | mask); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 40 | } |
| 41 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 42 | static inline void __iwl_clear_bit(struct iwl_trans *trans, u32 reg, u32 mask) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 43 | { |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 44 | iwl_write32(trans, reg, iwl_read32(trans, reg) & ~mask); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 45 | } |
| 46 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 47 | void iwl_set_bit(struct iwl_trans *trans, u32 reg, u32 mask) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 48 | { |
| 49 | unsigned long flags; |
| 50 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 51 | spin_lock_irqsave(&trans->reg_lock, flags); |
| 52 | __iwl_set_bit(trans, reg, mask); |
| 53 | spin_unlock_irqrestore(&trans->reg_lock, flags); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 54 | } |
| 55 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 56 | void iwl_clear_bit(struct iwl_trans *trans, u32 reg, u32 mask) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 57 | { |
| 58 | unsigned long flags; |
| 59 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 60 | spin_lock_irqsave(&trans->reg_lock, flags); |
| 61 | __iwl_clear_bit(trans, reg, mask); |
| 62 | spin_unlock_irqrestore(&trans->reg_lock, flags); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 63 | } |
| 64 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 65 | int iwl_poll_bit(struct iwl_trans *trans, u32 addr, |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 66 | u32 bits, u32 mask, int timeout) |
| 67 | { |
| 68 | int t = 0; |
| 69 | |
| 70 | do { |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 71 | if ((iwl_read32(trans, addr) & mask) == (bits & mask)) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 72 | return t; |
| 73 | udelay(IWL_POLL_INTERVAL); |
| 74 | t += IWL_POLL_INTERVAL; |
| 75 | } while (t < timeout); |
| 76 | |
| 77 | return -ETIMEDOUT; |
| 78 | } |
| 79 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 80 | int iwl_grab_nic_access_silent(struct iwl_trans *trans) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 81 | { |
| 82 | int ret; |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 83 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 84 | lockdep_assert_held(&trans->reg_lock); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 85 | |
| 86 | /* this bit wakes up the NIC */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 87 | __iwl_set_bit(trans, CSR_GP_CNTRL, |
| 88 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 89 | |
| 90 | /* |
| 91 | * These bits say the device is running, and should keep running for |
| 92 | * at least a short while (at least as long as MAC_ACCESS_REQ stays 1), |
| 93 | * but they do not indicate that embedded SRAM is restored yet; |
| 94 | * 3945 and 4965 have volatile SRAM, and must save/restore contents |
| 95 | * to/from host DRAM when sleeping/waking for power-saving. |
| 96 | * Each direction takes approximately 1/4 millisecond; with this |
| 97 | * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a |
| 98 | * series of register accesses are expected (e.g. reading Event Log), |
| 99 | * to keep device from sleeping. |
| 100 | * |
| 101 | * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that |
| 102 | * SRAM is okay/restored. We don't check that here because this call |
| 103 | * is just for hardware register access; but GP1 MAC_SLEEP check is a |
| 104 | * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log). |
| 105 | * |
| 106 | * 5000 series and later (including 1000 series) have non-volatile SRAM, |
| 107 | * and do not save/restore SRAM when power cycling. |
| 108 | */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 109 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 110 | CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN, |
| 111 | (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY | |
| 112 | CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000); |
| 113 | if (ret < 0) { |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 114 | iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 115 | return -EIO; |
| 116 | } |
| 117 | |
| 118 | return 0; |
| 119 | } |
| 120 | |
Stanislaw Gruszka | bfe4b80 | 2012-03-07 09:52:24 -0800 | [diff] [blame] | 121 | bool iwl_grab_nic_access(struct iwl_trans *trans) |
Johannes Berg | 4119904 | 2011-04-19 07:42:03 -0700 | [diff] [blame] | 122 | { |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 123 | int ret = iwl_grab_nic_access_silent(trans); |
Stanislaw Gruszka | aa5affb | 2012-03-07 09:52:23 -0800 | [diff] [blame] | 124 | if (unlikely(ret)) { |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 125 | u32 val = iwl_read32(trans, CSR_GP_CNTRL); |
Stanislaw Gruszka | aa5affb | 2012-03-07 09:52:23 -0800 | [diff] [blame] | 126 | WARN_ONCE(1, "Timeout waiting for hardware access " |
| 127 | "(CSR_GP_CNTRL 0x%08x)\n", val); |
Stanislaw Gruszka | bfe4b80 | 2012-03-07 09:52:24 -0800 | [diff] [blame] | 128 | return false; |
Johannes Berg | 4119904 | 2011-04-19 07:42:03 -0700 | [diff] [blame] | 129 | } |
| 130 | |
Stanislaw Gruszka | bfe4b80 | 2012-03-07 09:52:24 -0800 | [diff] [blame] | 131 | return true; |
Johannes Berg | 4119904 | 2011-04-19 07:42:03 -0700 | [diff] [blame] | 132 | } |
| 133 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 134 | void iwl_release_nic_access(struct iwl_trans *trans) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 135 | { |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 136 | lockdep_assert_held(&trans->reg_lock); |
| 137 | __iwl_clear_bit(trans, CSR_GP_CNTRL, |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 138 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
Stanislaw Gruszka | 3a73a30 | 2012-03-07 09:52:25 -0800 | [diff] [blame] | 139 | /* |
| 140 | * Above we read the CSR_GP_CNTRL register, which will flush |
| 141 | * any previous writes, but we need the write that clears the |
| 142 | * MAC_ACCESS_REQ bit to be performed before any other writes |
| 143 | * scheduled on different CPUs (after we drop reg_lock). |
| 144 | */ |
| 145 | mmiowb(); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 146 | } |
| 147 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 148 | u32 iwl_read_direct32(struct iwl_trans *trans, u32 reg) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 149 | { |
| 150 | u32 value; |
| 151 | unsigned long flags; |
| 152 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 153 | spin_lock_irqsave(&trans->reg_lock, flags); |
| 154 | iwl_grab_nic_access(trans); |
| 155 | value = iwl_read32(trans, reg); |
| 156 | iwl_release_nic_access(trans); |
| 157 | spin_unlock_irqrestore(&trans->reg_lock, flags); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 158 | |
| 159 | return value; |
| 160 | } |
| 161 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 162 | void iwl_write_direct32(struct iwl_trans *trans, u32 reg, u32 value) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 163 | { |
| 164 | unsigned long flags; |
| 165 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 166 | spin_lock_irqsave(&trans->reg_lock, flags); |
Stanislaw Gruszka | bfe4b80 | 2012-03-07 09:52:24 -0800 | [diff] [blame] | 167 | if (likely(iwl_grab_nic_access(trans))) { |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 168 | iwl_write32(trans, reg, value); |
| 169 | iwl_release_nic_access(trans); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 170 | } |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 171 | spin_unlock_irqrestore(&trans->reg_lock, flags); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 172 | } |
| 173 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 174 | int iwl_poll_direct_bit(struct iwl_trans *trans, u32 addr, u32 mask, |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 175 | int timeout) |
| 176 | { |
| 177 | int t = 0; |
| 178 | |
| 179 | do { |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 180 | if ((iwl_read_direct32(trans, addr) & mask) == mask) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 181 | return t; |
| 182 | udelay(IWL_POLL_INTERVAL); |
| 183 | t += IWL_POLL_INTERVAL; |
| 184 | } while (t < timeout); |
| 185 | |
| 186 | return -ETIMEDOUT; |
| 187 | } |
| 188 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 189 | static inline u32 __iwl_read_prph(struct iwl_trans *trans, u32 reg) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 190 | { |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 191 | iwl_write32(trans, HBUS_TARG_PRPH_RADDR, reg | (3 << 24)); |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 192 | return iwl_read32(trans, HBUS_TARG_PRPH_RDAT); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 193 | } |
| 194 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 195 | static inline void __iwl_write_prph(struct iwl_trans *trans, u32 addr, u32 val) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 196 | { |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 197 | iwl_write32(trans, HBUS_TARG_PRPH_WADDR, |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 198 | ((addr & 0x0000FFFF) | (3 << 24))); |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 199 | iwl_write32(trans, HBUS_TARG_PRPH_WDAT, val); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 200 | } |
| 201 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 202 | u32 iwl_read_prph(struct iwl_trans *trans, u32 reg) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 203 | { |
| 204 | unsigned long flags; |
| 205 | u32 val; |
| 206 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 207 | spin_lock_irqsave(&trans->reg_lock, flags); |
| 208 | iwl_grab_nic_access(trans); |
| 209 | val = __iwl_read_prph(trans, reg); |
| 210 | iwl_release_nic_access(trans); |
| 211 | spin_unlock_irqrestore(&trans->reg_lock, flags); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 212 | return val; |
| 213 | } |
| 214 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 215 | void iwl_write_prph(struct iwl_trans *trans, u32 addr, u32 val) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 216 | { |
| 217 | unsigned long flags; |
| 218 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 219 | spin_lock_irqsave(&trans->reg_lock, flags); |
Stanislaw Gruszka | bfe4b80 | 2012-03-07 09:52:24 -0800 | [diff] [blame] | 220 | if (likely(iwl_grab_nic_access(trans))) { |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 221 | __iwl_write_prph(trans, addr, val); |
| 222 | iwl_release_nic_access(trans); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 223 | } |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 224 | spin_unlock_irqrestore(&trans->reg_lock, flags); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 225 | } |
| 226 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 227 | void iwl_set_bits_prph(struct iwl_trans *trans, u32 reg, u32 mask) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 228 | { |
| 229 | unsigned long flags; |
| 230 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 231 | spin_lock_irqsave(&trans->reg_lock, flags); |
Stanislaw Gruszka | bfe4b80 | 2012-03-07 09:52:24 -0800 | [diff] [blame] | 232 | if (likely(iwl_grab_nic_access(trans))) { |
| 233 | __iwl_write_prph(trans, reg, |
| 234 | __iwl_read_prph(trans, reg) | mask); |
| 235 | iwl_release_nic_access(trans); |
| 236 | } |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 237 | spin_unlock_irqrestore(&trans->reg_lock, flags); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 238 | } |
| 239 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 240 | void iwl_set_bits_mask_prph(struct iwl_trans *trans, u32 reg, |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 241 | u32 bits, u32 mask) |
| 242 | { |
| 243 | unsigned long flags; |
| 244 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 245 | spin_lock_irqsave(&trans->reg_lock, flags); |
Stanislaw Gruszka | bfe4b80 | 2012-03-07 09:52:24 -0800 | [diff] [blame] | 246 | if (likely(iwl_grab_nic_access(trans))) { |
| 247 | __iwl_write_prph(trans, reg, |
| 248 | (__iwl_read_prph(trans, reg) & mask) | bits); |
| 249 | iwl_release_nic_access(trans); |
| 250 | } |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 251 | spin_unlock_irqrestore(&trans->reg_lock, flags); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 252 | } |
| 253 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 254 | void iwl_clear_bits_prph(struct iwl_trans *trans, u32 reg, u32 mask) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 255 | { |
| 256 | unsigned long flags; |
| 257 | u32 val; |
| 258 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 259 | spin_lock_irqsave(&trans->reg_lock, flags); |
Stanislaw Gruszka | bfe4b80 | 2012-03-07 09:52:24 -0800 | [diff] [blame] | 260 | if (likely(iwl_grab_nic_access(trans))) { |
| 261 | val = __iwl_read_prph(trans, reg); |
| 262 | __iwl_write_prph(trans, reg, (val & ~mask)); |
| 263 | iwl_release_nic_access(trans); |
| 264 | } |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 265 | spin_unlock_irqrestore(&trans->reg_lock, flags); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 266 | } |
| 267 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 268 | void _iwl_read_targ_mem_words(struct iwl_trans *trans, u32 addr, |
Johannes Berg | e46f653 | 2011-04-13 03:14:43 -0700 | [diff] [blame] | 269 | void *buf, int words) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 270 | { |
| 271 | unsigned long flags; |
Johannes Berg | e46f653 | 2011-04-13 03:14:43 -0700 | [diff] [blame] | 272 | int offs; |
| 273 | u32 *vals = buf; |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 274 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 275 | spin_lock_irqsave(&trans->reg_lock, flags); |
Stanislaw Gruszka | bfe4b80 | 2012-03-07 09:52:24 -0800 | [diff] [blame] | 276 | if (likely(iwl_grab_nic_access(trans))) { |
| 277 | iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr); |
Stanislaw Gruszka | bfe4b80 | 2012-03-07 09:52:24 -0800 | [diff] [blame] | 278 | for (offs = 0; offs < words; offs++) |
| 279 | vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT); |
| 280 | iwl_release_nic_access(trans); |
| 281 | } |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 282 | spin_unlock_irqrestore(&trans->reg_lock, flags); |
Johannes Berg | e46f653 | 2011-04-13 03:14:43 -0700 | [diff] [blame] | 283 | } |
| 284 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 285 | u32 iwl_read_targ_mem(struct iwl_trans *trans, u32 addr) |
Johannes Berg | e46f653 | 2011-04-13 03:14:43 -0700 | [diff] [blame] | 286 | { |
| 287 | u32 value; |
| 288 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 289 | _iwl_read_targ_mem_words(trans, addr, &value, 1); |
Johannes Berg | e46f653 | 2011-04-13 03:14:43 -0700 | [diff] [blame] | 290 | |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 291 | return value; |
| 292 | } |
| 293 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 294 | int _iwl_write_targ_mem_words(struct iwl_trans *trans, u32 addr, |
Hsu, Kenny | ee8ba88 | 2011-12-09 03:11:18 -0800 | [diff] [blame] | 295 | void *buf, int words) |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 296 | { |
| 297 | unsigned long flags; |
Hsu, Kenny | ee8ba88 | 2011-12-09 03:11:18 -0800 | [diff] [blame] | 298 | int offs, result = 0; |
| 299 | u32 *vals = buf; |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 300 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 301 | spin_lock_irqsave(&trans->reg_lock, flags); |
Stanislaw Gruszka | bfe4b80 | 2012-03-07 09:52:24 -0800 | [diff] [blame] | 302 | if (likely(iwl_grab_nic_access(trans))) { |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 303 | iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr); |
Hsu, Kenny | ee8ba88 | 2011-12-09 03:11:18 -0800 | [diff] [blame] | 304 | for (offs = 0; offs < words; offs++) |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 305 | iwl_write32(trans, HBUS_TARG_MEM_WDAT, vals[offs]); |
| 306 | iwl_release_nic_access(trans); |
Hsu, Kenny | ee8ba88 | 2011-12-09 03:11:18 -0800 | [diff] [blame] | 307 | } else |
| 308 | result = -EBUSY; |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 309 | spin_unlock_irqrestore(&trans->reg_lock, flags); |
Hsu, Kenny | ee8ba88 | 2011-12-09 03:11:18 -0800 | [diff] [blame] | 310 | |
| 311 | return result; |
| 312 | } |
| 313 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 314 | int iwl_write_targ_mem(struct iwl_trans *trans, u32 addr, u32 val) |
Hsu, Kenny | ee8ba88 | 2011-12-09 03:11:18 -0800 | [diff] [blame] | 315 | { |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 316 | return _iwl_write_targ_mem_words(trans, addr, &val, 1); |
Johannes Berg | 02a7fa0 | 2011-04-05 09:42:12 -0700 | [diff] [blame] | 317 | } |