blob: 081dd34d2387d1787ab575ebb2106c9d683ab119 [file] [log] [blame]
Johannes Berg02a7fa02011-04-05 09:42:12 -07001/******************************************************************************
2 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Johannes Berg02a7fa02011-04-05 09:42:12 -07004 *
5 * Portions of this file are derived from the ipw3945 project.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
19 *
20 * The full GNU General Public License is included in this distribution in the
21 * file called LICENSE.
22 *
23 * Contact Information:
24 * Intel Linux Wireless <ilw@linux.intel.com>
25 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26 *
27 *****************************************************************************/
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070028#include <linux/delay.h>
29#include <linux/device.h>
Johannes Berg02a7fa02011-04-05 09:42:12 -070030
31#include "iwl-io.h"
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070032#include"iwl-csr.h"
33#include "iwl-debug.h"
Johannes Berg02a7fa02011-04-05 09:42:12 -070034
35#define IWL_POLL_INTERVAL 10 /* microseconds */
36
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020037static inline void __iwl_set_bit(struct iwl_trans *trans, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -070038{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020039 iwl_write32(trans, reg, iwl_read32(trans, reg) | mask);
Johannes Berg02a7fa02011-04-05 09:42:12 -070040}
41
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020042static inline void __iwl_clear_bit(struct iwl_trans *trans, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -070043{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020044 iwl_write32(trans, reg, iwl_read32(trans, reg) & ~mask);
Johannes Berg02a7fa02011-04-05 09:42:12 -070045}
46
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020047void iwl_set_bit(struct iwl_trans *trans, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -070048{
49 unsigned long flags;
50
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020051 spin_lock_irqsave(&trans->reg_lock, flags);
52 __iwl_set_bit(trans, reg, mask);
53 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -070054}
55
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020056void iwl_clear_bit(struct iwl_trans *trans, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -070057{
58 unsigned long flags;
59
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020060 spin_lock_irqsave(&trans->reg_lock, flags);
61 __iwl_clear_bit(trans, reg, mask);
62 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -070063}
64
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020065int iwl_poll_bit(struct iwl_trans *trans, u32 addr,
Johannes Berg02a7fa02011-04-05 09:42:12 -070066 u32 bits, u32 mask, int timeout)
67{
68 int t = 0;
69
70 do {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020071 if ((iwl_read32(trans, addr) & mask) == (bits & mask))
Johannes Berg02a7fa02011-04-05 09:42:12 -070072 return t;
73 udelay(IWL_POLL_INTERVAL);
74 t += IWL_POLL_INTERVAL;
75 } while (t < timeout);
76
77 return -ETIMEDOUT;
78}
79
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020080int iwl_grab_nic_access_silent(struct iwl_trans *trans)
Johannes Berg02a7fa02011-04-05 09:42:12 -070081{
82 int ret;
Johannes Berg02a7fa02011-04-05 09:42:12 -070083
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020084 lockdep_assert_held(&trans->reg_lock);
Johannes Berg02a7fa02011-04-05 09:42:12 -070085
86 /* this bit wakes up the NIC */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020087 __iwl_set_bit(trans, CSR_GP_CNTRL,
88 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Berg02a7fa02011-04-05 09:42:12 -070089
90 /*
91 * These bits say the device is running, and should keep running for
92 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
93 * but they do not indicate that embedded SRAM is restored yet;
94 * 3945 and 4965 have volatile SRAM, and must save/restore contents
95 * to/from host DRAM when sleeping/waking for power-saving.
96 * Each direction takes approximately 1/4 millisecond; with this
97 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
98 * series of register accesses are expected (e.g. reading Event Log),
99 * to keep device from sleeping.
100 *
101 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
102 * SRAM is okay/restored. We don't check that here because this call
103 * is just for hardware register access; but GP1 MAC_SLEEP check is a
104 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
105 *
106 * 5000 series and later (including 1000 series) have non-volatile SRAM,
107 * and do not save/restore SRAM when power cycling.
108 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200109 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg02a7fa02011-04-05 09:42:12 -0700110 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
111 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
112 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
113 if (ret < 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200114 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700115 return -EIO;
116 }
117
118 return 0;
119}
120
Stanislaw Gruszkabfe4b802012-03-07 09:52:24 -0800121bool iwl_grab_nic_access(struct iwl_trans *trans)
Johannes Berg41199042011-04-19 07:42:03 -0700122{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200123 int ret = iwl_grab_nic_access_silent(trans);
Stanislaw Gruszkaaa5affb2012-03-07 09:52:23 -0800124 if (unlikely(ret)) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200125 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
Stanislaw Gruszkaaa5affb2012-03-07 09:52:23 -0800126 WARN_ONCE(1, "Timeout waiting for hardware access "
127 "(CSR_GP_CNTRL 0x%08x)\n", val);
Stanislaw Gruszkabfe4b802012-03-07 09:52:24 -0800128 return false;
Johannes Berg41199042011-04-19 07:42:03 -0700129 }
130
Stanislaw Gruszkabfe4b802012-03-07 09:52:24 -0800131 return true;
Johannes Berg41199042011-04-19 07:42:03 -0700132}
133
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200134void iwl_release_nic_access(struct iwl_trans *trans)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700135{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200136 lockdep_assert_held(&trans->reg_lock);
137 __iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg02a7fa02011-04-05 09:42:12 -0700138 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Stanislaw Gruszka3a73a302012-03-07 09:52:25 -0800139 /*
140 * Above we read the CSR_GP_CNTRL register, which will flush
141 * any previous writes, but we need the write that clears the
142 * MAC_ACCESS_REQ bit to be performed before any other writes
143 * scheduled on different CPUs (after we drop reg_lock).
144 */
145 mmiowb();
Johannes Berg02a7fa02011-04-05 09:42:12 -0700146}
147
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200148u32 iwl_read_direct32(struct iwl_trans *trans, u32 reg)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700149{
150 u32 value;
151 unsigned long flags;
152
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200153 spin_lock_irqsave(&trans->reg_lock, flags);
154 iwl_grab_nic_access(trans);
155 value = iwl_read32(trans, reg);
156 iwl_release_nic_access(trans);
157 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700158
159 return value;
160}
161
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200162void iwl_write_direct32(struct iwl_trans *trans, u32 reg, u32 value)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700163{
164 unsigned long flags;
165
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200166 spin_lock_irqsave(&trans->reg_lock, flags);
Stanislaw Gruszkabfe4b802012-03-07 09:52:24 -0800167 if (likely(iwl_grab_nic_access(trans))) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200168 iwl_write32(trans, reg, value);
169 iwl_release_nic_access(trans);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700170 }
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200171 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700172}
173
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200174int iwl_poll_direct_bit(struct iwl_trans *trans, u32 addr, u32 mask,
Johannes Berg02a7fa02011-04-05 09:42:12 -0700175 int timeout)
176{
177 int t = 0;
178
179 do {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200180 if ((iwl_read_direct32(trans, addr) & mask) == mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700181 return t;
182 udelay(IWL_POLL_INTERVAL);
183 t += IWL_POLL_INTERVAL;
184 } while (t < timeout);
185
186 return -ETIMEDOUT;
187}
188
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200189static inline u32 __iwl_read_prph(struct iwl_trans *trans, u32 reg)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700190{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200191 iwl_write32(trans, HBUS_TARG_PRPH_RADDR, reg | (3 << 24));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200192 return iwl_read32(trans, HBUS_TARG_PRPH_RDAT);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700193}
194
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200195static inline void __iwl_write_prph(struct iwl_trans *trans, u32 addr, u32 val)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700196{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200197 iwl_write32(trans, HBUS_TARG_PRPH_WADDR,
Johannes Berg02a7fa02011-04-05 09:42:12 -0700198 ((addr & 0x0000FFFF) | (3 << 24)));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200199 iwl_write32(trans, HBUS_TARG_PRPH_WDAT, val);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700200}
201
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200202u32 iwl_read_prph(struct iwl_trans *trans, u32 reg)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700203{
204 unsigned long flags;
205 u32 val;
206
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200207 spin_lock_irqsave(&trans->reg_lock, flags);
208 iwl_grab_nic_access(trans);
209 val = __iwl_read_prph(trans, reg);
210 iwl_release_nic_access(trans);
211 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700212 return val;
213}
214
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200215void iwl_write_prph(struct iwl_trans *trans, u32 addr, u32 val)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700216{
217 unsigned long flags;
218
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200219 spin_lock_irqsave(&trans->reg_lock, flags);
Stanislaw Gruszkabfe4b802012-03-07 09:52:24 -0800220 if (likely(iwl_grab_nic_access(trans))) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200221 __iwl_write_prph(trans, addr, val);
222 iwl_release_nic_access(trans);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700223 }
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200224 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700225}
226
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200227void iwl_set_bits_prph(struct iwl_trans *trans, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700228{
229 unsigned long flags;
230
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200231 spin_lock_irqsave(&trans->reg_lock, flags);
Stanislaw Gruszkabfe4b802012-03-07 09:52:24 -0800232 if (likely(iwl_grab_nic_access(trans))) {
233 __iwl_write_prph(trans, reg,
234 __iwl_read_prph(trans, reg) | mask);
235 iwl_release_nic_access(trans);
236 }
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200237 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700238}
239
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200240void iwl_set_bits_mask_prph(struct iwl_trans *trans, u32 reg,
Johannes Berg02a7fa02011-04-05 09:42:12 -0700241 u32 bits, u32 mask)
242{
243 unsigned long flags;
244
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200245 spin_lock_irqsave(&trans->reg_lock, flags);
Stanislaw Gruszkabfe4b802012-03-07 09:52:24 -0800246 if (likely(iwl_grab_nic_access(trans))) {
247 __iwl_write_prph(trans, reg,
248 (__iwl_read_prph(trans, reg) & mask) | bits);
249 iwl_release_nic_access(trans);
250 }
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200251 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700252}
253
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200254void iwl_clear_bits_prph(struct iwl_trans *trans, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700255{
256 unsigned long flags;
257 u32 val;
258
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200259 spin_lock_irqsave(&trans->reg_lock, flags);
Stanislaw Gruszkabfe4b802012-03-07 09:52:24 -0800260 if (likely(iwl_grab_nic_access(trans))) {
261 val = __iwl_read_prph(trans, reg);
262 __iwl_write_prph(trans, reg, (val & ~mask));
263 iwl_release_nic_access(trans);
264 }
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200265 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700266}
267
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200268void _iwl_read_targ_mem_words(struct iwl_trans *trans, u32 addr,
Johannes Berge46f6532011-04-13 03:14:43 -0700269 void *buf, int words)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700270{
271 unsigned long flags;
Johannes Berge46f6532011-04-13 03:14:43 -0700272 int offs;
273 u32 *vals = buf;
Johannes Berg02a7fa02011-04-05 09:42:12 -0700274
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200275 spin_lock_irqsave(&trans->reg_lock, flags);
Stanislaw Gruszkabfe4b802012-03-07 09:52:24 -0800276 if (likely(iwl_grab_nic_access(trans))) {
277 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
Stanislaw Gruszkabfe4b802012-03-07 09:52:24 -0800278 for (offs = 0; offs < words; offs++)
279 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
280 iwl_release_nic_access(trans);
281 }
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200282 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berge46f6532011-04-13 03:14:43 -0700283}
284
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200285u32 iwl_read_targ_mem(struct iwl_trans *trans, u32 addr)
Johannes Berge46f6532011-04-13 03:14:43 -0700286{
287 u32 value;
288
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200289 _iwl_read_targ_mem_words(trans, addr, &value, 1);
Johannes Berge46f6532011-04-13 03:14:43 -0700290
Johannes Berg02a7fa02011-04-05 09:42:12 -0700291 return value;
292}
293
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200294int _iwl_write_targ_mem_words(struct iwl_trans *trans, u32 addr,
Hsu, Kennyee8ba882011-12-09 03:11:18 -0800295 void *buf, int words)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700296{
297 unsigned long flags;
Hsu, Kennyee8ba882011-12-09 03:11:18 -0800298 int offs, result = 0;
299 u32 *vals = buf;
Johannes Berg02a7fa02011-04-05 09:42:12 -0700300
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200301 spin_lock_irqsave(&trans->reg_lock, flags);
Stanislaw Gruszkabfe4b802012-03-07 09:52:24 -0800302 if (likely(iwl_grab_nic_access(trans))) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200303 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
Hsu, Kennyee8ba882011-12-09 03:11:18 -0800304 for (offs = 0; offs < words; offs++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200305 iwl_write32(trans, HBUS_TARG_MEM_WDAT, vals[offs]);
306 iwl_release_nic_access(trans);
Hsu, Kennyee8ba882011-12-09 03:11:18 -0800307 } else
308 result = -EBUSY;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200309 spin_unlock_irqrestore(&trans->reg_lock, flags);
Hsu, Kennyee8ba882011-12-09 03:11:18 -0800310
311 return result;
312}
313
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200314int iwl_write_targ_mem(struct iwl_trans *trans, u32 addr, u32 val)
Hsu, Kennyee8ba882011-12-09 03:11:18 -0800315{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200316 return _iwl_write_targ_mem_words(trans, addr, &val, 1);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700317}