blob: 3ffa8e62b8565e442394083fad92a2c9c6fa6ad7 [file] [log] [blame]
Johannes Berg02a7fa02011-04-05 09:42:12 -07001/******************************************************************************
2 *
3 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
4 *
5 * Portions of this file are derived from the ipw3945 project.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
19 *
20 * The full GNU General Public License is included in this distribution in the
21 * file called LICENSE.
22 *
23 * Contact Information:
24 * Intel Linux Wireless <ilw@linux.intel.com>
25 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26 *
27 *****************************************************************************/
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070028#include <linux/delay.h>
29#include <linux/device.h>
Johannes Berg02a7fa02011-04-05 09:42:12 -070030
31#include "iwl-io.h"
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070032#include"iwl-csr.h"
33#include "iwl-debug.h"
Johannes Berg02a7fa02011-04-05 09:42:12 -070034
35#define IWL_POLL_INTERVAL 10 /* microseconds */
36
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070037static inline void __iwl_set_bit(struct iwl_bus *bus, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -070038{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070039 iwl_write32(bus, reg, iwl_read32(bus, reg) | mask);
Johannes Berg02a7fa02011-04-05 09:42:12 -070040}
41
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070042static inline void __iwl_clear_bit(struct iwl_bus *bus, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -070043{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070044 iwl_write32(bus, reg, iwl_read32(bus, reg) & ~mask);
Johannes Berg02a7fa02011-04-05 09:42:12 -070045}
46
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070047void iwl_set_bit(struct iwl_bus *bus, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -070048{
49 unsigned long flags;
50
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070051 spin_lock_irqsave(&bus->reg_lock, flags);
52 __iwl_set_bit(bus, reg, mask);
53 spin_unlock_irqrestore(&bus->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -070054}
55
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070056void iwl_clear_bit(struct iwl_bus *bus, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -070057{
58 unsigned long flags;
59
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070060 spin_lock_irqsave(&bus->reg_lock, flags);
61 __iwl_clear_bit(bus, reg, mask);
62 spin_unlock_irqrestore(&bus->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -070063}
64
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070065int iwl_poll_bit(struct iwl_bus *bus, u32 addr,
Johannes Berg02a7fa02011-04-05 09:42:12 -070066 u32 bits, u32 mask, int timeout)
67{
68 int t = 0;
69
70 do {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070071 if ((iwl_read32(bus, addr) & mask) == (bits & mask))
Johannes Berg02a7fa02011-04-05 09:42:12 -070072 return t;
73 udelay(IWL_POLL_INTERVAL);
74 t += IWL_POLL_INTERVAL;
75 } while (t < timeout);
76
77 return -ETIMEDOUT;
78}
79
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070080int iwl_grab_nic_access_silent(struct iwl_bus *bus)
Johannes Berg02a7fa02011-04-05 09:42:12 -070081{
82 int ret;
Johannes Berg02a7fa02011-04-05 09:42:12 -070083
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070084 lockdep_assert_held(&bus->reg_lock);
Johannes Berg02a7fa02011-04-05 09:42:12 -070085
86 /* this bit wakes up the NIC */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070087 __iwl_set_bit(bus, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Berg02a7fa02011-04-05 09:42:12 -070088
89 /*
90 * These bits say the device is running, and should keep running for
91 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
92 * but they do not indicate that embedded SRAM is restored yet;
93 * 3945 and 4965 have volatile SRAM, and must save/restore contents
94 * to/from host DRAM when sleeping/waking for power-saving.
95 * Each direction takes approximately 1/4 millisecond; with this
96 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
97 * series of register accesses are expected (e.g. reading Event Log),
98 * to keep device from sleeping.
99 *
100 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
101 * SRAM is okay/restored. We don't check that here because this call
102 * is just for hardware register access; but GP1 MAC_SLEEP check is a
103 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
104 *
105 * 5000 series and later (including 1000 series) have non-volatile SRAM,
106 * and do not save/restore SRAM when power cycling.
107 */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700108 ret = iwl_poll_bit(bus, CSR_GP_CNTRL,
Johannes Berg02a7fa02011-04-05 09:42:12 -0700109 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
110 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
111 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
112 if (ret < 0) {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700113 iwl_write32(bus, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700114 return -EIO;
115 }
116
117 return 0;
118}
119
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700120int iwl_grab_nic_access(struct iwl_bus *bus)
Johannes Berg41199042011-04-19 07:42:03 -0700121{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700122 int ret = iwl_grab_nic_access_silent(bus);
Johannes Berg41199042011-04-19 07:42:03 -0700123 if (ret) {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700124 u32 val = iwl_read32(bus, CSR_GP_CNTRL);
125 IWL_ERR(bus,
Johannes Berg41199042011-04-19 07:42:03 -0700126 "MAC is in deep sleep!. CSR_GP_CNTRL = 0x%08X\n", val);
127 }
128
129 return ret;
130}
131
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700132void iwl_release_nic_access(struct iwl_bus *bus)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700133{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700134 lockdep_assert_held(&bus->reg_lock);
135 __iwl_clear_bit(bus, CSR_GP_CNTRL,
Johannes Berg02a7fa02011-04-05 09:42:12 -0700136 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
137}
138
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700139u32 iwl_read_direct32(struct iwl_bus *bus, u32 reg)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700140{
141 u32 value;
142 unsigned long flags;
143
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700144 spin_lock_irqsave(&bus->reg_lock, flags);
145 iwl_grab_nic_access(bus);
146 value = iwl_read32(bus(bus), reg);
147 iwl_release_nic_access(bus);
148 spin_unlock_irqrestore(&bus->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700149
150 return value;
151}
152
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700153void iwl_write_direct32(struct iwl_bus *bus, u32 reg, u32 value)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700154{
155 unsigned long flags;
156
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700157 spin_lock_irqsave(&bus->reg_lock, flags);
158 if (!iwl_grab_nic_access(bus)) {
159 iwl_write32(bus, reg, value);
160 iwl_release_nic_access(bus);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700161 }
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700162 spin_unlock_irqrestore(&bus->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700163}
164
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700165int iwl_poll_direct_bit(struct iwl_bus *bus, u32 addr, u32 mask,
Johannes Berg02a7fa02011-04-05 09:42:12 -0700166 int timeout)
167{
168 int t = 0;
169
170 do {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700171 if ((iwl_read_direct32(bus, addr) & mask) == mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700172 return t;
173 udelay(IWL_POLL_INTERVAL);
174 t += IWL_POLL_INTERVAL;
175 } while (t < timeout);
176
177 return -ETIMEDOUT;
178}
179
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700180static inline u32 __iwl_read_prph(struct iwl_bus *bus, u32 reg)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700181{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700182 iwl_write32(bus, HBUS_TARG_PRPH_RADDR, reg | (3 << 24));
Johannes Berg02a7fa02011-04-05 09:42:12 -0700183 rmb();
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700184 return iwl_read32(bus, HBUS_TARG_PRPH_RDAT);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700185}
186
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700187static inline void __iwl_write_prph(struct iwl_bus *bus, u32 addr, u32 val)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700188{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700189 iwl_write32(bus, HBUS_TARG_PRPH_WADDR,
Johannes Berg02a7fa02011-04-05 09:42:12 -0700190 ((addr & 0x0000FFFF) | (3 << 24)));
191 wmb();
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700192 iwl_write32(bus, HBUS_TARG_PRPH_WDAT, val);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700193}
194
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700195u32 iwl_read_prph(struct iwl_bus *bus, u32 reg)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700196{
197 unsigned long flags;
198 u32 val;
199
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700200 spin_lock_irqsave(&bus->reg_lock, flags);
201 iwl_grab_nic_access(bus);
202 val = __iwl_read_prph(bus, reg);
203 iwl_release_nic_access(bus);
204 spin_unlock_irqrestore(&bus->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700205 return val;
206}
207
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700208void iwl_write_prph(struct iwl_bus *bus, u32 addr, u32 val)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700209{
210 unsigned long flags;
211
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700212 spin_lock_irqsave(&bus->reg_lock, flags);
213 if (!iwl_grab_nic_access(bus)) {
214 __iwl_write_prph(bus, addr, val);
215 iwl_release_nic_access(bus);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700216 }
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700217 spin_unlock_irqrestore(&bus->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700218}
219
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700220void iwl_set_bits_prph(struct iwl_bus *bus, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700221{
222 unsigned long flags;
223
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700224 spin_lock_irqsave(&bus->reg_lock, flags);
225 iwl_grab_nic_access(bus);
226 __iwl_write_prph(bus, reg, __iwl_read_prph(bus, reg) | mask);
227 iwl_release_nic_access(bus);
228 spin_unlock_irqrestore(&bus->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700229}
230
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700231void iwl_set_bits_mask_prph(struct iwl_bus *bus, u32 reg,
Johannes Berg02a7fa02011-04-05 09:42:12 -0700232 u32 bits, u32 mask)
233{
234 unsigned long flags;
235
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700236 spin_lock_irqsave(&bus->reg_lock, flags);
237 iwl_grab_nic_access(bus);
238 __iwl_write_prph(bus, reg,
239 (__iwl_read_prph(bus, reg) & mask) | bits);
240 iwl_release_nic_access(bus);
241 spin_unlock_irqrestore(&bus->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700242}
243
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700244void iwl_clear_bits_prph(struct iwl_bus *bus, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700245{
246 unsigned long flags;
247 u32 val;
248
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700249 spin_lock_irqsave(&bus->reg_lock, flags);
250 iwl_grab_nic_access(bus);
251 val = __iwl_read_prph(bus, reg);
252 __iwl_write_prph(bus, reg, (val & ~mask));
253 iwl_release_nic_access(bus);
254 spin_unlock_irqrestore(&bus->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700255}
256
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700257void _iwl_read_targ_mem_words(struct iwl_bus *bus, u32 addr,
Johannes Berge46f6532011-04-13 03:14:43 -0700258 void *buf, int words)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700259{
260 unsigned long flags;
Johannes Berge46f6532011-04-13 03:14:43 -0700261 int offs;
262 u32 *vals = buf;
Johannes Berg02a7fa02011-04-05 09:42:12 -0700263
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700264 spin_lock_irqsave(&bus->reg_lock, flags);
265 iwl_grab_nic_access(bus);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700266
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700267 iwl_write32(bus, HBUS_TARG_MEM_RADDR, addr);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700268 rmb();
Johannes Berge46f6532011-04-13 03:14:43 -0700269
270 for (offs = 0; offs < words; offs++)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700271 vals[offs] = iwl_read32(bus, HBUS_TARG_MEM_RDAT);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700272
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700273 iwl_release_nic_access(bus);
274 spin_unlock_irqrestore(&bus->reg_lock, flags);
Johannes Berge46f6532011-04-13 03:14:43 -0700275}
276
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700277u32 iwl_read_targ_mem(struct iwl_bus *bus, u32 addr)
Johannes Berge46f6532011-04-13 03:14:43 -0700278{
279 u32 value;
280
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700281 _iwl_read_targ_mem_words(bus, addr, &value, 1);
Johannes Berge46f6532011-04-13 03:14:43 -0700282
Johannes Berg02a7fa02011-04-05 09:42:12 -0700283 return value;
284}
285
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700286void iwl_write_targ_mem(struct iwl_bus *bus, u32 addr, u32 val)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700287{
288 unsigned long flags;
289
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700290 spin_lock_irqsave(&bus->reg_lock, flags);
291 if (!iwl_grab_nic_access(bus)) {
292 iwl_write32(bus, HBUS_TARG_MEM_WADDR, addr);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700293 wmb();
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700294 iwl_write32(bus, HBUS_TARG_MEM_WDAT, val);
295 iwl_release_nic_access(bus);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700296 }
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700297 spin_unlock_irqrestore(&bus->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700298}