blob: edbe2734a1bf07ff6bef041881282d0ab968fb7c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 Waldorf GMBH
7 * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
8 * Copyright (C) 1996 Paul M. Antoine
9 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
Ralf Baechle41943182005-05-05 16:45:59 +000010 * Copyright (C) 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
12#ifndef __ASM_CPU_INFO_H
13#define __ASM_CPU_INFO_H
14
David Daney6aa35242008-09-23 00:05:54 -070015#include <linux/types.h>
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/cache.h>
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019/*
20 * Descriptor for a cache
21 */
22struct cache_desc {
Linus Torvalds1da177e2005-04-16 15:20:36 -070023 unsigned int waysize; /* Bytes per way */
Ralf Baechle6f2c3fa2006-11-30 01:14:45 +000024 unsigned short sets; /* Number of lines per set */
25 unsigned char ways; /* Number of ways */
26 unsigned char linesz; /* Size of line in bytes */
27 unsigned char waybit; /* Bits to select in a cache set */
28 unsigned char flags; /* Flags describing cache properties */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029};
30
James Hogan6ad816e2016-05-11 15:50:30 +010031struct guest_info {
32 unsigned long ases;
33 unsigned long ases_dyn;
34 unsigned long long options;
35 unsigned long long options_dyn;
36 u8 conf;
37 u8 kscratch_mask;
38};
39
Linus Torvalds1da177e2005-04-16 15:20:36 -070040/*
41 * Flag definitions
42 */
43#define MIPS_CACHE_NOT_PRESENT 0x00000001
44#define MIPS_CACHE_VTAG 0x00000002 /* Virtually tagged cache */
45#define MIPS_CACHE_ALIASES 0x00000004 /* Cache could have aliases */
46#define MIPS_CACHE_IC_F_DC 0x00000008 /* Ic can refill from D-cache */
47#define MIPS_IC_SNOOPS_REMOTE 0x00000010 /* Ic snoops remote stores */
Atsushi Nemotode628932006-03-13 18:23:03 +090048#define MIPS_CACHE_PINDEX 0x00000020 /* Physically indexed cache */
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50struct cpuinfo_mips {
Ralf Baechlee5eb9252014-05-21 11:42:10 +020051 unsigned long asid_cache;
Paul Burton2db003a2016-05-06 14:36:24 +010052#ifdef CONFIG_MIPS_ASID_BITS_VARIABLE
53 unsigned long asid_mask;
54#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
56 /*
57 * Capability and feature descriptor structure for MIPS CPU
58 */
Ralf Baechle41943182005-05-05 16:45:59 +000059 unsigned long ases;
Markos Chandras03a58772014-07-14 10:14:02 +010060 unsigned long long options;
Ralf Baechlee5eb9252014-05-21 11:42:10 +020061 unsigned int udelay_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 unsigned int processor_id;
63 unsigned int fpu_id;
Maciej W. Rozycki9b266162015-04-03 23:27:48 +010064 unsigned int fpu_csr31;
65 unsigned int fpu_msk31;
Paul Burtona5e9a692014-01-27 15:23:10 +000066 unsigned int msa_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 unsigned int cputype;
68 int isa_level;
69 int tlbsize;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000070 int tlbsizevtlb;
71 int tlbsizeftlbsets;
72 int tlbsizeftlbways;
Ralf Baechle70342282013-01-22 12:59:30 +010073 struct cache_desc icache; /* Primary I-cache */
74 struct cache_desc dcache; /* Primary D or combined I/D cache */
Huacai Chenb2edcfc2016-03-03 09:45:09 +080075 struct cache_desc vcache; /* Victim cache, between pcache and scache */
Ralf Baechle70342282013-01-22 12:59:30 +010076 struct cache_desc scache; /* Secondary cache */
77 struct cache_desc tcache; /* Tertiary/split secondary cache */
78 int srsets; /* Shadow register sets */
Huacai Chenbda45842014-06-26 11:41:26 +080079 int package;/* physical package number */
Ralf Baechle0ab7aef2007-03-02 20:42:04 +000080 int core; /* physical core number */
Guenter Roeck91dfc422010-02-02 08:52:20 -080081#ifdef CONFIG_64BIT
Ralf Baechle70342282013-01-22 12:59:30 +010082 int vmbits; /* Virtual memory size in bits */
Guenter Roeck91dfc422010-02-02 08:52:20 -080083#endif
Paul Burton5a3e7c02016-02-03 03:15:33 +000084#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_CPU_MIPSR6)
Ralf Baechle41c594a2006-04-05 09:45:45 +010085 /*
Ralf Baechleb6336482014-05-23 16:29:44 +020086 * There is not necessarily a 1:1 mapping of VPE num to CPU number
87 * in particular on multi-core systems.
Ralf Baechle41c594a2006-04-05 09:45:45 +010088 */
Ralf Baechle70342282013-01-22 12:59:30 +010089 int vpe_id; /* Virtual Processor number */
Chris Dearmand6c30482008-05-16 17:29:54 -070090#endif
Ralf Baechle70342282013-01-22 12:59:30 +010091 void *data; /* Additional data */
David Daney6aa35242008-09-23 00:05:54 -070092 unsigned int watch_reg_count; /* Number that exist */
93 unsigned int watch_reg_use_cnt; /* Usable by ptrace */
94#define NUM_WATCH_REGS 4
95 u16 watch_reg_masks[NUM_WATCH_REGS];
David Daneye77c32f2010-12-21 14:19:09 -080096 unsigned int kscratch_mask; /* Usable KScratch mask. */
Markos Chandras4f12b912014-07-18 10:51:32 +010097 /*
98 * Cache Coherency attribute for write-combine memory writes.
99 * (shifted by _CACHE_SHIFT)
100 */
101 unsigned int writecombine;
Markos Chandrased4cbc82015-01-26 13:04:33 +0000102 /*
103 * Simple counter to prevent enabling HTW in nested
104 * htw_start/htw_stop calls
105 */
106 unsigned int htw_seq;
James Hogan6ad816e2016-05-11 15:50:30 +0100107
108 /* VZ & Guest features */
109 struct guest_info guest;
110 unsigned int gtoffset_mask;
111 unsigned int guestid_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112} __attribute__((aligned(SMP_CACHE_BYTES)));
113
114extern struct cpuinfo_mips cpu_data[];
115#define current_cpu_data cpu_data[smp_processor_id()]
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900116#define raw_current_cpu_data cpu_data[raw_smp_processor_id()]
Ralf Baechlec5f66592013-09-17 13:58:12 +0200117#define boot_cpu_data cpu_data[0]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
119extern void cpu_probe(void);
120extern void cpu_report(void);
121
Ralf Baechle9966db252007-10-11 23:46:17 +0100122extern const char *__cpu_name[];
James Hogane95008a2016-01-25 16:06:59 +0000123#define cpu_name_string() __cpu_name[raw_smp_processor_id()]
Ralf Baechle9966db252007-10-11 23:46:17 +0100124
Ralf Baechled6d3c9a2013-10-16 17:10:07 +0200125struct seq_file;
126struct notifier_block;
127
128extern int register_proc_cpuinfo_notifier(struct notifier_block *nb);
129extern int proc_cpuinfo_notifier_call_chain(unsigned long val, void *v);
130
131#define proc_cpuinfo_notifier(fn, pri) \
132({ \
133 static struct notifier_block fn##_nb = { \
134 .notifier_call = fn, \
135 .priority = pri \
136 }; \
137 \
138 register_proc_cpuinfo_notifier(&fn##_nb); \
139})
140
141struct proc_cpuinfo_notifier_args {
142 struct seq_file *m;
143 unsigned long n;
144};
145
Paul Burton5a3e7c02016-02-03 03:15:33 +0000146#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_CPU_MIPSR6)
Paul Burtonb86c2242014-03-24 10:19:24 +0000147# define cpu_vpe_id(cpuinfo) ((cpuinfo)->vpe_id)
148#else
Paul Burton34bd3e62014-07-09 12:48:20 +0100149# define cpu_vpe_id(cpuinfo) ({ (void)cpuinfo; 0; })
Paul Burtonb86c2242014-03-24 10:19:24 +0000150#endif
151
Paul Burton4edf00a2016-05-06 14:36:23 +0100152static inline unsigned long cpu_asid_inc(void)
153{
154 return 1 << CONFIG_MIPS_ASID_SHIFT;
155}
156
157static inline unsigned long cpu_asid_mask(struct cpuinfo_mips *cpuinfo)
158{
Paul Burton2db003a2016-05-06 14:36:24 +0100159#ifdef CONFIG_MIPS_ASID_BITS_VARIABLE
160 return cpuinfo->asid_mask;
161#endif
Paul Burton4edf00a2016-05-06 14:36:23 +0100162 return ((1 << CONFIG_MIPS_ASID_BITS) - 1) << CONFIG_MIPS_ASID_SHIFT;
163}
164
Paul Burton2db003a2016-05-06 14:36:24 +0100165static inline void set_cpu_asid_mask(struct cpuinfo_mips *cpuinfo,
166 unsigned long asid_mask)
167{
168#ifdef CONFIG_MIPS_ASID_BITS_VARIABLE
169 cpuinfo->asid_mask = asid_mask;
170#endif
171}
172
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173#endif /* __ASM_CPU_INFO_H */