blob: b866dd01f2865a84076796b327199b4351eea261 [file] [log] [blame]
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800pci
23 Abstract: Data structures and registers for the rt2800pci module.
24 Supported chipsets: RT2800E & RT2800ED.
25 */
26
27#ifndef RT2800PCI_H
28#define RT2800PCI_H
29
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020030/*
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020031 * PCI registers.
32 */
33
34/*
35 * E2PROM_CSR: EEPROM control register.
36 * RELOAD: Write 1 to reload eeprom content.
37 * TYPE: 0: 93c46, 1:93c66.
38 * LOAD_STATUS: 1:loading, 0:done.
39 */
40#define E2PROM_CSR 0x0004
41#define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
42#define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
43#define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
44#define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
45#define E2PROM_CSR_TYPE FIELD32(0x00000030)
46#define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
47#define E2PROM_CSR_RELOAD FIELD32(0x00000080)
48
49/*
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020050 * Queue register offset macros
51 */
52#define TX_QUEUE_REG_OFFSET 0x10
53#define TX_BASE_PTR(__x) TX_BASE_PTR0 + ((__x) * TX_QUEUE_REG_OFFSET)
54#define TX_MAX_CNT(__x) TX_MAX_CNT0 + ((__x) * TX_QUEUE_REG_OFFSET)
55#define TX_CTX_IDX(__x) TX_CTX_IDX0 + ((__x) * TX_QUEUE_REG_OFFSET)
56#define TX_DTX_IDX(__x) TX_DTX_IDX0 + ((__x) * TX_QUEUE_REG_OFFSET)
57
58/*
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020059 * 8051 firmware image.
60 */
61#define FIRMWARE_RT2860 "rt2860.bin"
62#define FIRMWARE_IMAGE_BASE 0x2000
63
64/*
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020065 * DMA descriptor defines.
66 */
67#define TXD_DESC_SIZE ( 4 * sizeof(__le32) )
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020068#define RXD_DESC_SIZE ( 4 * sizeof(__le32) )
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020069
70/*
71 * TX descriptor format for TX, PRIO and Beacon Ring.
72 */
73
74/*
75 * Word0
76 */
77#define TXD_W0_SD_PTR0 FIELD32(0xffffffff)
78
79/*
80 * Word1
81 */
82#define TXD_W1_SD_LEN1 FIELD32(0x00003fff)
83#define TXD_W1_LAST_SEC1 FIELD32(0x00004000)
84#define TXD_W1_BURST FIELD32(0x00008000)
85#define TXD_W1_SD_LEN0 FIELD32(0x3fff0000)
86#define TXD_W1_LAST_SEC0 FIELD32(0x40000000)
87#define TXD_W1_DMA_DONE FIELD32(0x80000000)
88
89/*
90 * Word2
91 */
92#define TXD_W2_SD_PTR1 FIELD32(0xffffffff)
93
94/*
95 * Word3
96 * WIV: Wireless Info Valid. 1: Driver filled WI, 0: DMA needs to copy WI
97 * QSEL: Select on-chip FIFO ID for 2nd-stage output scheduler.
98 * 0:MGMT, 1:HCCA 2:EDCA
99 */
100#define TXD_W3_WIV FIELD32(0x01000000)
101#define TXD_W3_QSEL FIELD32(0x06000000)
102#define TXD_W3_TCO FIELD32(0x20000000)
103#define TXD_W3_UCO FIELD32(0x40000000)
104#define TXD_W3_ICO FIELD32(0x80000000)
105
106/*
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200107 * RX descriptor format for RX Ring.
108 */
109
110/*
111 * Word0
112 */
113#define RXD_W0_SDP0 FIELD32(0xffffffff)
114
115/*
116 * Word1
117 */
118#define RXD_W1_SDL1 FIELD32(0x00003fff)
119#define RXD_W1_SDL0 FIELD32(0x3fff0000)
120#define RXD_W1_LS0 FIELD32(0x40000000)
121#define RXD_W1_DMA_DONE FIELD32(0x80000000)
122
123/*
124 * Word2
125 */
126#define RXD_W2_SDP1 FIELD32(0xffffffff)
127
128/*
129 * Word3
130 * AMSDU: RX with 802.3 header, not 802.11 header.
131 * DECRYPTED: This frame is being decrypted.
132 */
133#define RXD_W3_BA FIELD32(0x00000001)
134#define RXD_W3_DATA FIELD32(0x00000002)
135#define RXD_W3_NULLDATA FIELD32(0x00000004)
136#define RXD_W3_FRAG FIELD32(0x00000008)
137#define RXD_W3_UNICAST_TO_ME FIELD32(0x00000010)
138#define RXD_W3_MULTICAST FIELD32(0x00000020)
139#define RXD_W3_BROADCAST FIELD32(0x00000040)
140#define RXD_W3_MY_BSS FIELD32(0x00000080)
141#define RXD_W3_CRC_ERROR FIELD32(0x00000100)
142#define RXD_W3_CIPHER_ERROR FIELD32(0x00000600)
143#define RXD_W3_AMSDU FIELD32(0x00000800)
144#define RXD_W3_HTC FIELD32(0x00001000)
145#define RXD_W3_RSSI FIELD32(0x00002000)
146#define RXD_W3_L2PAD FIELD32(0x00004000)
147#define RXD_W3_AMPDU FIELD32(0x00008000)
148#define RXD_W3_DECRYPTED FIELD32(0x00010000)
149#define RXD_W3_PLCP_SIGNAL FIELD32(0x00020000)
150#define RXD_W3_PLCP_RSSI FIELD32(0x00040000)
151
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200152#endif /* RT2800PCI_H */