blob: 49f6128276ff2ffa8e4f1b5dcd7574b4d742540b [file] [log] [blame]
Ben Skeggs56d237d2014-05-19 14:54:33 +10001/*
Ben Skeggs26f6d882011-07-04 16:25:18 +10002 * Copyright 2011 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggs51beb422011-07-05 10:33:08 +100025#include <linux/dma-mapping.h>
Ben Skeggs83fc0832011-07-05 13:08:40 +100026
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/drm_crtc_helper.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010029#include <drm/drm_plane_helper.h>
Ben Skeggs48743222014-05-31 01:48:06 +100030#include <drm/drm_dp_helper.h>
Ben Skeggs26f6d882011-07-04 16:25:18 +100031
Ben Skeggsfdb751e2014-08-10 04:10:23 +100032#include <nvif/class.h>
33
Ben Skeggs77145f12012-07-31 16:16:21 +100034#include "nouveau_drm.h"
35#include "nouveau_dma.h"
36#include "nouveau_gem.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100037#include "nouveau_connector.h"
38#include "nouveau_encoder.h"
39#include "nouveau_crtc.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100040#include "nouveau_fence.h"
Ben Skeggs3a89cd02011-07-07 10:47:10 +100041#include "nv50_display.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100042
Ben Skeggs8a464382011-11-12 23:52:07 +100043#define EVO_DMA_NR 9
44
Ben Skeggsbdb8c212011-11-12 01:30:24 +100045#define EVO_MASTER (0x00)
Ben Skeggsa63a97e2011-11-16 15:22:34 +100046#define EVO_FLIP(c) (0x01 + (c))
Ben Skeggs8a464382011-11-12 23:52:07 +100047#define EVO_OVLY(c) (0x05 + (c))
48#define EVO_OIMM(c) (0x09 + (c))
Ben Skeggsbdb8c212011-11-12 01:30:24 +100049#define EVO_CURS(c) (0x0d + (c))
50
Ben Skeggs816af2f2011-11-16 15:48:48 +100051/* offsets in shared sync bo of various structures */
52#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +100053#define EVO_MAST_NTFY EVO_SYNC( 0, 0x00)
54#define EVO_FLIP_SEM0(c) EVO_SYNC((c) + 1, 0x00)
55#define EVO_FLIP_SEM1(c) EVO_SYNC((c) + 1, 0x10)
Ben Skeggs816af2f2011-11-16 15:48:48 +100056
Ben Skeggsb5a794b2012-10-16 14:18:32 +100057/******************************************************************************
58 * EVO channel
59 *****************************************************************************/
60
Ben Skeggse225f442012-11-21 14:40:21 +100061struct nv50_chan {
Ben Skeggs0ad72862014-08-10 04:10:22 +100062 struct nvif_object user;
Ben Skeggsb5a794b2012-10-16 14:18:32 +100063};
64
65static int
Ben Skeggs410f3ec2014-08-10 04:10:25 +100066nv50_chan_create(struct nvif_object *disp, const u32 *oclass, u8 head,
Ben Skeggse225f442012-11-21 14:40:21 +100067 void *data, u32 size, struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +100068{
Ben Skeggs6af52892014-11-03 15:01:33 +100069 const u32 handle = (oclass[0] << 16) | head;
70 u32 sclass[8];
71 int ret, i;
72
73 ret = nvif_object_sclass(disp, sclass, ARRAY_SIZE(sclass));
74 WARN_ON(ret > ARRAY_SIZE(sclass));
75 if (ret < 0)
76 return ret;
77
Ben Skeggs410f3ec2014-08-10 04:10:25 +100078 while (oclass[0]) {
Ben Skeggs6af52892014-11-03 15:01:33 +100079 for (i = 0; i < ARRAY_SIZE(sclass); i++) {
80 if (sclass[i] == oclass[0]) {
81 ret = nvif_object_init(disp, NULL, handle,
82 oclass[0], data, size,
83 &chan->user);
84 if (ret == 0)
85 nvif_object_map(&chan->user);
86 return ret;
87 }
Ben Skeggsb76f1522014-08-10 04:10:28 +100088 }
Ben Skeggs6af52892014-11-03 15:01:33 +100089 oclass++;
Ben Skeggs410f3ec2014-08-10 04:10:25 +100090 }
Ben Skeggs6af52892014-11-03 15:01:33 +100091
Ben Skeggs410f3ec2014-08-10 04:10:25 +100092 return -ENOSYS;
Ben Skeggsb5a794b2012-10-16 14:18:32 +100093}
94
95static void
Ben Skeggs0ad72862014-08-10 04:10:22 +100096nv50_chan_destroy(struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +100097{
Ben Skeggs0ad72862014-08-10 04:10:22 +100098 nvif_object_fini(&chan->user);
Ben Skeggsb5a794b2012-10-16 14:18:32 +100099}
100
101/******************************************************************************
102 * PIO EVO channel
103 *****************************************************************************/
104
Ben Skeggse225f442012-11-21 14:40:21 +1000105struct nv50_pioc {
106 struct nv50_chan base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000107};
108
109static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000110nv50_pioc_destroy(struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000111{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000112 nv50_chan_destroy(&pioc->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000113}
114
115static int
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000116nv50_pioc_create(struct nvif_object *disp, const u32 *oclass, u8 head,
Ben Skeggse225f442012-11-21 14:40:21 +1000117 void *data, u32 size, struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000118{
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000119 return nv50_chan_create(disp, oclass, head, data, size, &pioc->base);
120}
121
122/******************************************************************************
123 * Cursor Immediate
124 *****************************************************************************/
125
126struct nv50_curs {
127 struct nv50_pioc base;
128};
129
130static int
131nv50_curs_create(struct nvif_object *disp, int head, struct nv50_curs *curs)
132{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000133 struct nv50_disp_cursor_v0 args = {
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000134 .head = head,
135 };
136 static const u32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000137 GK104_DISP_CURSOR,
138 GF110_DISP_CURSOR,
139 GT214_DISP_CURSOR,
140 G82_DISP_CURSOR,
141 NV50_DISP_CURSOR,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000142 0
143 };
144
145 return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
146 &curs->base);
147}
148
149/******************************************************************************
150 * Overlay Immediate
151 *****************************************************************************/
152
153struct nv50_oimm {
154 struct nv50_pioc base;
155};
156
157static int
158nv50_oimm_create(struct nvif_object *disp, int head, struct nv50_oimm *oimm)
159{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000160 struct nv50_disp_cursor_v0 args = {
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000161 .head = head,
162 };
163 static const u32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000164 GK104_DISP_OVERLAY,
165 GF110_DISP_OVERLAY,
166 GT214_DISP_OVERLAY,
167 G82_DISP_OVERLAY,
168 NV50_DISP_OVERLAY,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000169 0
170 };
171
172 return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
173 &oimm->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000174}
175
176/******************************************************************************
177 * DMA EVO channel
178 *****************************************************************************/
179
Ben Skeggse225f442012-11-21 14:40:21 +1000180struct nv50_dmac {
181 struct nv50_chan base;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000182 dma_addr_t handle;
183 u32 *ptr;
Daniel Vetter59ad1462012-12-02 14:49:44 +0100184
Ben Skeggs0ad72862014-08-10 04:10:22 +1000185 struct nvif_object sync;
186 struct nvif_object vram;
187
Daniel Vetter59ad1462012-12-02 14:49:44 +0100188 /* Protects against concurrent pushbuf access to this channel, lock is
189 * grabbed by evo_wait (if the pushbuf reservation is successful) and
190 * dropped again by evo_kick. */
191 struct mutex lock;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000192};
193
194static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000195nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000196{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000197 nvif_object_fini(&dmac->vram);
198 nvif_object_fini(&dmac->sync);
199
200 nv50_chan_destroy(&dmac->base);
201
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000202 if (dmac->ptr) {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000203 struct pci_dev *pdev = nvkm_device(nvif_device(disp))->pdev;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000204 pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
205 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000206}
207
208static int
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000209nv50_dmac_create(struct nvif_object *disp, const u32 *oclass, u8 head,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000210 void *data, u32 size, u64 syncbuf,
Ben Skeggse225f442012-11-21 14:40:21 +1000211 struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000212{
Ben Skeggsf392ec42014-08-10 04:10:28 +1000213 struct nvif_device *device = nvif_device(disp);
Ben Skeggs648d4df2014-08-10 04:10:27 +1000214 struct nv50_disp_core_channel_dma_v0 *args = data;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000215 struct nvif_object pushbuf;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000216 int ret;
217
Daniel Vetter59ad1462012-12-02 14:49:44 +0100218 mutex_init(&dmac->lock);
219
Ben Skeggsf392ec42014-08-10 04:10:28 +1000220 dmac->ptr = pci_alloc_consistent(nvkm_device(device)->pdev,
Ben Skeggs0ad72862014-08-10 04:10:22 +1000221 PAGE_SIZE, &dmac->handle);
Ben Skeggs47057302012-11-16 13:58:48 +1000222 if (!dmac->ptr)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000223 return -ENOMEM;
224
Ben Skeggsf392ec42014-08-10 04:10:28 +1000225 ret = nvif_object_init(nvif_object(device), NULL,
Ben Skeggs648d4df2014-08-10 04:10:27 +1000226 args->pushbuf, NV_DMA_FROM_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000227 &(struct nv_dma_v0) {
228 .target = NV_DMA_V0_TARGET_PCI_US,
229 .access = NV_DMA_V0_ACCESS_RD,
Ben Skeggs47057302012-11-16 13:58:48 +1000230 .start = dmac->handle + 0x0000,
231 .limit = dmac->handle + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000232 }, sizeof(struct nv_dma_v0), &pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000233 if (ret)
234 return ret;
235
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000236 ret = nv50_chan_create(disp, oclass, head, data, size, &dmac->base);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000237 nvif_object_fini(&pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000238 if (ret)
239 return ret;
240
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000241 ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000000,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000242 NV_DMA_IN_MEMORY,
243 &(struct nv_dma_v0) {
244 .target = NV_DMA_V0_TARGET_VRAM,
245 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000246 .start = syncbuf + 0x0000,
247 .limit = syncbuf + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000248 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000249 &dmac->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000250 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000251 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000252
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000253 ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000001,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000254 NV_DMA_IN_MEMORY,
255 &(struct nv_dma_v0) {
256 .target = NV_DMA_V0_TARGET_VRAM,
257 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000258 .start = 0,
Ben Skeggsf392ec42014-08-10 04:10:28 +1000259 .limit = device->info.ram_user - 1,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000260 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000261 &dmac->vram);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000262 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000263 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000264
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000265 return ret;
266}
267
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000268/******************************************************************************
269 * Core
270 *****************************************************************************/
271
Ben Skeggse225f442012-11-21 14:40:21 +1000272struct nv50_mast {
273 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000274};
275
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000276static int
277nv50_core_create(struct nvif_object *disp, u64 syncbuf, struct nv50_mast *core)
278{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000279 struct nv50_disp_core_channel_dma_v0 args = {
280 .pushbuf = 0xb0007d00,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000281 };
282 static const u32 oclass[] = {
Ben Skeggsdbbd6bc2014-08-19 10:23:47 +1000283 GM204_DISP_CORE_CHANNEL_DMA,
Ben Skeggs648d4df2014-08-10 04:10:27 +1000284 GM107_DISP_CORE_CHANNEL_DMA,
285 GK110_DISP_CORE_CHANNEL_DMA,
286 GK104_DISP_CORE_CHANNEL_DMA,
287 GF110_DISP_CORE_CHANNEL_DMA,
288 GT214_DISP_CORE_CHANNEL_DMA,
289 GT206_DISP_CORE_CHANNEL_DMA,
290 GT200_DISP_CORE_CHANNEL_DMA,
291 G82_DISP_CORE_CHANNEL_DMA,
292 NV50_DISP_CORE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000293 0
294 };
295
296 return nv50_dmac_create(disp, oclass, 0, &args, sizeof(args), syncbuf,
297 &core->base);
298}
299
300/******************************************************************************
301 * Base
302 *****************************************************************************/
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000303
Ben Skeggse225f442012-11-21 14:40:21 +1000304struct nv50_sync {
305 struct nv50_dmac base;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000306 u32 addr;
307 u32 data;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000308};
309
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000310static int
311nv50_base_create(struct nvif_object *disp, int head, u64 syncbuf,
312 struct nv50_sync *base)
313{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000314 struct nv50_disp_base_channel_dma_v0 args = {
315 .pushbuf = 0xb0007c00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000316 .head = head,
317 };
318 static const u32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000319 GK110_DISP_BASE_CHANNEL_DMA,
320 GK104_DISP_BASE_CHANNEL_DMA,
321 GF110_DISP_BASE_CHANNEL_DMA,
322 GT214_DISP_BASE_CHANNEL_DMA,
323 GT200_DISP_BASE_CHANNEL_DMA,
324 G82_DISP_BASE_CHANNEL_DMA,
325 NV50_DISP_BASE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000326 0
327 };
328
329 return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
330 syncbuf, &base->base);
331}
332
333/******************************************************************************
334 * Overlay
335 *****************************************************************************/
336
Ben Skeggse225f442012-11-21 14:40:21 +1000337struct nv50_ovly {
338 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000339};
Ben Skeggsf20ce962011-07-08 13:17:01 +1000340
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000341static int
342nv50_ovly_create(struct nvif_object *disp, int head, u64 syncbuf,
343 struct nv50_ovly *ovly)
344{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000345 struct nv50_disp_overlay_channel_dma_v0 args = {
346 .pushbuf = 0xb0007e00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000347 .head = head,
348 };
349 static const u32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000350 GK104_DISP_OVERLAY_CONTROL_DMA,
351 GF110_DISP_OVERLAY_CONTROL_DMA,
352 GT214_DISP_OVERLAY_CHANNEL_DMA,
353 GT200_DISP_OVERLAY_CHANNEL_DMA,
354 G82_DISP_OVERLAY_CHANNEL_DMA,
355 NV50_DISP_OVERLAY_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000356 0
357 };
358
359 return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
360 syncbuf, &ovly->base);
361}
Ben Skeggs26f6d882011-07-04 16:25:18 +1000362
Ben Skeggse225f442012-11-21 14:40:21 +1000363struct nv50_head {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000364 struct nouveau_crtc base;
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000365 struct nouveau_bo *image;
Ben Skeggse225f442012-11-21 14:40:21 +1000366 struct nv50_curs curs;
367 struct nv50_sync sync;
368 struct nv50_ovly ovly;
369 struct nv50_oimm oimm;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000370};
371
Ben Skeggse225f442012-11-21 14:40:21 +1000372#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
373#define nv50_curs(c) (&nv50_head(c)->curs)
374#define nv50_sync(c) (&nv50_head(c)->sync)
375#define nv50_ovly(c) (&nv50_head(c)->ovly)
376#define nv50_oimm(c) (&nv50_head(c)->oimm)
377#define nv50_chan(c) (&(c)->base.base)
Ben Skeggs0ad72862014-08-10 04:10:22 +1000378#define nv50_vers(c) nv50_chan(c)->user.oclass
379
380struct nv50_fbdma {
381 struct list_head head;
382 struct nvif_object core;
383 struct nvif_object base[4];
384};
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000385
Ben Skeggse225f442012-11-21 14:40:21 +1000386struct nv50_disp {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000387 struct nvif_object *disp;
Ben Skeggse225f442012-11-21 14:40:21 +1000388 struct nv50_mast mast;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000389
Ben Skeggs8a423642014-08-10 04:10:19 +1000390 struct list_head fbdma;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000391
392 struct nouveau_bo *sync;
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000393};
394
Ben Skeggse225f442012-11-21 14:40:21 +1000395static struct nv50_disp *
396nv50_disp(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +1000397{
Ben Skeggs77145f12012-07-31 16:16:21 +1000398 return nouveau_display(dev)->priv;
Ben Skeggs26f6d882011-07-04 16:25:18 +1000399}
400
Ben Skeggse225f442012-11-21 14:40:21 +1000401#define nv50_mast(d) (&nv50_disp(d)->mast)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000402
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000403static struct drm_crtc *
Ben Skeggse225f442012-11-21 14:40:21 +1000404nv50_display_crtc_get(struct drm_encoder *encoder)
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000405{
406 return nouveau_encoder(encoder)->crtc;
407}
408
409/******************************************************************************
410 * EVO channel helpers
411 *****************************************************************************/
Ben Skeggs51beb422011-07-05 10:33:08 +1000412static u32 *
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000413evo_wait(void *evoc, int nr)
Ben Skeggs51beb422011-07-05 10:33:08 +1000414{
Ben Skeggse225f442012-11-21 14:40:21 +1000415 struct nv50_dmac *dmac = evoc;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000416 u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
Ben Skeggs51beb422011-07-05 10:33:08 +1000417
Daniel Vetter59ad1462012-12-02 14:49:44 +0100418 mutex_lock(&dmac->lock);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000419 if (put + nr >= (PAGE_SIZE / 4) - 8) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000420 dmac->ptr[put] = 0x20000000;
Ben Skeggs51beb422011-07-05 10:33:08 +1000421
Ben Skeggs0ad72862014-08-10 04:10:22 +1000422 nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
423 if (!nvkm_wait(&dmac->base.user, 0x0004, ~0, 0x00000000)) {
Daniel Vetter59ad1462012-12-02 14:49:44 +0100424 mutex_unlock(&dmac->lock);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000425 nv_error(nvkm_object(&dmac->base.user), "channel stalled\n");
Ben Skeggs51beb422011-07-05 10:33:08 +1000426 return NULL;
427 }
428
429 put = 0;
430 }
431
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000432 return dmac->ptr + put;
Ben Skeggs51beb422011-07-05 10:33:08 +1000433}
434
435static void
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000436evo_kick(u32 *push, void *evoc)
Ben Skeggs51beb422011-07-05 10:33:08 +1000437{
Ben Skeggse225f442012-11-21 14:40:21 +1000438 struct nv50_dmac *dmac = evoc;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000439 nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
Daniel Vetter59ad1462012-12-02 14:49:44 +0100440 mutex_unlock(&dmac->lock);
Ben Skeggs51beb422011-07-05 10:33:08 +1000441}
442
443#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
444#define evo_data(p,d) *((p)++) = (d)
445
Ben Skeggs3376ee32011-11-12 14:28:12 +1000446static bool
447evo_sync_wait(void *data)
448{
Ben Skeggs5cc027f2013-02-18 17:50:51 -0500449 if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
450 return true;
451 usleep_range(1, 2);
452 return false;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000453}
454
455static int
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000456evo_sync(struct drm_device *dev)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000457{
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000458 struct nvif_device *device = &nouveau_drm(dev)->device;
Ben Skeggse225f442012-11-21 14:40:21 +1000459 struct nv50_disp *disp = nv50_disp(dev);
460 struct nv50_mast *mast = nv50_mast(dev);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000461 u32 *push = evo_wait(mast, 8);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000462 if (push) {
Ben Skeggs816af2f2011-11-16 15:48:48 +1000463 nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000464 evo_mthd(push, 0x0084, 1);
Ben Skeggs816af2f2011-11-16 15:48:48 +1000465 evo_data(push, 0x80000000 | EVO_MAST_NTFY);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000466 evo_mthd(push, 0x0080, 2);
467 evo_data(push, 0x00000000);
468 evo_data(push, 0x00000000);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000469 evo_kick(push, mast);
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000470 if (nv_wait_cb(nvkm_device(device), evo_sync_wait, disp->sync))
Ben Skeggs3376ee32011-11-12 14:28:12 +1000471 return 0;
472 }
473
474 return -EBUSY;
475}
476
477/******************************************************************************
Ben Skeggsa63a97e2011-11-16 15:22:34 +1000478 * Page flipping channel
Ben Skeggs3376ee32011-11-12 14:28:12 +1000479 *****************************************************************************/
480struct nouveau_bo *
Ben Skeggse225f442012-11-21 14:40:21 +1000481nv50_display_crtc_sema(struct drm_device *dev, int crtc)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000482{
Ben Skeggse225f442012-11-21 14:40:21 +1000483 return nv50_disp(dev)->sync;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000484}
485
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000486struct nv50_display_flip {
487 struct nv50_disp *disp;
488 struct nv50_sync *chan;
489};
490
491static bool
492nv50_display_flip_wait(void *data)
493{
494 struct nv50_display_flip *flip = data;
495 if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
Calvin Owensb1ea3e62013-04-07 21:01:19 -0500496 flip->chan->data)
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000497 return true;
498 usleep_range(1, 2);
499 return false;
500}
501
Ben Skeggs3376ee32011-11-12 14:28:12 +1000502void
Ben Skeggse225f442012-11-21 14:40:21 +1000503nv50_display_flip_stop(struct drm_crtc *crtc)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000504{
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000505 struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000506 struct nv50_display_flip flip = {
507 .disp = nv50_disp(crtc->dev),
508 .chan = nv50_sync(crtc),
509 };
Ben Skeggs3376ee32011-11-12 14:28:12 +1000510 u32 *push;
511
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000512 push = evo_wait(flip.chan, 8);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000513 if (push) {
514 evo_mthd(push, 0x0084, 1);
515 evo_data(push, 0x00000000);
516 evo_mthd(push, 0x0094, 1);
517 evo_data(push, 0x00000000);
518 evo_mthd(push, 0x00c0, 1);
519 evo_data(push, 0x00000000);
520 evo_mthd(push, 0x0080, 1);
521 evo_data(push, 0x00000000);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000522 evo_kick(push, flip.chan);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000523 }
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000524
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000525 nv_wait_cb(nvkm_device(device), nv50_display_flip_wait, &flip);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000526}
527
528int
Ben Skeggse225f442012-11-21 14:40:21 +1000529nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Ben Skeggs3376ee32011-11-12 14:28:12 +1000530 struct nouveau_channel *chan, u32 swap_interval)
531{
532 struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000533 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000534 struct nv50_head *head = nv50_head(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +1000535 struct nv50_sync *sync = nv50_sync(crtc);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000536 u32 *push;
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000537 int ret;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000538
539 swap_interval <<= 4;
540 if (swap_interval == 0)
541 swap_interval |= 0x100;
Ben Skeggsf60b6e72013-03-19 15:20:00 +1000542 if (chan == NULL)
543 evo_sync(crtc->dev);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000544
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000545 push = evo_wait(sync, 128);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000546 if (unlikely(push == NULL))
547 return -EBUSY;
548
Ben Skeggsbbf89062014-08-10 04:10:25 +1000549 if (chan && chan->object->oclass < G82_CHANNEL_GPFIFO) {
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000550 ret = RING_SPACE(chan, 8);
551 if (ret)
552 return ret;
Ben Skeggs67f97182013-02-26 12:02:54 +1000553
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000554 BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000555 OUT_RING (chan, NvEvoSema0 + nv_crtc->index);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000556 OUT_RING (chan, sync->addr ^ 0x10);
557 BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
558 OUT_RING (chan, sync->data + 1);
559 BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
560 OUT_RING (chan, sync->addr);
561 OUT_RING (chan, sync->data);
562 } else
Ben Skeggsbbf89062014-08-10 04:10:25 +1000563 if (chan && chan->object->oclass < FERMI_CHANNEL_GPFIFO) {
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000564 u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000565 ret = RING_SPACE(chan, 12);
566 if (ret)
567 return ret;
Ben Skeggsa34caf72013-02-14 09:28:37 +1000568
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000569 BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000570 OUT_RING (chan, chan->vram.handle);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000571 BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
572 OUT_RING (chan, upper_32_bits(addr ^ 0x10));
573 OUT_RING (chan, lower_32_bits(addr ^ 0x10));
574 OUT_RING (chan, sync->data + 1);
575 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
576 BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
577 OUT_RING (chan, upper_32_bits(addr));
578 OUT_RING (chan, lower_32_bits(addr));
579 OUT_RING (chan, sync->data);
580 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
581 } else
582 if (chan) {
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000583 u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000584 ret = RING_SPACE(chan, 10);
585 if (ret)
586 return ret;
Ben Skeggs67f97182013-02-26 12:02:54 +1000587
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000588 BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
589 OUT_RING (chan, upper_32_bits(addr ^ 0x10));
590 OUT_RING (chan, lower_32_bits(addr ^ 0x10));
591 OUT_RING (chan, sync->data + 1);
592 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
593 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
594 BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
595 OUT_RING (chan, upper_32_bits(addr));
596 OUT_RING (chan, lower_32_bits(addr));
597 OUT_RING (chan, sync->data);
598 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
599 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
600 }
Ben Skeggs35bcf5d2012-04-30 11:34:10 -0500601
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000602 if (chan) {
603 sync->addr ^= 0x10;
604 sync->data++;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000605 FIRE_RING (chan);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000606 }
607
608 /* queue the flip */
609 evo_mthd(push, 0x0100, 1);
610 evo_data(push, 0xfffe0000);
611 evo_mthd(push, 0x0084, 1);
612 evo_data(push, swap_interval);
613 if (!(swap_interval & 0x00000100)) {
614 evo_mthd(push, 0x00e0, 1);
615 evo_data(push, 0x40000000);
616 }
617 evo_mthd(push, 0x0088, 4);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000618 evo_data(push, sync->addr);
619 evo_data(push, sync->data++);
620 evo_data(push, sync->data);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000621 evo_data(push, sync->base.sync.handle);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000622 evo_mthd(push, 0x00a0, 2);
623 evo_data(push, 0x00000000);
624 evo_data(push, 0x00000000);
625 evo_mthd(push, 0x00c0, 1);
Ben Skeggs8a423642014-08-10 04:10:19 +1000626 evo_data(push, nv_fb->r_handle);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000627 evo_mthd(push, 0x0110, 2);
628 evo_data(push, 0x00000000);
629 evo_data(push, 0x00000000);
Ben Skeggs648d4df2014-08-10 04:10:27 +1000630 if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
Ben Skeggsed5085a52012-11-16 13:16:51 +1000631 evo_mthd(push, 0x0800, 5);
632 evo_data(push, nv_fb->nvbo->bo.offset >> 8);
633 evo_data(push, 0);
634 evo_data(push, (fb->height << 16) | fb->width);
635 evo_data(push, nv_fb->r_pitch);
636 evo_data(push, nv_fb->r_format);
637 } else {
638 evo_mthd(push, 0x0400, 5);
639 evo_data(push, nv_fb->nvbo->bo.offset >> 8);
640 evo_data(push, 0);
641 evo_data(push, (fb->height << 16) | fb->width);
642 evo_data(push, nv_fb->r_pitch);
643 evo_data(push, nv_fb->r_format);
644 }
Ben Skeggs3376ee32011-11-12 14:28:12 +1000645 evo_mthd(push, 0x0080, 1);
646 evo_data(push, 0x00000000);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000647 evo_kick(push, sync);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000648
649 nouveau_bo_ref(nv_fb->nvbo, &head->image);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000650 return 0;
651}
652
Ben Skeggs26f6d882011-07-04 16:25:18 +1000653/******************************************************************************
Ben Skeggs438d99e2011-07-05 16:48:06 +1000654 * CRTC
655 *****************************************************************************/
656static int
Ben Skeggse225f442012-11-21 14:40:21 +1000657nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000658{
Ben Skeggse225f442012-11-21 14:40:21 +1000659 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde691852011-10-17 12:23:41 +1000660 struct nouveau_connector *nv_connector;
661 struct drm_connector *connector;
662 u32 *push, mode = 0x00;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000663
Ben Skeggs488ff202011-10-17 10:38:10 +1000664 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggsde691852011-10-17 12:23:41 +1000665 connector = &nv_connector->base;
666 if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
Matt Roperf4510a22014-04-01 15:22:40 -0700667 if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
Ben Skeggsde691852011-10-17 12:23:41 +1000668 mode = DITHERING_MODE_DYNAMIC2X2;
669 } else {
670 mode = nv_connector->dithering_mode;
671 }
672
673 if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
674 if (connector->display_info.bpc >= 8)
675 mode |= DITHERING_DEPTH_8BPC;
676 } else {
677 mode |= nv_connector->dithering_depth;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000678 }
679
Ben Skeggsde8268c2012-11-16 10:24:31 +1000680 push = evo_wait(mast, 4);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000681 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000682 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000683 evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
684 evo_data(push, mode);
685 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +1000686 if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000687 evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
688 evo_data(push, mode);
689 } else {
690 evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
691 evo_data(push, mode);
692 }
693
Ben Skeggs438d99e2011-07-05 16:48:06 +1000694 if (update) {
695 evo_mthd(push, 0x0080, 1);
696 evo_data(push, 0x00000000);
697 }
Ben Skeggsde8268c2012-11-16 10:24:31 +1000698 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000699 }
700
701 return 0;
702}
703
704static int
Ben Skeggse225f442012-11-21 14:40:21 +1000705nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000706{
Ben Skeggse225f442012-11-21 14:40:21 +1000707 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggs92854622011-11-11 23:49:06 +1000708 struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000709 struct drm_crtc *crtc = &nv_crtc->base;
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000710 struct nouveau_connector *nv_connector;
Ben Skeggs92854622011-11-11 23:49:06 +1000711 int mode = DRM_MODE_SCALE_NONE;
712 u32 oX, oY, *push;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000713
Ben Skeggs92854622011-11-11 23:49:06 +1000714 /* start off at the resolution we programmed the crtc for, this
715 * effectively handles NONE/FULL scaling
716 */
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000717 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggs92854622011-11-11 23:49:06 +1000718 if (nv_connector && nv_connector->native_mode)
719 mode = nv_connector->scaling_mode;
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000720
Ben Skeggs92854622011-11-11 23:49:06 +1000721 if (mode != DRM_MODE_SCALE_NONE)
722 omode = nv_connector->native_mode;
723 else
724 omode = umode;
725
726 oX = omode->hdisplay;
727 oY = omode->vdisplay;
728 if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
729 oY *= 2;
730
731 /* add overscan compensation if necessary, will keep the aspect
732 * ratio the same as the backend mode unless overridden by the
733 * user setting both hborder and vborder properties.
734 */
735 if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
736 (nv_connector->underscan == UNDERSCAN_AUTO &&
737 nv_connector->edid &&
738 drm_detect_hdmi_monitor(nv_connector->edid)))) {
739 u32 bX = nv_connector->underscan_hborder;
740 u32 bY = nv_connector->underscan_vborder;
741 u32 aspect = (oY << 19) / oX;
742
743 if (bX) {
744 oX -= (bX * 2);
745 if (bY) oY -= (bY * 2);
746 else oY = ((oX * aspect) + (aspect / 2)) >> 19;
747 } else {
748 oX -= (oX >> 4) + 32;
749 if (bY) oY -= (bY * 2);
750 else oY = ((oX * aspect) + (aspect / 2)) >> 19;
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000751 }
752 }
Ben Skeggs438d99e2011-07-05 16:48:06 +1000753
Ben Skeggs92854622011-11-11 23:49:06 +1000754 /* handle CENTER/ASPECT scaling, taking into account the areas
755 * removed already for overscan compensation
756 */
757 switch (mode) {
758 case DRM_MODE_SCALE_CENTER:
759 oX = min((u32)umode->hdisplay, oX);
760 oY = min((u32)umode->vdisplay, oY);
761 /* fall-through */
762 case DRM_MODE_SCALE_ASPECT:
763 if (oY < oX) {
764 u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
765 oX = ((oY * aspect) + (aspect / 2)) >> 19;
766 } else {
767 u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
768 oY = ((oX * aspect) + (aspect / 2)) >> 19;
769 }
770 break;
771 default:
772 break;
773 }
774
Ben Skeggsde8268c2012-11-16 10:24:31 +1000775 push = evo_wait(mast, 8);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000776 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000777 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000778 /*XXX: SCALE_CTRL_ACTIVE??? */
779 evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
780 evo_data(push, (oY << 16) | oX);
781 evo_data(push, (oY << 16) | oX);
782 evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
783 evo_data(push, 0x00000000);
784 evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
785 evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
786 } else {
787 evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
788 evo_data(push, (oY << 16) | oX);
789 evo_data(push, (oY << 16) | oX);
790 evo_data(push, (oY << 16) | oX);
791 evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
792 evo_data(push, 0x00000000);
793 evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
794 evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
795 }
796
797 evo_kick(push, mast);
798
Ben Skeggs3376ee32011-11-12 14:28:12 +1000799 if (update) {
Ben Skeggse225f442012-11-21 14:40:21 +1000800 nv50_display_flip_stop(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700801 nv50_display_flip_next(crtc, crtc->primary->fb,
802 NULL, 1);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000803 }
Ben Skeggs438d99e2011-07-05 16:48:06 +1000804 }
805
806 return 0;
807}
808
809static int
Ben Skeggse225f442012-11-21 14:40:21 +1000810nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggsf9887d02012-11-21 13:03:42 +1000811{
Ben Skeggse225f442012-11-21 14:40:21 +1000812 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsf9887d02012-11-21 13:03:42 +1000813 u32 *push, hue, vib;
814 int adj;
815
816 adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
817 vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
818 hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;
819
820 push = evo_wait(mast, 16);
821 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000822 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsf9887d02012-11-21 13:03:42 +1000823 evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
824 evo_data(push, (hue << 20) | (vib << 8));
825 } else {
826 evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
827 evo_data(push, (hue << 20) | (vib << 8));
828 }
829
830 if (update) {
831 evo_mthd(push, 0x0080, 1);
832 evo_data(push, 0x00000000);
833 }
834 evo_kick(push, mast);
835 }
836
837 return 0;
838}
839
840static int
Ben Skeggse225f442012-11-21 14:40:21 +1000841nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
Ben Skeggs438d99e2011-07-05 16:48:06 +1000842 int x, int y, bool update)
843{
844 struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
Ben Skeggse225f442012-11-21 14:40:21 +1000845 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000846 u32 *push;
847
Ben Skeggsde8268c2012-11-16 10:24:31 +1000848 push = evo_wait(mast, 16);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000849 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000850 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000851 evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
852 evo_data(push, nvfb->nvbo->bo.offset >> 8);
853 evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
854 evo_data(push, (fb->height << 16) | fb->width);
855 evo_data(push, nvfb->r_pitch);
856 evo_data(push, nvfb->r_format);
857 evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
858 evo_data(push, (y << 16) | x);
Ben Skeggs648d4df2014-08-10 04:10:27 +1000859 if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000860 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +1000861 evo_data(push, nvfb->r_handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000862 }
863 } else {
864 evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
865 evo_data(push, nvfb->nvbo->bo.offset >> 8);
866 evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
867 evo_data(push, (fb->height << 16) | fb->width);
868 evo_data(push, nvfb->r_pitch);
869 evo_data(push, nvfb->r_format);
Ben Skeggs8a423642014-08-10 04:10:19 +1000870 evo_data(push, nvfb->r_handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000871 evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
872 evo_data(push, (y << 16) | x);
873 }
874
Ben Skeggsa46232e2011-07-07 15:23:48 +1000875 if (update) {
876 evo_mthd(push, 0x0080, 1);
877 evo_data(push, 0x00000000);
878 }
Ben Skeggsde8268c2012-11-16 10:24:31 +1000879 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000880 }
881
Ben Skeggs8a423642014-08-10 04:10:19 +1000882 nv_crtc->fb.handle = nvfb->r_handle;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000883 return 0;
884}
885
886static void
Ben Skeggse225f442012-11-21 14:40:21 +1000887nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000888{
Ben Skeggse225f442012-11-21 14:40:21 +1000889 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000890 u32 *push = evo_wait(mast, 16);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000891 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000892 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000893 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
894 evo_data(push, 0x85000000);
895 evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
896 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +1000897 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000898 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
899 evo_data(push, 0x85000000);
900 evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
901 evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000902 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000903 } else {
Ben Skeggs438d99e2011-07-05 16:48:06 +1000904 evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
905 evo_data(push, 0x85000000);
906 evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
907 evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000908 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000909 }
910 evo_kick(push, mast);
911 }
912}
913
914static void
Ben Skeggse225f442012-11-21 14:40:21 +1000915nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
Ben Skeggsde8268c2012-11-16 10:24:31 +1000916{
Ben Skeggse225f442012-11-21 14:40:21 +1000917 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000918 u32 *push = evo_wait(mast, 16);
919 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000920 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000921 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
922 evo_data(push, 0x05000000);
923 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +1000924 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000925 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
926 evo_data(push, 0x05000000);
927 evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
928 evo_data(push, 0x00000000);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000929 } else {
930 evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
931 evo_data(push, 0x05000000);
932 evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
933 evo_data(push, 0x00000000);
934 }
Ben Skeggsde8268c2012-11-16 10:24:31 +1000935 evo_kick(push, mast);
936 }
937}
Ben Skeggs438d99e2011-07-05 16:48:06 +1000938
Ben Skeggsde8268c2012-11-16 10:24:31 +1000939static void
Ben Skeggse225f442012-11-21 14:40:21 +1000940nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
Ben Skeggsde8268c2012-11-16 10:24:31 +1000941{
Ben Skeggse225f442012-11-21 14:40:21 +1000942 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000943
944 if (show)
Ben Skeggse225f442012-11-21 14:40:21 +1000945 nv50_crtc_cursor_show(nv_crtc);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000946 else
Ben Skeggse225f442012-11-21 14:40:21 +1000947 nv50_crtc_cursor_hide(nv_crtc);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000948
949 if (update) {
950 u32 *push = evo_wait(mast, 2);
951 if (push) {
Ben Skeggs438d99e2011-07-05 16:48:06 +1000952 evo_mthd(push, 0x0080, 1);
953 evo_data(push, 0x00000000);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000954 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000955 }
Ben Skeggs438d99e2011-07-05 16:48:06 +1000956 }
957}
958
959static void
Ben Skeggse225f442012-11-21 14:40:21 +1000960nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000961{
962}
963
964static void
Ben Skeggse225f442012-11-21 14:40:21 +1000965nv50_crtc_prepare(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000966{
967 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +1000968 struct nv50_mast *mast = nv50_mast(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000969 u32 *push;
970
Ben Skeggse225f442012-11-21 14:40:21 +1000971 nv50_display_flip_stop(crtc);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000972
Ben Skeggs56d237d2014-05-19 14:54:33 +1000973 push = evo_wait(mast, 6);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000974 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000975 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000976 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
977 evo_data(push, 0x00000000);
978 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
979 evo_data(push, 0x40000000);
980 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +1000981 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000982 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
983 evo_data(push, 0x00000000);
984 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
985 evo_data(push, 0x40000000);
986 evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
987 evo_data(push, 0x00000000);
988 } else {
989 evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
990 evo_data(push, 0x00000000);
991 evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
992 evo_data(push, 0x03000000);
993 evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
994 evo_data(push, 0x00000000);
995 }
996
997 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000998 }
999
Ben Skeggse225f442012-11-21 14:40:21 +10001000 nv50_crtc_cursor_show_hide(nv_crtc, false, false);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001001}
1002
1003static void
Ben Skeggse225f442012-11-21 14:40:21 +10001004nv50_crtc_commit(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001005{
1006 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001007 struct nv50_mast *mast = nv50_mast(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001008 u32 *push;
1009
Ben Skeggsde8268c2012-11-16 10:24:31 +10001010 push = evo_wait(mast, 32);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001011 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001012 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001013 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +10001014 evo_data(push, nv_crtc->fb.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001015 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
1016 evo_data(push, 0xc0000000);
1017 evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
1018 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +10001019 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001020 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +10001021 evo_data(push, nv_crtc->fb.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001022 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
1023 evo_data(push, 0xc0000000);
1024 evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
1025 evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10001026 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001027 } else {
1028 evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +10001029 evo_data(push, nv_crtc->fb.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001030 evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
1031 evo_data(push, 0x83000000);
1032 evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
1033 evo_data(push, 0x00000000);
1034 evo_data(push, 0x00000000);
1035 evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10001036 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001037 evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
1038 evo_data(push, 0xffffff00);
1039 }
1040
1041 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001042 }
1043
Ben Skeggse225f442012-11-21 14:40:21 +10001044 nv50_crtc_cursor_show_hide(nv_crtc, nv_crtc->cursor.visible, true);
Matt Roperf4510a22014-04-01 15:22:40 -07001045 nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001046}
1047
1048static bool
Ben Skeggse225f442012-11-21 14:40:21 +10001049nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001050 struct drm_display_mode *adjusted_mode)
1051{
Ben Skeggseb2e9682014-01-24 10:13:23 +10001052 drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001053 return true;
1054}
1055
1056static int
Ben Skeggse225f442012-11-21 14:40:21 +10001057nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001058{
Matt Roperf4510a22014-04-01 15:22:40 -07001059 struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001060 struct nv50_head *head = nv50_head(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001061 int ret;
1062
1063 ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001064 if (ret == 0) {
1065 if (head->image)
1066 nouveau_bo_unpin(head->image);
1067 nouveau_bo_ref(nvfb->nvbo, &head->image);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001068 }
1069
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001070 return ret;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001071}
1072
1073static int
Ben Skeggse225f442012-11-21 14:40:21 +10001074nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001075 struct drm_display_mode *mode, int x, int y,
1076 struct drm_framebuffer *old_fb)
1077{
Ben Skeggse225f442012-11-21 14:40:21 +10001078 struct nv50_mast *mast = nv50_mast(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001079 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1080 struct nouveau_connector *nv_connector;
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001081 u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
1082 u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
1083 u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
1084 u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
Roy Spliet1dce6262014-09-12 18:00:13 +02001085 u32 vblan2e = 0, vblan2s = 1, vblankus = 0;
Ben Skeggs3488c572012-03-12 11:42:20 +10001086 u32 *push;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001087 int ret;
1088
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001089 hactive = mode->htotal;
1090 hsynce = mode->hsync_end - mode->hsync_start - 1;
1091 hbackp = mode->htotal - mode->hsync_end;
1092 hblanke = hsynce + hbackp;
1093 hfrontp = mode->hsync_start - mode->hdisplay;
1094 hblanks = mode->htotal - hfrontp - 1;
1095
1096 vactive = mode->vtotal * vscan / ilace;
1097 vsynce = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
1098 vbackp = (mode->vtotal - mode->vsync_end) * vscan / ilace;
1099 vblanke = vsynce + vbackp;
1100 vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
1101 vblanks = vactive - vfrontp - 1;
Roy Spliet1dce6262014-09-12 18:00:13 +02001102 /* XXX: Safe underestimate, even "0" works */
1103 vblankus = (vactive - mode->vdisplay - 2) * hactive;
1104 vblankus *= 1000;
1105 vblankus /= mode->clock;
1106
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001107 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1108 vblan2e = vactive + vsynce + vbackp;
1109 vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
1110 vactive = (vactive * 2) + 1;
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001111 }
1112
Ben Skeggse225f442012-11-21 14:40:21 +10001113 ret = nv50_crtc_swap_fbs(crtc, old_fb);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001114 if (ret)
1115 return ret;
1116
Ben Skeggsde8268c2012-11-16 10:24:31 +10001117 push = evo_wait(mast, 64);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001118 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001119 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001120 evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
1121 evo_data(push, 0x00800000 | mode->clock);
1122 evo_data(push, (ilace == 2) ? 2 : 0);
Roy Spliet1dce6262014-09-12 18:00:13 +02001123 evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 8);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001124 evo_data(push, 0x00000000);
1125 evo_data(push, (vactive << 16) | hactive);
1126 evo_data(push, ( vsynce << 16) | hsynce);
1127 evo_data(push, (vblanke << 16) | hblanke);
1128 evo_data(push, (vblanks << 16) | hblanks);
1129 evo_data(push, (vblan2e << 16) | vblan2s);
Roy Spliet1dce6262014-09-12 18:00:13 +02001130 evo_data(push, vblankus);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001131 evo_data(push, 0x00000000);
1132 evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
1133 evo_data(push, 0x00000311);
1134 evo_data(push, 0x00000100);
1135 } else {
1136 evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
1137 evo_data(push, 0x00000000);
1138 evo_data(push, (vactive << 16) | hactive);
1139 evo_data(push, ( vsynce << 16) | hsynce);
1140 evo_data(push, (vblanke << 16) | hblanke);
1141 evo_data(push, (vblanks << 16) | hblanks);
1142 evo_data(push, (vblan2e << 16) | vblan2s);
1143 evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
1144 evo_data(push, 0x00000000); /* ??? */
1145 evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
1146 evo_data(push, mode->clock * 1000);
1147 evo_data(push, 0x00200000); /* ??? */
1148 evo_data(push, mode->clock * 1000);
1149 evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
1150 evo_data(push, 0x00000311);
1151 evo_data(push, 0x00000100);
1152 }
1153
1154 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001155 }
1156
1157 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001158 nv50_crtc_set_dither(nv_crtc, false);
1159 nv50_crtc_set_scale(nv_crtc, false);
1160 nv50_crtc_set_color_vibrance(nv_crtc, false);
Matt Roperf4510a22014-04-01 15:22:40 -07001161 nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001162 return 0;
1163}
1164
1165static int
Ben Skeggse225f442012-11-21 14:40:21 +10001166nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001167 struct drm_framebuffer *old_fb)
1168{
Ben Skeggs77145f12012-07-31 16:16:21 +10001169 struct nouveau_drm *drm = nouveau_drm(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001170 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1171 int ret;
1172
Matt Roperf4510a22014-04-01 15:22:40 -07001173 if (!crtc->primary->fb) {
Ben Skeggs77145f12012-07-31 16:16:21 +10001174 NV_DEBUG(drm, "No FB bound\n");
Ben Skeggs84e2ad82011-08-26 09:40:39 +10001175 return 0;
1176 }
1177
Ben Skeggse225f442012-11-21 14:40:21 +10001178 ret = nv50_crtc_swap_fbs(crtc, old_fb);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001179 if (ret)
1180 return ret;
1181
Ben Skeggse225f442012-11-21 14:40:21 +10001182 nv50_display_flip_stop(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001183 nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
1184 nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001185 return 0;
1186}
1187
1188static int
Ben Skeggse225f442012-11-21 14:40:21 +10001189nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001190 struct drm_framebuffer *fb, int x, int y,
1191 enum mode_set_atomic state)
1192{
1193 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001194 nv50_display_flip_stop(crtc);
1195 nv50_crtc_set_image(nv_crtc, fb, x, y, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001196 return 0;
1197}
1198
1199static void
Ben Skeggse225f442012-11-21 14:40:21 +10001200nv50_crtc_lut_load(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001201{
Ben Skeggse225f442012-11-21 14:40:21 +10001202 struct nv50_disp *disp = nv50_disp(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001203 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1204 void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
1205 int i;
1206
1207 for (i = 0; i < 256; i++) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001208 u16 r = nv_crtc->lut.r[i] >> 2;
1209 u16 g = nv_crtc->lut.g[i] >> 2;
1210 u16 b = nv_crtc->lut.b[i] >> 2;
1211
Ben Skeggs648d4df2014-08-10 04:10:27 +10001212 if (disp->disp->oclass < GF110_DISP) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001213 writew(r + 0x0000, lut + (i * 0x08) + 0);
1214 writew(g + 0x0000, lut + (i * 0x08) + 2);
1215 writew(b + 0x0000, lut + (i * 0x08) + 4);
1216 } else {
1217 writew(r + 0x6000, lut + (i * 0x20) + 0);
1218 writew(g + 0x6000, lut + (i * 0x20) + 2);
1219 writew(b + 0x6000, lut + (i * 0x20) + 4);
1220 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001221 }
1222}
1223
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001224static void
1225nv50_crtc_disable(struct drm_crtc *crtc)
1226{
1227 struct nv50_head *head = nv50_head(crtc);
Ben Skeggsefa366f2014-06-05 12:56:35 +10001228 evo_sync(crtc->dev);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001229 if (head->image)
1230 nouveau_bo_unpin(head->image);
1231 nouveau_bo_ref(NULL, &head->image);
1232}
1233
Ben Skeggs438d99e2011-07-05 16:48:06 +10001234static int
Ben Skeggse225f442012-11-21 14:40:21 +10001235nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001236 uint32_t handle, uint32_t width, uint32_t height)
1237{
1238 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1239 struct drm_device *dev = crtc->dev;
1240 struct drm_gem_object *gem;
1241 struct nouveau_bo *nvbo;
1242 bool visible = (handle != 0);
1243 int i, ret = 0;
1244
1245 if (visible) {
1246 if (width != 64 || height != 64)
1247 return -EINVAL;
1248
1249 gem = drm_gem_object_lookup(dev, file_priv, handle);
1250 if (unlikely(!gem))
1251 return -ENOENT;
1252 nvbo = nouveau_gem_object(gem);
1253
1254 ret = nouveau_bo_map(nvbo);
1255 if (ret == 0) {
1256 for (i = 0; i < 64 * 64; i++) {
1257 u32 v = nouveau_bo_rd32(nvbo, i);
1258 nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, v);
1259 }
1260 nouveau_bo_unmap(nvbo);
1261 }
1262
1263 drm_gem_object_unreference_unlocked(gem);
1264 }
1265
1266 if (visible != nv_crtc->cursor.visible) {
Ben Skeggse225f442012-11-21 14:40:21 +10001267 nv50_crtc_cursor_show_hide(nv_crtc, visible, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001268 nv_crtc->cursor.visible = visible;
1269 }
1270
1271 return ret;
1272}
1273
1274static int
Ben Skeggse225f442012-11-21 14:40:21 +10001275nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001276{
Ben Skeggse225f442012-11-21 14:40:21 +10001277 struct nv50_curs *curs = nv50_curs(crtc);
1278 struct nv50_chan *chan = nv50_chan(curs);
Ben Skeggs0ad72862014-08-10 04:10:22 +10001279 nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
1280 nvif_wr32(&chan->user, 0x0080, 0x00000000);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001281 return 0;
1282}
1283
1284static void
Ben Skeggse225f442012-11-21 14:40:21 +10001285nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001286 uint32_t start, uint32_t size)
1287{
1288 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Dan Carpenterbdefc8c2013-11-28 01:18:47 +03001289 u32 end = min_t(u32, start + size, 256);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001290 u32 i;
1291
1292 for (i = start; i < end; i++) {
1293 nv_crtc->lut.r[i] = r[i];
1294 nv_crtc->lut.g[i] = g[i];
1295 nv_crtc->lut.b[i] = b[i];
1296 }
1297
Ben Skeggse225f442012-11-21 14:40:21 +10001298 nv50_crtc_lut_load(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001299}
1300
1301static void
Ben Skeggse225f442012-11-21 14:40:21 +10001302nv50_crtc_destroy(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001303{
1304 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001305 struct nv50_disp *disp = nv50_disp(crtc->dev);
1306 struct nv50_head *head = nv50_head(crtc);
Ben Skeggs0ad72862014-08-10 04:10:22 +10001307 struct nv50_fbdma *fbdma;
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001308
Ben Skeggs0ad72862014-08-10 04:10:22 +10001309 list_for_each_entry(fbdma, &disp->fbdma, head) {
1310 nvif_object_fini(&fbdma->base[nv_crtc->index]);
1311 }
1312
1313 nv50_dmac_destroy(&head->ovly.base, disp->disp);
1314 nv50_pioc_destroy(&head->oimm.base);
1315 nv50_dmac_destroy(&head->sync.base, disp->disp);
1316 nv50_pioc_destroy(&head->curs.base);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001317
1318 /*XXX: this shouldn't be necessary, but the core doesn't call
1319 * disconnect() during the cleanup paths
1320 */
1321 if (head->image)
1322 nouveau_bo_unpin(head->image);
1323 nouveau_bo_ref(NULL, &head->image);
1324
Ben Skeggs438d99e2011-07-05 16:48:06 +10001325 nouveau_bo_unmap(nv_crtc->cursor.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001326 if (nv_crtc->cursor.nvbo)
1327 nouveau_bo_unpin(nv_crtc->cursor.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001328 nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001329
Ben Skeggs438d99e2011-07-05 16:48:06 +10001330 nouveau_bo_unmap(nv_crtc->lut.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001331 if (nv_crtc->lut.nvbo)
1332 nouveau_bo_unpin(nv_crtc->lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001333 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001334
Ben Skeggs438d99e2011-07-05 16:48:06 +10001335 drm_crtc_cleanup(crtc);
1336 kfree(crtc);
1337}
1338
Ben Skeggse225f442012-11-21 14:40:21 +10001339static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
1340 .dpms = nv50_crtc_dpms,
1341 .prepare = nv50_crtc_prepare,
1342 .commit = nv50_crtc_commit,
1343 .mode_fixup = nv50_crtc_mode_fixup,
1344 .mode_set = nv50_crtc_mode_set,
1345 .mode_set_base = nv50_crtc_mode_set_base,
1346 .mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
1347 .load_lut = nv50_crtc_lut_load,
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001348 .disable = nv50_crtc_disable,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001349};
1350
Ben Skeggse225f442012-11-21 14:40:21 +10001351static const struct drm_crtc_funcs nv50_crtc_func = {
1352 .cursor_set = nv50_crtc_cursor_set,
1353 .cursor_move = nv50_crtc_cursor_move,
1354 .gamma_set = nv50_crtc_gamma_set,
Dave Airlie5addcf02012-09-10 14:20:51 +10001355 .set_config = nouveau_crtc_set_config,
Ben Skeggse225f442012-11-21 14:40:21 +10001356 .destroy = nv50_crtc_destroy,
Ben Skeggs3376ee32011-11-12 14:28:12 +10001357 .page_flip = nouveau_crtc_page_flip,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001358};
1359
1360static int
Ben Skeggs0ad72862014-08-10 04:10:22 +10001361nv50_crtc_create(struct drm_device *dev, int index)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001362{
Ben Skeggse225f442012-11-21 14:40:21 +10001363 struct nv50_disp *disp = nv50_disp(dev);
1364 struct nv50_head *head;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001365 struct drm_crtc *crtc;
1366 int ret, i;
1367
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001368 head = kzalloc(sizeof(*head), GFP_KERNEL);
1369 if (!head)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001370 return -ENOMEM;
1371
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001372 head->base.index = index;
Ben Skeggse225f442012-11-21 14:40:21 +10001373 head->base.set_dither = nv50_crtc_set_dither;
1374 head->base.set_scale = nv50_crtc_set_scale;
1375 head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
Ben Skeggsf9887d02012-11-21 13:03:42 +10001376 head->base.color_vibrance = 50;
1377 head->base.vibrant_hue = 0;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001378 for (i = 0; i < 256; i++) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001379 head->base.lut.r[i] = i << 8;
1380 head->base.lut.g[i] = i << 8;
1381 head->base.lut.b[i] = i << 8;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001382 }
1383
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001384 crtc = &head->base.base;
Ben Skeggse225f442012-11-21 14:40:21 +10001385 drm_crtc_init(dev, crtc, &nv50_crtc_func);
1386 drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001387 drm_mode_crtc_set_gamma_size(crtc, 256);
1388
Ben Skeggs8ea0d4a2011-07-07 14:49:24 +10001389 ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01001390 0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001391 if (!ret) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001392 ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001393 if (!ret) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001394 ret = nouveau_bo_map(head->base.lut.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001395 if (ret)
1396 nouveau_bo_unpin(head->base.lut.nvbo);
1397 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001398 if (ret)
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001399 nouveau_bo_ref(NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001400 }
1401
1402 if (ret)
1403 goto out;
1404
Ben Skeggse225f442012-11-21 14:40:21 +10001405 nv50_crtc_lut_load(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001406
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001407 /* allocate cursor resources */
Ben Skeggs410f3ec2014-08-10 04:10:25 +10001408 ret = nv50_curs_create(disp->disp, index, &head->curs);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001409 if (ret)
1410 goto out;
1411
1412 ret = nouveau_bo_new(dev, 64 * 64 * 4, 0x100, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01001413 0, 0x0000, NULL, NULL, &head->base.cursor.nvbo);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001414 if (!ret) {
1415 ret = nouveau_bo_pin(head->base.cursor.nvbo, TTM_PL_FLAG_VRAM);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001416 if (!ret) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001417 ret = nouveau_bo_map(head->base.cursor.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001418 if (ret)
1419 nouveau_bo_unpin(head->base.lut.nvbo);
1420 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001421 if (ret)
1422 nouveau_bo_ref(NULL, &head->base.cursor.nvbo);
1423 }
1424
1425 if (ret)
1426 goto out;
1427
1428 /* allocate page flip / sync resources */
Ben Skeggs410f3ec2014-08-10 04:10:25 +10001429 ret = nv50_base_create(disp->disp, index, disp->sync->bo.offset,
1430 &head->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001431 if (ret)
1432 goto out;
1433
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10001434 head->sync.addr = EVO_FLIP_SEM0(index);
1435 head->sync.data = 0x00000000;
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001436
1437 /* allocate overlay resources */
Ben Skeggs410f3ec2014-08-10 04:10:25 +10001438 ret = nv50_oimm_create(disp->disp, index, &head->oimm);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001439 if (ret)
1440 goto out;
1441
Ben Skeggs410f3ec2014-08-10 04:10:25 +10001442 ret = nv50_ovly_create(disp->disp, index, disp->sync->bo.offset,
1443 &head->ovly);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001444 if (ret)
1445 goto out;
1446
Ben Skeggs438d99e2011-07-05 16:48:06 +10001447out:
1448 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10001449 nv50_crtc_destroy(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001450 return ret;
1451}
1452
1453/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10001454 * DAC
1455 *****************************************************************************/
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001456static void
Ben Skeggse225f442012-11-21 14:40:21 +10001457nv50_dac_dpms(struct drm_encoder *encoder, int mode)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001458{
1459 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001460 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsbf0eb892014-08-10 04:10:26 +10001461 struct {
1462 struct nv50_disp_mthd_v1 base;
1463 struct nv50_disp_dac_pwr_v0 pwr;
1464 } args = {
1465 .base.version = 1,
1466 .base.method = NV50_DISP_MTHD_V1_DAC_PWR,
1467 .base.hasht = nv_encoder->dcb->hasht,
1468 .base.hashm = nv_encoder->dcb->hashm,
1469 .pwr.state = 1,
1470 .pwr.data = 1,
1471 .pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
1472 mode != DRM_MODE_DPMS_OFF),
1473 .pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
1474 mode != DRM_MODE_DPMS_OFF),
1475 };
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001476
Ben Skeggsbf0eb892014-08-10 04:10:26 +10001477 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001478}
1479
1480static bool
Ben Skeggse225f442012-11-21 14:40:21 +10001481nv50_dac_mode_fixup(struct drm_encoder *encoder,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001482 const struct drm_display_mode *mode,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001483 struct drm_display_mode *adjusted_mode)
1484{
1485 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1486 struct nouveau_connector *nv_connector;
1487
1488 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1489 if (nv_connector && nv_connector->native_mode) {
1490 if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
1491 int id = adjusted_mode->base.id;
1492 *adjusted_mode = *nv_connector->native_mode;
1493 adjusted_mode->base.id = id;
1494 }
1495 }
1496
1497 return true;
1498}
1499
1500static void
Ben Skeggse225f442012-11-21 14:40:21 +10001501nv50_dac_commit(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001502{
1503}
1504
1505static void
Ben Skeggse225f442012-11-21 14:40:21 +10001506nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001507 struct drm_display_mode *adjusted_mode)
1508{
Ben Skeggse225f442012-11-21 14:40:21 +10001509 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001510 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1511 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs97b19b52012-11-16 11:21:37 +10001512 u32 *push;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001513
Ben Skeggse225f442012-11-21 14:40:21 +10001514 nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001515
Ben Skeggs97b19b52012-11-16 11:21:37 +10001516 push = evo_wait(mast, 8);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001517 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001518 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggs97b19b52012-11-16 11:21:37 +10001519 u32 syncs = 0x00000000;
1520
1521 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1522 syncs |= 0x00000001;
1523 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1524 syncs |= 0x00000002;
1525
1526 evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
1527 evo_data(push, 1 << nv_crtc->index);
1528 evo_data(push, syncs);
1529 } else {
1530 u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
1531 u32 syncs = 0x00000001;
1532
1533 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1534 syncs |= 0x00000008;
1535 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1536 syncs |= 0x00000010;
1537
1538 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1539 magic |= 0x00000001;
1540
1541 evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
1542 evo_data(push, syncs);
1543 evo_data(push, magic);
1544 evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
1545 evo_data(push, 1 << nv_crtc->index);
1546 }
1547
1548 evo_kick(push, mast);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001549 }
1550
1551 nv_encoder->crtc = encoder->crtc;
1552}
1553
1554static void
Ben Skeggse225f442012-11-21 14:40:21 +10001555nv50_dac_disconnect(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001556{
1557 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001558 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs97b19b52012-11-16 11:21:37 +10001559 const int or = nv_encoder->or;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001560 u32 *push;
1561
1562 if (nv_encoder->crtc) {
Ben Skeggse225f442012-11-21 14:40:21 +10001563 nv50_crtc_prepare(nv_encoder->crtc);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001564
Ben Skeggs97b19b52012-11-16 11:21:37 +10001565 push = evo_wait(mast, 4);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001566 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001567 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggs97b19b52012-11-16 11:21:37 +10001568 evo_mthd(push, 0x0400 + (or * 0x080), 1);
1569 evo_data(push, 0x00000000);
1570 } else {
1571 evo_mthd(push, 0x0180 + (or * 0x020), 1);
1572 evo_data(push, 0x00000000);
1573 }
Ben Skeggs97b19b52012-11-16 11:21:37 +10001574 evo_kick(push, mast);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001575 }
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001576 }
Ben Skeggs97b19b52012-11-16 11:21:37 +10001577
1578 nv_encoder->crtc = NULL;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001579}
1580
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10001581static enum drm_connector_status
Ben Skeggse225f442012-11-21 14:40:21 +10001582nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10001583{
Ben Skeggsc4abd312014-08-10 04:10:26 +10001584 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001585 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsc4abd312014-08-10 04:10:26 +10001586 struct {
1587 struct nv50_disp_mthd_v1 base;
1588 struct nv50_disp_dac_load_v0 load;
1589 } args = {
1590 .base.version = 1,
1591 .base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
1592 .base.hasht = nv_encoder->dcb->hasht,
1593 .base.hashm = nv_encoder->dcb->hashm,
1594 };
1595 int ret;
Ben Skeggsb6819932011-07-08 11:14:50 +10001596
Ben Skeggsc4abd312014-08-10 04:10:26 +10001597 args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
1598 if (args.load.data == 0)
1599 args.load.data = 340;
1600
1601 ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
1602 if (ret || !args.load.load)
Ben Skeggs35b21d32012-11-08 12:08:55 +10001603 return connector_status_disconnected;
Ben Skeggsb6819932011-07-08 11:14:50 +10001604
Ben Skeggs35b21d32012-11-08 12:08:55 +10001605 return connector_status_connected;
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10001606}
1607
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001608static void
Ben Skeggse225f442012-11-21 14:40:21 +10001609nv50_dac_destroy(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001610{
1611 drm_encoder_cleanup(encoder);
1612 kfree(encoder);
1613}
1614
Ben Skeggse225f442012-11-21 14:40:21 +10001615static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
1616 .dpms = nv50_dac_dpms,
1617 .mode_fixup = nv50_dac_mode_fixup,
1618 .prepare = nv50_dac_disconnect,
1619 .commit = nv50_dac_commit,
1620 .mode_set = nv50_dac_mode_set,
1621 .disable = nv50_dac_disconnect,
1622 .get_crtc = nv50_display_crtc_get,
1623 .detect = nv50_dac_detect
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001624};
1625
Ben Skeggse225f442012-11-21 14:40:21 +10001626static const struct drm_encoder_funcs nv50_dac_func = {
1627 .destroy = nv50_dac_destroy,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001628};
1629
1630static int
Ben Skeggse225f442012-11-21 14:40:21 +10001631nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001632{
Ben Skeggs5ed50202013-02-11 20:15:03 +10001633 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001634 struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001635 struct nouveau_encoder *nv_encoder;
1636 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +10001637 int type = DRM_MODE_ENCODER_DAC;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001638
1639 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
1640 if (!nv_encoder)
1641 return -ENOMEM;
1642 nv_encoder->dcb = dcbe;
1643 nv_encoder->or = ffs(dcbe->or) - 1;
Ben Skeggs5ed50202013-02-11 20:15:03 +10001644 nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001645
1646 encoder = to_drm_encoder(nv_encoder);
1647 encoder->possible_crtcs = dcbe->heads;
1648 encoder->possible_clones = 0;
Ben Skeggs5ed50202013-02-11 20:15:03 +10001649 drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
Ben Skeggse225f442012-11-21 14:40:21 +10001650 drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001651
1652 drm_mode_connector_attach_encoder(connector, encoder);
1653 return 0;
1654}
Ben Skeggs26f6d882011-07-04 16:25:18 +10001655
1656/******************************************************************************
Ben Skeggs78951d22011-11-11 18:13:13 +10001657 * Audio
1658 *****************************************************************************/
1659static void
Ben Skeggse225f442012-11-21 14:40:21 +10001660nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10001661{
1662 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggscc2a9072014-09-15 21:29:05 +10001663 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs78951d22011-11-11 18:13:13 +10001664 struct nouveau_connector *nv_connector;
Ben Skeggse225f442012-11-21 14:40:21 +10001665 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsd889c522014-09-15 21:11:51 +10001666 struct __packed {
1667 struct {
1668 struct nv50_disp_mthd_v1 mthd;
1669 struct nv50_disp_sor_hda_eld_v0 eld;
1670 } base;
Ben Skeggs120b0c32014-08-10 04:10:26 +10001671 u8 data[sizeof(nv_connector->base.eld)];
1672 } args = {
Ben Skeggsd889c522014-09-15 21:11:51 +10001673 .base.mthd.version = 1,
1674 .base.mthd.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
1675 .base.mthd.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +10001676 .base.mthd.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1677 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10001678 };
Ben Skeggs78951d22011-11-11 18:13:13 +10001679
1680 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1681 if (!drm_detect_monitor_audio(nv_connector->edid))
1682 return;
1683
Ben Skeggs78951d22011-11-11 18:13:13 +10001684 drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
Ben Skeggs120b0c32014-08-10 04:10:26 +10001685 memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10001686
Ben Skeggsd889c522014-09-15 21:11:51 +10001687 nvif_mthd(disp->disp, 0, &args, sizeof(args.base) + args.data[2] * 4);
Ben Skeggs78951d22011-11-11 18:13:13 +10001688}
1689
1690static void
Ben Skeggscc2a9072014-09-15 21:29:05 +10001691nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +10001692{
1693 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001694 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs120b0c32014-08-10 04:10:26 +10001695 struct {
1696 struct nv50_disp_mthd_v1 base;
1697 struct nv50_disp_sor_hda_eld_v0 eld;
1698 } args = {
1699 .base.version = 1,
1700 .base.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
1701 .base.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +10001702 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1703 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10001704 };
Ben Skeggs78951d22011-11-11 18:13:13 +10001705
Ben Skeggs120b0c32014-08-10 04:10:26 +10001706 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +10001707}
1708
1709/******************************************************************************
1710 * HDMI
1711 *****************************************************************************/
1712static void
Ben Skeggse225f442012-11-21 14:40:21 +10001713nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10001714{
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001715 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1716 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001717 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +10001718 struct {
1719 struct nv50_disp_mthd_v1 base;
1720 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
1721 } args = {
1722 .base.version = 1,
1723 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
1724 .base.hasht = nv_encoder->dcb->hasht,
1725 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1726 (0x0100 << nv_crtc->index),
1727 .pwr.state = 1,
1728 .pwr.rekey = 56, /* binary driver, and tegra, constant */
1729 };
1730 struct nouveau_connector *nv_connector;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001731 u32 max_ac_packet;
1732
1733 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1734 if (!drm_detect_hdmi_monitor(nv_connector->edid))
1735 return;
1736
1737 max_ac_packet = mode->htotal - mode->hdisplay;
Ben Skeggse00f2232014-08-10 04:10:26 +10001738 max_ac_packet -= args.pwr.rekey;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001739 max_ac_packet -= 18; /* constant from tegra */
Ben Skeggse00f2232014-08-10 04:10:26 +10001740 args.pwr.max_ac_packet = max_ac_packet / 32;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001741
Ben Skeggse00f2232014-08-10 04:10:26 +10001742 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggse225f442012-11-21 14:40:21 +10001743 nv50_audio_mode_set(encoder, mode);
Ben Skeggs78951d22011-11-11 18:13:13 +10001744}
1745
1746static void
Ben Skeggse84a35a2014-06-05 10:59:55 +10001747nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +10001748{
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001749 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001750 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +10001751 struct {
1752 struct nv50_disp_mthd_v1 base;
1753 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
1754 } args = {
1755 .base.version = 1,
1756 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
1757 .base.hasht = nv_encoder->dcb->hasht,
1758 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1759 (0x0100 << nv_crtc->index),
1760 };
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001761
Ben Skeggse00f2232014-08-10 04:10:26 +10001762 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +10001763}
1764
1765/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10001766 * SOR
1767 *****************************************************************************/
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001768static void
Ben Skeggse225f442012-11-21 14:40:21 +10001769nv50_sor_dpms(struct drm_encoder *encoder, int mode)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001770{
1771 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggsd55b4af2014-08-10 04:10:26 +10001772 struct nv50_disp *disp = nv50_disp(encoder->dev);
1773 struct {
1774 struct nv50_disp_mthd_v1 base;
1775 struct nv50_disp_sor_pwr_v0 pwr;
1776 } args = {
1777 .base.version = 1,
1778 .base.method = NV50_DISP_MTHD_V1_SOR_PWR,
1779 .base.hasht = nv_encoder->dcb->hasht,
1780 .base.hashm = nv_encoder->dcb->hashm,
1781 .pwr.state = mode == DRM_MODE_DPMS_ON,
1782 };
Ben Skeggsc02ed2b2014-08-10 04:10:27 +10001783 struct {
1784 struct nv50_disp_mthd_v1 base;
1785 struct nv50_disp_sor_dp_pwr_v0 pwr;
1786 } link = {
1787 .base.version = 1,
1788 .base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
1789 .base.hasht = nv_encoder->dcb->hasht,
1790 .base.hashm = nv_encoder->dcb->hashm,
1791 .pwr.state = mode == DRM_MODE_DPMS_ON,
1792 };
Ben Skeggs83fc0832011-07-05 13:08:40 +10001793 struct drm_device *dev = encoder->dev;
1794 struct drm_encoder *partner;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001795
1796 nv_encoder->last_dpms = mode;
1797
1798 list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
1799 struct nouveau_encoder *nv_partner = nouveau_encoder(partner);
1800
1801 if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
1802 continue;
1803
1804 if (nv_partner != nv_encoder &&
Ben Skeggs26cfa812011-11-17 09:10:02 +10001805 nv_partner->dcb->or == nv_encoder->dcb->or) {
Ben Skeggs83fc0832011-07-05 13:08:40 +10001806 if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
1807 return;
1808 break;
1809 }
1810 }
1811
Ben Skeggs48743222014-05-31 01:48:06 +10001812 if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
Ben Skeggsd55b4af2014-08-10 04:10:26 +10001813 args.pwr.state = 1;
1814 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggsc02ed2b2014-08-10 04:10:27 +10001815 nvif_mthd(disp->disp, 0, &link, sizeof(link));
Ben Skeggs48743222014-05-31 01:48:06 +10001816 } else {
Ben Skeggsd55b4af2014-08-10 04:10:26 +10001817 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs48743222014-05-31 01:48:06 +10001818 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001819}
1820
1821static bool
Ben Skeggse225f442012-11-21 14:40:21 +10001822nv50_sor_mode_fixup(struct drm_encoder *encoder,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001823 const struct drm_display_mode *mode,
Ben Skeggs83fc0832011-07-05 13:08:40 +10001824 struct drm_display_mode *adjusted_mode)
1825{
1826 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1827 struct nouveau_connector *nv_connector;
1828
1829 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1830 if (nv_connector && nv_connector->native_mode) {
1831 if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
1832 int id = adjusted_mode->base.id;
1833 *adjusted_mode = *nv_connector->native_mode;
1834 adjusted_mode->base.id = id;
1835 }
1836 }
1837
1838 return true;
1839}
1840
1841static void
Ben Skeggse84a35a2014-06-05 10:59:55 +10001842nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1843{
1844 struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
1845 u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
1846 if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001847 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggse84a35a2014-06-05 10:59:55 +10001848 evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
1849 evo_data(push, (nv_encoder->ctrl = temp));
1850 } else {
1851 evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
1852 evo_data(push, (nv_encoder->ctrl = temp));
1853 }
1854 evo_kick(push, mast);
1855 }
1856}
1857
1858static void
Ben Skeggse225f442012-11-21 14:40:21 +10001859nv50_sor_disconnect(struct drm_encoder *encoder)
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001860{
1861 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001862 struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001863
1864 nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
1865 nv_encoder->crtc = NULL;
Ben Skeggse84a35a2014-06-05 10:59:55 +10001866
1867 if (nv_crtc) {
1868 nv50_crtc_prepare(&nv_crtc->base);
1869 nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
Ben Skeggscc2a9072014-09-15 21:29:05 +10001870 nv50_audio_disconnect(encoder, nv_crtc);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001871 nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
1872 }
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001873}
1874
1875static void
Ben Skeggse225f442012-11-21 14:40:21 +10001876nv50_sor_commit(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001877{
1878}
1879
1880static void
Ben Skeggse225f442012-11-21 14:40:21 +10001881nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001882 struct drm_display_mode *mode)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001883{
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001884 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1885 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1886 struct {
1887 struct nv50_disp_mthd_v1 base;
1888 struct nv50_disp_sor_lvds_script_v0 lvds;
1889 } lvds = {
1890 .base.version = 1,
1891 .base.method = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
1892 .base.hasht = nv_encoder->dcb->hasht,
1893 .base.hashm = nv_encoder->dcb->hashm,
1894 };
Ben Skeggse225f442012-11-21 14:40:21 +10001895 struct nv50_disp *disp = nv50_disp(encoder->dev);
1896 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs78951d22011-11-11 18:13:13 +10001897 struct drm_device *dev = encoder->dev;
Ben Skeggs77145f12012-07-31 16:16:21 +10001898 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001899 struct nouveau_connector *nv_connector;
Ben Skeggs77145f12012-07-31 16:16:21 +10001900 struct nvbios *bios = &drm->vbios;
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001901 u32 mask, ctrl;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001902 u8 owner = 1 << nv_crtc->index;
1903 u8 proto = 0xf;
1904 u8 depth = 0x0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001905
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001906 nv_connector = nouveau_encoder_connector_get(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001907 nv_encoder->crtc = encoder->crtc;
1908
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001909 switch (nv_encoder->dcb->type) {
Ben Skeggscb75d972012-07-11 10:44:20 +10001910 case DCB_OUTPUT_TMDS:
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001911 if (nv_encoder->dcb->sorconf.link & 1) {
1912 if (mode->clock < 165000)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001913 proto = 0x1;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001914 else
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001915 proto = 0x5;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001916 } else {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001917 proto = 0x2;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001918 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001919
Ben Skeggse84a35a2014-06-05 10:59:55 +10001920 nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001921 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10001922 case DCB_OUTPUT_LVDS:
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001923 proto = 0x0;
1924
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001925 if (bios->fp_no_ddc) {
1926 if (bios->fp.dual_link)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001927 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001928 if (bios->fp.if_is_24bit)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001929 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001930 } else {
Ben Skeggsbefb51e2011-11-18 10:23:59 +10001931 if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001932 if (((u8 *)nv_connector->edid)[121] == 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001933 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001934 } else
1935 if (mode->clock >= bios->fp.duallink_transition_clk) {
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001936 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001937 }
1938
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001939 if (lvds.lvds.script & 0x0100) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001940 if (bios->fp.strapless_is_24bit & 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001941 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001942 } else {
1943 if (bios->fp.strapless_is_24bit & 1)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001944 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001945 }
1946
1947 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001948 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001949 }
Ben Skeggs4a230fa2012-11-09 11:25:37 +10001950
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001951 nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001952 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10001953 case DCB_OUTPUT_DP:
Ben Skeggs3488c572012-03-12 11:42:20 +10001954 if (nv_connector->base.display_info.bpc == 6) {
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001955 nv_encoder->dp.datarate = mode->clock * 18 / 8;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001956 depth = 0x2;
Ben Skeggsbf2c8862012-11-21 14:49:54 +10001957 } else
1958 if (nv_connector->base.display_info.bpc == 8) {
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001959 nv_encoder->dp.datarate = mode->clock * 24 / 8;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001960 depth = 0x5;
Ben Skeggsbf2c8862012-11-21 14:49:54 +10001961 } else {
1962 nv_encoder->dp.datarate = mode->clock * 30 / 8;
1963 depth = 0x6;
Ben Skeggs3488c572012-03-12 11:42:20 +10001964 }
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001965
1966 if (nv_encoder->dcb->sorconf.link & 1)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001967 proto = 0x8;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001968 else
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001969 proto = 0x9;
Ben Skeggs3eee8642014-09-15 15:20:47 +10001970 nv50_audio_mode_set(encoder, mode);
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001971 break;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001972 default:
1973 BUG_ON(1);
1974 break;
1975 }
Ben Skeggsff8ff502011-07-08 11:53:37 +10001976
Ben Skeggse84a35a2014-06-05 10:59:55 +10001977 nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
Ben Skeggs83fc0832011-07-05 13:08:40 +10001978
Ben Skeggs648d4df2014-08-10 04:10:27 +10001979 if (nv50_vers(mast) >= GF110_DISP) {
Ben Skeggse84a35a2014-06-05 10:59:55 +10001980 u32 *push = evo_wait(mast, 3);
1981 if (push) {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001982 u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
1983 u32 syncs = 0x00000001;
1984
1985 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1986 syncs |= 0x00000008;
1987 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1988 syncs |= 0x00000010;
1989
1990 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1991 magic |= 0x00000001;
1992
1993 evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
1994 evo_data(push, syncs | (depth << 6));
1995 evo_data(push, magic);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001996 evo_kick(push, mast);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001997 }
1998
Ben Skeggse84a35a2014-06-05 10:59:55 +10001999 ctrl = proto << 8;
2000 mask = 0x00000f00;
2001 } else {
2002 ctrl = (depth << 16) | (proto << 8);
2003 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2004 ctrl |= 0x00001000;
2005 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2006 ctrl |= 0x00002000;
2007 mask = 0x000f3f00;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002008 }
2009
Ben Skeggse84a35a2014-06-05 10:59:55 +10002010 nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002011}
2012
2013static void
Ben Skeggse225f442012-11-21 14:40:21 +10002014nv50_sor_destroy(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002015{
2016 drm_encoder_cleanup(encoder);
2017 kfree(encoder);
2018}
2019
Ben Skeggse225f442012-11-21 14:40:21 +10002020static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
2021 .dpms = nv50_sor_dpms,
2022 .mode_fixup = nv50_sor_mode_fixup,
Ben Skeggs5a885f02013-02-20 14:34:18 +10002023 .prepare = nv50_sor_disconnect,
Ben Skeggse225f442012-11-21 14:40:21 +10002024 .commit = nv50_sor_commit,
2025 .mode_set = nv50_sor_mode_set,
2026 .disable = nv50_sor_disconnect,
2027 .get_crtc = nv50_display_crtc_get,
Ben Skeggs83fc0832011-07-05 13:08:40 +10002028};
2029
Ben Skeggse225f442012-11-21 14:40:21 +10002030static const struct drm_encoder_funcs nv50_sor_func = {
2031 .destroy = nv50_sor_destroy,
Ben Skeggs83fc0832011-07-05 13:08:40 +10002032};
2033
2034static int
Ben Skeggse225f442012-11-21 14:40:21 +10002035nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002036{
Ben Skeggs5ed50202013-02-11 20:15:03 +10002037 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002038 struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002039 struct nouveau_encoder *nv_encoder;
2040 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002041 int type;
2042
2043 switch (dcbe->type) {
2044 case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
2045 case DCB_OUTPUT_TMDS:
2046 case DCB_OUTPUT_DP:
2047 default:
2048 type = DRM_MODE_ENCODER_TMDS;
2049 break;
2050 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10002051
2052 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2053 if (!nv_encoder)
2054 return -ENOMEM;
2055 nv_encoder->dcb = dcbe;
2056 nv_encoder->or = ffs(dcbe->or) - 1;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002057 nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002058 nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
2059
2060 encoder = to_drm_encoder(nv_encoder);
2061 encoder->possible_crtcs = dcbe->heads;
2062 encoder->possible_clones = 0;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002063 drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
Ben Skeggse225f442012-11-21 14:40:21 +10002064 drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002065
2066 drm_mode_connector_attach_encoder(connector, encoder);
2067 return 0;
2068}
Ben Skeggs26f6d882011-07-04 16:25:18 +10002069
2070/******************************************************************************
Ben Skeggseb6313a2013-02-11 09:52:58 +10002071 * PIOR
2072 *****************************************************************************/
2073
2074static void
2075nv50_pior_dpms(struct drm_encoder *encoder, int mode)
2076{
2077 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2078 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs67cb49c2014-08-10 04:10:27 +10002079 struct {
2080 struct nv50_disp_mthd_v1 base;
2081 struct nv50_disp_pior_pwr_v0 pwr;
2082 } args = {
2083 .base.version = 1,
2084 .base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
2085 .base.hasht = nv_encoder->dcb->hasht,
2086 .base.hashm = nv_encoder->dcb->hashm,
2087 .pwr.state = mode == DRM_MODE_DPMS_ON,
2088 .pwr.type = nv_encoder->dcb->type,
2089 };
2090
2091 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggseb6313a2013-02-11 09:52:58 +10002092}
2093
2094static bool
2095nv50_pior_mode_fixup(struct drm_encoder *encoder,
2096 const struct drm_display_mode *mode,
2097 struct drm_display_mode *adjusted_mode)
2098{
2099 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2100 struct nouveau_connector *nv_connector;
2101
2102 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2103 if (nv_connector && nv_connector->native_mode) {
2104 if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
2105 int id = adjusted_mode->base.id;
2106 *adjusted_mode = *nv_connector->native_mode;
2107 adjusted_mode->base.id = id;
2108 }
2109 }
2110
2111 adjusted_mode->clock *= 2;
2112 return true;
2113}
2114
2115static void
2116nv50_pior_commit(struct drm_encoder *encoder)
2117{
2118}
2119
2120static void
2121nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
2122 struct drm_display_mode *adjusted_mode)
2123{
2124 struct nv50_mast *mast = nv50_mast(encoder->dev);
2125 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2126 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
2127 struct nouveau_connector *nv_connector;
2128 u8 owner = 1 << nv_crtc->index;
2129 u8 proto, depth;
2130 u32 *push;
2131
2132 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2133 switch (nv_connector->base.display_info.bpc) {
2134 case 10: depth = 0x6; break;
2135 case 8: depth = 0x5; break;
2136 case 6: depth = 0x2; break;
2137 default: depth = 0x0; break;
2138 }
2139
2140 switch (nv_encoder->dcb->type) {
2141 case DCB_OUTPUT_TMDS:
2142 case DCB_OUTPUT_DP:
2143 proto = 0x0;
2144 break;
2145 default:
2146 BUG_ON(1);
2147 break;
2148 }
2149
2150 nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);
2151
2152 push = evo_wait(mast, 8);
2153 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002154 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggseb6313a2013-02-11 09:52:58 +10002155 u32 ctrl = (depth << 16) | (proto << 8) | owner;
2156 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2157 ctrl |= 0x00001000;
2158 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2159 ctrl |= 0x00002000;
2160 evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
2161 evo_data(push, ctrl);
2162 }
2163
2164 evo_kick(push, mast);
2165 }
2166
2167 nv_encoder->crtc = encoder->crtc;
2168}
2169
2170static void
2171nv50_pior_disconnect(struct drm_encoder *encoder)
2172{
2173 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2174 struct nv50_mast *mast = nv50_mast(encoder->dev);
2175 const int or = nv_encoder->or;
2176 u32 *push;
2177
2178 if (nv_encoder->crtc) {
2179 nv50_crtc_prepare(nv_encoder->crtc);
2180
2181 push = evo_wait(mast, 4);
2182 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002183 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggseb6313a2013-02-11 09:52:58 +10002184 evo_mthd(push, 0x0700 + (or * 0x040), 1);
2185 evo_data(push, 0x00000000);
2186 }
Ben Skeggseb6313a2013-02-11 09:52:58 +10002187 evo_kick(push, mast);
2188 }
2189 }
2190
2191 nv_encoder->crtc = NULL;
2192}
2193
2194static void
2195nv50_pior_destroy(struct drm_encoder *encoder)
2196{
2197 drm_encoder_cleanup(encoder);
2198 kfree(encoder);
2199}
2200
2201static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
2202 .dpms = nv50_pior_dpms,
2203 .mode_fixup = nv50_pior_mode_fixup,
2204 .prepare = nv50_pior_disconnect,
2205 .commit = nv50_pior_commit,
2206 .mode_set = nv50_pior_mode_set,
2207 .disable = nv50_pior_disconnect,
2208 .get_crtc = nv50_display_crtc_get,
2209};
2210
2211static const struct drm_encoder_funcs nv50_pior_func = {
2212 .destroy = nv50_pior_destroy,
2213};
2214
2215static int
2216nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
2217{
2218 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002219 struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
Ben Skeggseb6313a2013-02-11 09:52:58 +10002220 struct nouveau_i2c_port *ddc = NULL;
2221 struct nouveau_encoder *nv_encoder;
2222 struct drm_encoder *encoder;
2223 int type;
2224
2225 switch (dcbe->type) {
2226 case DCB_OUTPUT_TMDS:
2227 ddc = i2c->find_type(i2c, NV_I2C_TYPE_EXTDDC(dcbe->extdev));
2228 type = DRM_MODE_ENCODER_TMDS;
2229 break;
2230 case DCB_OUTPUT_DP:
2231 ddc = i2c->find_type(i2c, NV_I2C_TYPE_EXTAUX(dcbe->extdev));
2232 type = DRM_MODE_ENCODER_TMDS;
2233 break;
2234 default:
2235 return -ENODEV;
2236 }
2237
2238 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2239 if (!nv_encoder)
2240 return -ENOMEM;
2241 nv_encoder->dcb = dcbe;
2242 nv_encoder->or = ffs(dcbe->or) - 1;
2243 nv_encoder->i2c = ddc;
2244
2245 encoder = to_drm_encoder(nv_encoder);
2246 encoder->possible_crtcs = dcbe->heads;
2247 encoder->possible_clones = 0;
2248 drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
2249 drm_encoder_helper_add(encoder, &nv50_pior_hfunc);
2250
2251 drm_mode_connector_attach_encoder(connector, encoder);
2252 return 0;
2253}
2254
2255/******************************************************************************
Ben Skeggsab0af552014-08-10 04:10:19 +10002256 * Framebuffer
2257 *****************************************************************************/
2258
Ben Skeggs8a423642014-08-10 04:10:19 +10002259static void
Ben Skeggs0ad72862014-08-10 04:10:22 +10002260nv50_fbdma_fini(struct nv50_fbdma *fbdma)
Ben Skeggs8a423642014-08-10 04:10:19 +10002261{
Ben Skeggs0ad72862014-08-10 04:10:22 +10002262 int i;
2263 for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
2264 nvif_object_fini(&fbdma->base[i]);
2265 nvif_object_fini(&fbdma->core);
Ben Skeggs8a423642014-08-10 04:10:19 +10002266 list_del(&fbdma->head);
2267 kfree(fbdma);
2268}
2269
2270static int
2271nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
2272{
2273 struct nouveau_drm *drm = nouveau_drm(dev);
2274 struct nv50_disp *disp = nv50_disp(dev);
2275 struct nv50_mast *mast = nv50_mast(dev);
Ben Skeggs4acfd702014-08-10 04:10:24 +10002276 struct __attribute__ ((packed)) {
2277 struct nv_dma_v0 base;
2278 union {
2279 struct nv50_dma_v0 nv50;
2280 struct gf100_dma_v0 gf100;
2281 struct gf110_dma_v0 gf110;
2282 };
2283 } args = {};
Ben Skeggs8a423642014-08-10 04:10:19 +10002284 struct nv50_fbdma *fbdma;
2285 struct drm_crtc *crtc;
Ben Skeggs4acfd702014-08-10 04:10:24 +10002286 u32 size = sizeof(args.base);
Ben Skeggs8a423642014-08-10 04:10:19 +10002287 int ret;
2288
2289 list_for_each_entry(fbdma, &disp->fbdma, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002290 if (fbdma->core.handle == name)
Ben Skeggs8a423642014-08-10 04:10:19 +10002291 return 0;
2292 }
2293
2294 fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
2295 if (!fbdma)
2296 return -ENOMEM;
2297 list_add(&fbdma->head, &disp->fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002298
Ben Skeggs4acfd702014-08-10 04:10:24 +10002299 args.base.target = NV_DMA_V0_TARGET_VRAM;
2300 args.base.access = NV_DMA_V0_ACCESS_RDWR;
2301 args.base.start = offset;
2302 args.base.limit = offset + length - 1;
Ben Skeggs8a423642014-08-10 04:10:19 +10002303
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002304 if (drm->device.info.chipset < 0x80) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002305 args.nv50.part = NV50_DMA_V0_PART_256;
2306 size += sizeof(args.nv50);
Ben Skeggs8a423642014-08-10 04:10:19 +10002307 } else
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002308 if (drm->device.info.chipset < 0xc0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002309 args.nv50.part = NV50_DMA_V0_PART_256;
2310 args.nv50.kind = kind;
2311 size += sizeof(args.nv50);
Ben Skeggs8a423642014-08-10 04:10:19 +10002312 } else
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002313 if (drm->device.info.chipset < 0xd0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002314 args.gf100.kind = kind;
2315 size += sizeof(args.gf100);
Ben Skeggs8a423642014-08-10 04:10:19 +10002316 } else {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002317 args.gf110.page = GF110_DMA_V0_PAGE_LP;
2318 args.gf110.kind = kind;
2319 size += sizeof(args.gf110);
Ben Skeggs8a423642014-08-10 04:10:19 +10002320 }
2321
2322 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002323 struct nv50_head *head = nv50_head(crtc);
2324 int ret = nvif_object_init(&head->sync.base.base.user, NULL,
Ben Skeggs4acfd702014-08-10 04:10:24 +10002325 name, NV_DMA_IN_MEMORY, &args, size,
Ben Skeggs0ad72862014-08-10 04:10:22 +10002326 &fbdma->base[head->base.index]);
Ben Skeggs8a423642014-08-10 04:10:19 +10002327 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002328 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002329 return ret;
2330 }
2331 }
2332
Ben Skeggs0ad72862014-08-10 04:10:22 +10002333 ret = nvif_object_init(&mast->base.base.user, NULL, name,
Ben Skeggs4acfd702014-08-10 04:10:24 +10002334 NV_DMA_IN_MEMORY, &args, size,
Ben Skeggs0ad72862014-08-10 04:10:22 +10002335 &fbdma->core);
Ben Skeggs8a423642014-08-10 04:10:19 +10002336 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002337 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002338 return ret;
2339 }
2340
2341 return 0;
2342}
2343
Ben Skeggsab0af552014-08-10 04:10:19 +10002344static void
2345nv50_fb_dtor(struct drm_framebuffer *fb)
2346{
2347}
2348
2349static int
2350nv50_fb_ctor(struct drm_framebuffer *fb)
2351{
2352 struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
2353 struct nouveau_drm *drm = nouveau_drm(fb->dev);
2354 struct nouveau_bo *nvbo = nv_fb->nvbo;
Ben Skeggs8a423642014-08-10 04:10:19 +10002355 struct nv50_disp *disp = nv50_disp(fb->dev);
Ben Skeggs8a423642014-08-10 04:10:19 +10002356 u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
2357 u8 tile = nvbo->tile_mode;
Ben Skeggsab0af552014-08-10 04:10:19 +10002358
2359 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
2360 NV_ERROR(drm, "framebuffer requires contiguous bo\n");
2361 return -EINVAL;
2362 }
2363
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002364 if (drm->device.info.chipset >= 0xc0)
Ben Skeggs8a423642014-08-10 04:10:19 +10002365 tile >>= 4; /* yep.. */
2366
Ben Skeggsab0af552014-08-10 04:10:19 +10002367 switch (fb->depth) {
2368 case 8: nv_fb->r_format = 0x1e00; break;
2369 case 15: nv_fb->r_format = 0xe900; break;
2370 case 16: nv_fb->r_format = 0xe800; break;
2371 case 24:
2372 case 32: nv_fb->r_format = 0xcf00; break;
2373 case 30: nv_fb->r_format = 0xd100; break;
2374 default:
2375 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
2376 return -EINVAL;
2377 }
2378
Ben Skeggs648d4df2014-08-10 04:10:27 +10002379 if (disp->disp->oclass < G82_DISP) {
Ben Skeggs8a423642014-08-10 04:10:19 +10002380 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
2381 (fb->pitches[0] | 0x00100000);
2382 nv_fb->r_format |= kind << 16;
2383 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +10002384 if (disp->disp->oclass < GF110_DISP) {
Ben Skeggs8a423642014-08-10 04:10:19 +10002385 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
2386 (fb->pitches[0] | 0x00100000);
Ben Skeggsab0af552014-08-10 04:10:19 +10002387 } else {
Ben Skeggs8a423642014-08-10 04:10:19 +10002388 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
2389 (fb->pitches[0] | 0x01000000);
Ben Skeggsab0af552014-08-10 04:10:19 +10002390 }
Ben Skeggs8a423642014-08-10 04:10:19 +10002391 nv_fb->r_handle = 0xffff0000 | kind;
Ben Skeggsab0af552014-08-10 04:10:19 +10002392
Ben Skeggsf392ec42014-08-10 04:10:28 +10002393 return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
2394 drm->device.info.ram_user, kind);
Ben Skeggsab0af552014-08-10 04:10:19 +10002395}
2396
2397/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10002398 * Init
2399 *****************************************************************************/
Ben Skeggsab0af552014-08-10 04:10:19 +10002400
Ben Skeggs2a44e492011-11-09 11:36:33 +10002401void
Ben Skeggse225f442012-11-21 14:40:21 +10002402nv50_display_fini(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002403{
Ben Skeggs26f6d882011-07-04 16:25:18 +10002404}
2405
2406int
Ben Skeggse225f442012-11-21 14:40:21 +10002407nv50_display_init(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002408{
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002409 struct nv50_disp *disp = nv50_disp(dev);
2410 struct drm_crtc *crtc;
2411 u32 *push;
2412
2413 push = evo_wait(nv50_mast(dev), 32);
2414 if (!push)
2415 return -EBUSY;
2416
2417 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2418 struct nv50_sync *sync = nv50_sync(crtc);
2419 nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002420 }
2421
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002422 evo_mthd(push, 0x0088, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10002423 evo_data(push, nv50_mast(dev)->base.sync.handle);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002424 evo_kick(push, nv50_mast(dev));
2425 return 0;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002426}
2427
2428void
Ben Skeggse225f442012-11-21 14:40:21 +10002429nv50_display_destroy(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002430{
Ben Skeggse225f442012-11-21 14:40:21 +10002431 struct nv50_disp *disp = nv50_disp(dev);
Ben Skeggs8a423642014-08-10 04:10:19 +10002432 struct nv50_fbdma *fbdma, *fbtmp;
2433
2434 list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002435 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002436 }
Ben Skeggs26f6d882011-07-04 16:25:18 +10002437
Ben Skeggs0ad72862014-08-10 04:10:22 +10002438 nv50_dmac_destroy(&disp->mast.base, disp->disp);
Ben Skeggsbdb8c212011-11-12 01:30:24 +10002439
Ben Skeggs816af2f2011-11-16 15:48:48 +10002440 nouveau_bo_unmap(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002441 if (disp->sync)
2442 nouveau_bo_unpin(disp->sync);
Ben Skeggs816af2f2011-11-16 15:48:48 +10002443 nouveau_bo_ref(NULL, &disp->sync);
Ben Skeggs51beb422011-07-05 10:33:08 +10002444
Ben Skeggs77145f12012-07-31 16:16:21 +10002445 nouveau_display(dev)->priv = NULL;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002446 kfree(disp);
2447}
2448
2449int
Ben Skeggse225f442012-11-21 14:40:21 +10002450nv50_display_create(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002451{
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002452 struct nvif_device *device = &nouveau_drm(dev)->device;
Ben Skeggs77145f12012-07-31 16:16:21 +10002453 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +10002454 struct dcb_table *dcb = &drm->vbios.dcb;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002455 struct drm_connector *connector, *tmp;
Ben Skeggse225f442012-11-21 14:40:21 +10002456 struct nv50_disp *disp;
Ben Skeggscb75d972012-07-11 10:44:20 +10002457 struct dcb_output *dcbe;
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10002458 int crtcs, ret, i;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002459
2460 disp = kzalloc(sizeof(*disp), GFP_KERNEL);
2461 if (!disp)
2462 return -ENOMEM;
Ben Skeggs8a423642014-08-10 04:10:19 +10002463 INIT_LIST_HEAD(&disp->fbdma);
Ben Skeggs77145f12012-07-31 16:16:21 +10002464
2465 nouveau_display(dev)->priv = disp;
Ben Skeggse225f442012-11-21 14:40:21 +10002466 nouveau_display(dev)->dtor = nv50_display_destroy;
2467 nouveau_display(dev)->init = nv50_display_init;
2468 nouveau_display(dev)->fini = nv50_display_fini;
Ben Skeggsab0af552014-08-10 04:10:19 +10002469 nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
2470 nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
Ben Skeggs0ad72862014-08-10 04:10:22 +10002471 disp->disp = &nouveau_display(dev)->disp;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002472
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002473 /* small shared memory area we use for notifiers and semaphores */
2474 ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01002475 0, 0x0000, NULL, NULL, &disp->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002476 if (!ret) {
2477 ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002478 if (!ret) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002479 ret = nouveau_bo_map(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002480 if (ret)
2481 nouveau_bo_unpin(disp->sync);
2482 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002483 if (ret)
2484 nouveau_bo_ref(NULL, &disp->sync);
2485 }
2486
2487 if (ret)
2488 goto out;
2489
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002490 /* allocate master evo channel */
Ben Skeggs410f3ec2014-08-10 04:10:25 +10002491 ret = nv50_core_create(disp->disp, disp->sync->bo.offset,
2492 &disp->mast);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002493 if (ret)
2494 goto out;
2495
Ben Skeggs438d99e2011-07-05 16:48:06 +10002496 /* create crtc objects to represent the hw heads */
Ben Skeggs648d4df2014-08-10 04:10:27 +10002497 if (disp->disp->oclass >= GF110_DISP)
Ben Skeggsdb2bec12014-08-10 04:10:22 +10002498 crtcs = nvif_rd32(device, 0x022448);
Ben Skeggs63718a02012-11-16 11:44:14 +10002499 else
2500 crtcs = 2;
2501
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10002502 for (i = 0; i < crtcs; i++) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002503 ret = nv50_crtc_create(dev, i);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002504 if (ret)
2505 goto out;
2506 }
2507
Ben Skeggs83fc0832011-07-05 13:08:40 +10002508 /* create encoder/connector objects based on VBIOS DCB table */
2509 for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
2510 connector = nouveau_connector_create(dev, dcbe->connector);
2511 if (IS_ERR(connector))
2512 continue;
2513
Ben Skeggseb6313a2013-02-11 09:52:58 +10002514 if (dcbe->location == DCB_LOC_ON_CHIP) {
2515 switch (dcbe->type) {
2516 case DCB_OUTPUT_TMDS:
2517 case DCB_OUTPUT_LVDS:
2518 case DCB_OUTPUT_DP:
2519 ret = nv50_sor_create(connector, dcbe);
2520 break;
2521 case DCB_OUTPUT_ANALOG:
2522 ret = nv50_dac_create(connector, dcbe);
2523 break;
2524 default:
2525 ret = -ENODEV;
2526 break;
2527 }
2528 } else {
2529 ret = nv50_pior_create(connector, dcbe);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002530 }
2531
Ben Skeggseb6313a2013-02-11 09:52:58 +10002532 if (ret) {
2533 NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
2534 dcbe->location, dcbe->type,
2535 ffs(dcbe->or) - 1, ret);
Ben Skeggs94f54f52013-03-05 22:26:06 +10002536 ret = 0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002537 }
2538 }
2539
2540 /* cull any connectors we created that don't have an encoder */
2541 list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
2542 if (connector->encoder_ids[0])
2543 continue;
2544
Ben Skeggs77145f12012-07-31 16:16:21 +10002545 NV_WARN(drm, "%s has no encoders, removing\n",
Jani Nikula8c6c3612014-06-03 14:56:18 +03002546 connector->name);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002547 connector->funcs->destroy(connector);
2548 }
2549
Ben Skeggs26f6d882011-07-04 16:25:18 +10002550out:
2551 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10002552 nv50_display_destroy(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002553 return ret;
2554}