blob: d691025d9b002b8309abfad059892c55d8682ba0 [file] [log] [blame]
Huang Shijie8eabdd12014-04-10 16:27:28 +08001/*
2 * Copyright (C) 2014 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 */
9
Huang Shijief39d2fa2014-02-24 18:37:35 +080010#ifndef __LINUX_MTD_SPI_NOR_H
11#define __LINUX_MTD_SPI_NOR_H
12
Brian Norris58b89a12014-04-08 19:16:49 -070013/*
14 * Note on opcode nomenclature: some opcodes have a format like
15 * SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number
16 * of I/O lines used for the opcode, address, and data (respectively). The
17 * FUNCTION has an optional suffix of '4', to represent an opcode which
18 * requires a 4-byte (32-bit) address.
19 */
20
Huang Shijief39d2fa2014-02-24 18:37:35 +080021/* Flash opcodes. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070022#define SPINOR_OP_WREN 0x06 /* Write enable */
23#define SPINOR_OP_RDSR 0x05 /* Read status register */
24#define SPINOR_OP_WRSR 0x01 /* Write status register 1 byte */
Brian Norris58b89a12014-04-08 19:16:49 -070025#define SPINOR_OP_READ 0x03 /* Read data bytes (low frequency) */
26#define SPINOR_OP_READ_FAST 0x0b /* Read data bytes (high frequency) */
27#define SPINOR_OP_READ_1_1_2 0x3b /* Read data bytes (Dual SPI) */
28#define SPINOR_OP_READ_1_1_4 0x6b /* Read data bytes (Quad SPI) */
Brian Norrisb02e7f32014-04-08 18:15:31 -070029#define SPINOR_OP_PP 0x02 /* Page program (up to 256 bytes) */
30#define SPINOR_OP_BE_4K 0x20 /* Erase 4KiB block */
31#define SPINOR_OP_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
32#define SPINOR_OP_BE_32K 0x52 /* Erase 32KiB block */
33#define SPINOR_OP_CHIP_ERASE 0xc7 /* Erase whole flash chip */
34#define SPINOR_OP_SE 0xd8 /* Sector erase (usually 64KiB) */
35#define SPINOR_OP_RDID 0x9f /* Read JEDEC ID */
36#define SPINOR_OP_RDCR 0x35 /* Read configuration register */
grmoore@altera.comc14dedd2014-04-29 10:29:51 -050037#define SPINOR_OP_RDFSR 0x70 /* Read flag status register */
Huang Shijief39d2fa2014-02-24 18:37:35 +080038
39/* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
Brian Norris58b89a12014-04-08 19:16:49 -070040#define SPINOR_OP_READ4 0x13 /* Read data bytes (low frequency) */
41#define SPINOR_OP_READ4_FAST 0x0c /* Read data bytes (high frequency) */
42#define SPINOR_OP_READ4_1_1_2 0x3c /* Read data bytes (Dual SPI) */
43#define SPINOR_OP_READ4_1_1_4 0x6c /* Read data bytes (Quad SPI) */
Brian Norrisb02e7f32014-04-08 18:15:31 -070044#define SPINOR_OP_PP_4B 0x12 /* Page program (up to 256 bytes) */
45#define SPINOR_OP_SE_4B 0xdc /* Sector erase (usually 64KiB) */
Huang Shijief39d2fa2014-02-24 18:37:35 +080046
47/* Used for SST flashes only. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070048#define SPINOR_OP_BP 0x02 /* Byte program */
49#define SPINOR_OP_WRDI 0x04 /* Write disable */
50#define SPINOR_OP_AAI_WP 0xad /* Auto address increment word program */
Huang Shijief39d2fa2014-02-24 18:37:35 +080051
52/* Used for Macronix and Winbond flashes. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070053#define SPINOR_OP_EN4B 0xb7 /* Enter 4-byte mode */
54#define SPINOR_OP_EX4B 0xe9 /* Exit 4-byte mode */
Huang Shijief39d2fa2014-02-24 18:37:35 +080055
56/* Used for Spansion flashes only. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070057#define SPINOR_OP_BRWR 0x17 /* Bank register write */
Huang Shijief39d2fa2014-02-24 18:37:35 +080058
59/* Status Register bits. */
Brian Norrisbecd0cb2014-04-08 18:10:23 -070060#define SR_WIP 1 /* Write in progress */
61#define SR_WEL 2 /* Write enable latch */
Huang Shijief39d2fa2014-02-24 18:37:35 +080062/* meaning of other SR_* bits may differ between vendors */
Brian Norrisbecd0cb2014-04-08 18:10:23 -070063#define SR_BP0 4 /* Block protect 0 */
64#define SR_BP1 8 /* Block protect 1 */
65#define SR_BP2 0x10 /* Block protect 2 */
66#define SR_SRWD 0x80 /* SR write protect */
Huang Shijief39d2fa2014-02-24 18:37:35 +080067
Brian Norrisbecd0cb2014-04-08 18:10:23 -070068#define SR_QUAD_EN_MX 0x40 /* Macronix Quad I/O */
Huang Shijief39d2fa2014-02-24 18:37:35 +080069
grmoore@altera.comc14dedd2014-04-29 10:29:51 -050070/* Flag Status Register bits */
71#define FSR_READY 0x80
72
Huang Shijief39d2fa2014-02-24 18:37:35 +080073/* Configuration Register bits. */
Brian Norrisbecd0cb2014-04-08 18:10:23 -070074#define CR_QUAD_EN_SPAN 0x2 /* Spansion Quad I/O */
Huang Shijief39d2fa2014-02-24 18:37:35 +080075
Huang Shijie6e602ef2014-02-24 18:37:36 +080076enum read_mode {
77 SPI_NOR_NORMAL = 0,
78 SPI_NOR_FAST,
79 SPI_NOR_DUAL,
80 SPI_NOR_QUAD,
81};
82
83/**
84 * struct spi_nor_xfer_cfg - Structure for defining a Serial Flash transfer
85 * @wren: command for "Write Enable", or 0x00 for not required
86 * @cmd: command for operation
87 * @cmd_pins: number of pins to send @cmd (1, 2, 4)
88 * @addr: address for operation
89 * @addr_pins: number of pins to send @addr (1, 2, 4)
90 * @addr_width: number of address bytes
91 * (3,4, or 0 for address not required)
92 * @mode: mode data
93 * @mode_pins: number of pins to send @mode (1, 2, 4)
94 * @mode_cycles: number of mode cycles (0 for mode not required)
95 * @dummy_cycles: number of dummy cycles (0 for dummy not required)
96 */
97struct spi_nor_xfer_cfg {
98 u8 wren;
99 u8 cmd;
100 u8 cmd_pins;
101 u32 addr;
102 u8 addr_pins;
103 u8 addr_width;
104 u8 mode;
105 u8 mode_pins;
106 u8 mode_cycles;
107 u8 dummy_cycles;
108};
109
Brian Norrisbecd0cb2014-04-08 18:10:23 -0700110#define SPI_NOR_MAX_CMD_SIZE 8
Huang Shijie6e602ef2014-02-24 18:37:36 +0800111enum spi_nor_ops {
112 SPI_NOR_OPS_READ = 0,
113 SPI_NOR_OPS_WRITE,
114 SPI_NOR_OPS_ERASE,
115 SPI_NOR_OPS_LOCK,
116 SPI_NOR_OPS_UNLOCK,
117};
118
Brian Norris6af91942014-08-06 18:16:58 -0700119enum spi_nor_option_flags {
120 SNOR_F_USE_FSR = BIT(0),
121};
122
Huang Shijie6e602ef2014-02-24 18:37:36 +0800123/**
124 * struct spi_nor - Structure for defining a the SPI NOR layer
125 * @mtd: point to a mtd_info structure
126 * @lock: the lock for the read/write/erase/lock/unlock operations
127 * @dev: point to a spi device, or a spi nor controller device.
128 * @page_size: the page size of the SPI NOR
129 * @addr_width: number of address bytes
130 * @erase_opcode: the opcode for erasing a sector
131 * @read_opcode: the read opcode
132 * @read_dummy: the dummy needed by the read operation
133 * @program_opcode: the program opcode
134 * @flash_read: the mode of the read
135 * @sst_write_second: used by the SST write operation
Brian Norris6af91942014-08-06 18:16:58 -0700136 * @flags: flag options for the current SPI-NOR (SNOR_F_*)
Huang Shijie6e602ef2014-02-24 18:37:36 +0800137 * @cfg: used by the read_xfer/write_xfer
138 * @cmd_buf: used by the write_reg
139 * @prepare: [OPTIONAL] do some preparations for the
140 * read/write/erase/lock/unlock operations
141 * @unprepare: [OPTIONAL] do some post work after the
142 * read/write/erase/lock/unlock operations
143 * @read_xfer: [OPTIONAL] the read fundamental primitive
144 * @write_xfer: [OPTIONAL] the writefundamental primitive
145 * @read_reg: [DRIVER-SPECIFIC] read out the register
146 * @write_reg: [DRIVER-SPECIFIC] write data to the register
Huang Shijie6e602ef2014-02-24 18:37:36 +0800147 * @wait_till_ready: [REPLACEABLE] wait till the NOR becomes ready
148 * @read: [DRIVER-SPECIFIC] read data from the SPI NOR
149 * @write: [DRIVER-SPECIFIC] write data to the SPI NOR
150 * @erase: [DRIVER-SPECIFIC] erase a sector of the SPI NOR
151 * at the offset @offs
152 * @priv: the private data
153 */
154struct spi_nor {
155 struct mtd_info *mtd;
156 struct mutex lock;
157 struct device *dev;
158 u32 page_size;
159 u8 addr_width;
160 u8 erase_opcode;
161 u8 read_opcode;
162 u8 read_dummy;
163 u8 program_opcode;
164 enum read_mode flash_read;
165 bool sst_write_second;
Brian Norris6af91942014-08-06 18:16:58 -0700166 u32 flags;
Huang Shijie6e602ef2014-02-24 18:37:36 +0800167 struct spi_nor_xfer_cfg cfg;
168 u8 cmd_buf[SPI_NOR_MAX_CMD_SIZE];
169
170 int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops);
171 void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops);
172 int (*read_xfer)(struct spi_nor *nor, struct spi_nor_xfer_cfg *cfg,
173 u8 *buf, size_t len);
174 int (*write_xfer)(struct spi_nor *nor, struct spi_nor_xfer_cfg *cfg,
175 u8 *buf, size_t len);
176 int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
177 int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len,
178 int write_enable);
Huang Shijie6e602ef2014-02-24 18:37:36 +0800179 int (*wait_till_ready)(struct spi_nor *nor);
180
181 int (*read)(struct spi_nor *nor, loff_t from,
182 size_t len, size_t *retlen, u_char *read_buf);
183 void (*write)(struct spi_nor *nor, loff_t to,
184 size_t len, size_t *retlen, const u_char *write_buf);
185 int (*erase)(struct spi_nor *nor, loff_t offs);
186
187 void *priv;
188};
Huang Shijieb1994892014-02-24 18:37:37 +0800189
190/**
191 * spi_nor_scan() - scan the SPI NOR
192 * @nor: the spi_nor structure
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200193 * @name: the chip type name
Huang Shijieb1994892014-02-24 18:37:37 +0800194 * @mode: the read mode supported by the driver
195 *
196 * The drivers can use this fuction to scan the SPI NOR.
197 * In the scanning, it will try to get all the necessary information to
198 * fill the mtd_info{} and the spi_nor{}.
199 *
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200200 * The chip type name can be provided through the @name parameter.
Huang Shijieb1994892014-02-24 18:37:37 +0800201 *
202 * Return: 0 for success, others for failure.
203 */
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200204int spi_nor_scan(struct spi_nor *nor, const char *name, enum read_mode mode);
Huang Shijieb1994892014-02-24 18:37:37 +0800205
Huang Shijief39d2fa2014-02-24 18:37:35 +0800206#endif