blob: 0c7911b3e155bf8b9227b9b41408019c202ddaf7 [file] [log] [blame]
Saeed Bisharaedabd382009-08-06 15:12:43 +03001/*
2 * arch/arm/mach-dove/common.c
3 *
4 * Core functions for Marvell Dove 88AP510 System On Chip
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
10
11#include <linux/kernel.h>
12#include <linux/delay.h>
13#include <linux/init.h>
14#include <linux/platform_device.h>
15#include <linux/pci.h>
Andrew Lunn2f129bf2011-12-15 08:15:07 +010016#include <linux/clk-provider.h>
Sebastian Hesselbarth5b03df92012-11-17 15:22:27 +010017#include <linux/clk/mvebu.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030018#include <linux/ata_platform.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030019#include <linux/gpio.h>
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +020020#include <linux/of.h>
21#include <linux/of_platform.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030022#include <asm/page.h>
23#include <asm/setup.h>
24#include <asm/timex.h>
Lennert Buytenhek573a6522009-11-24 19:33:52 +020025#include <asm/hardware/cache-tauros2.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030026#include <asm/mach/map.h>
27#include <asm/mach/time.h>
28#include <asm/mach/pci.h>
29#include <mach/dove.h>
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020030#include <mach/pm.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030031#include <mach/bridge-regs.h>
32#include <asm/mach/arch.h>
33#include <linux/irq.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030034#include <plat/time.h>
Arnd Bergmannc02cecb2012-08-24 15:21:54 +020035#include <linux/platform_data/usb-ehci-orion.h>
Thomas Petazzoni0dddee72012-10-30 11:59:42 +010036#include <linux/platform_data/dma-mv_xor.h>
Sebastian Hesselbarthfd57c652012-09-25 02:02:14 +020037#include <plat/irq.h>
Andrew Lunn28a2b452011-05-15 13:32:41 +020038#include <plat/common.h>
Andrew Lunn45173d52011-12-07 21:48:06 +010039#include <plat/addr-map.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030040#include "common.h"
41
42/*****************************************************************************
43 * I/O Address Mapping
44 ****************************************************************************/
45static struct map_desc dove_io_desc[] __initdata = {
46 {
Thomas Petazzonic3c5a282012-09-11 14:27:18 +020047 .virtual = (unsigned long) DOVE_SB_REGS_VIRT_BASE,
Saeed Bisharaedabd382009-08-06 15:12:43 +030048 .pfn = __phys_to_pfn(DOVE_SB_REGS_PHYS_BASE),
49 .length = DOVE_SB_REGS_SIZE,
50 .type = MT_DEVICE,
51 }, {
Thomas Petazzonic3c5a282012-09-11 14:27:18 +020052 .virtual = (unsigned long) DOVE_NB_REGS_VIRT_BASE,
Saeed Bisharaedabd382009-08-06 15:12:43 +030053 .pfn = __phys_to_pfn(DOVE_NB_REGS_PHYS_BASE),
54 .length = DOVE_NB_REGS_SIZE,
55 .type = MT_DEVICE,
Saeed Bisharaedabd382009-08-06 15:12:43 +030056 },
57};
58
59void __init dove_map_io(void)
60{
61 iotable_init(dove_io_desc, ARRAY_SIZE(dove_io_desc));
62}
63
64/*****************************************************************************
Andrew Lunn2f129bf2011-12-15 08:15:07 +010065 * CLK tree
66 ****************************************************************************/
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +020067static int dove_tclk;
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020068
69static DEFINE_SPINLOCK(gating_lock);
Andrew Lunn2f129bf2011-12-15 08:15:07 +010070static struct clk *tclk;
71
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020072static struct clk __init *dove_register_gate(const char *name,
73 const char *parent, u8 bit_idx)
Andrew Lunn2f129bf2011-12-15 08:15:07 +010074{
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020075 return clk_register_gate(NULL, name, parent, 0,
76 (void __iomem *)CLOCK_GATING_CONTROL,
77 bit_idx, 0, &gating_lock);
78}
Andrew Lunn4574b882012-04-06 17:17:26 +020079
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +020080static void __init dove_clk_init(void)
Andrew Lunn2f129bf2011-12-15 08:15:07 +010081{
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020082 struct clk *usb0, *usb1, *sata, *pex0, *pex1, *sdio0, *sdio1;
83 struct clk *nand, *camera, *i2s0, *i2s1, *crypto, *ac97, *pdma;
84 struct clk *xor0, *xor1, *ge, *gephy;
85
Andrew Lunn2f129bf2011-12-15 08:15:07 +010086 tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +020087 dove_tclk);
Andrew Lunn4574b882012-04-06 17:17:26 +020088
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020089 usb0 = dove_register_gate("usb0", "tclk", CLOCK_GATING_BIT_USB0);
90 usb1 = dove_register_gate("usb1", "tclk", CLOCK_GATING_BIT_USB1);
91 sata = dove_register_gate("sata", "tclk", CLOCK_GATING_BIT_SATA);
92 pex0 = dove_register_gate("pex0", "tclk", CLOCK_GATING_BIT_PCIE0);
93 pex1 = dove_register_gate("pex1", "tclk", CLOCK_GATING_BIT_PCIE1);
94 sdio0 = dove_register_gate("sdio0", "tclk", CLOCK_GATING_BIT_SDIO0);
95 sdio1 = dove_register_gate("sdio1", "tclk", CLOCK_GATING_BIT_SDIO1);
96 nand = dove_register_gate("nand", "tclk", CLOCK_GATING_BIT_NAND);
97 camera = dove_register_gate("camera", "tclk", CLOCK_GATING_BIT_CAMERA);
98 i2s0 = dove_register_gate("i2s0", "tclk", CLOCK_GATING_BIT_I2S0);
99 i2s1 = dove_register_gate("i2s1", "tclk", CLOCK_GATING_BIT_I2S1);
100 crypto = dove_register_gate("crypto", "tclk", CLOCK_GATING_BIT_CRYPTO);
101 ac97 = dove_register_gate("ac97", "tclk", CLOCK_GATING_BIT_AC97);
102 pdma = dove_register_gate("pdma", "tclk", CLOCK_GATING_BIT_PDMA);
103 xor0 = dove_register_gate("xor0", "tclk", CLOCK_GATING_BIT_XOR0);
104 xor1 = dove_register_gate("xor1", "tclk", CLOCK_GATING_BIT_XOR1);
105 gephy = dove_register_gate("gephy", "tclk", CLOCK_GATING_BIT_GIGA_PHY);
106 ge = dove_register_gate("ge", "gephy", CLOCK_GATING_BIT_GBE);
107
108 orion_clkdev_add(NULL, "orion_spi.0", tclk);
109 orion_clkdev_add(NULL, "orion_spi.1", tclk);
110 orion_clkdev_add(NULL, "orion_wdt", tclk);
111 orion_clkdev_add(NULL, "mv64xxx_i2c.0", tclk);
112
113 orion_clkdev_add(NULL, "orion-ehci.0", usb0);
114 orion_clkdev_add(NULL, "orion-ehci.1", usb1);
Sebastian Hesselbarth3fbcd3d2012-09-25 02:02:15 +0200115 orion_clkdev_add(NULL, "mv643xx_eth_port.0", ge);
116 orion_clkdev_add(NULL, "sata_mv.0", sata);
Sebastian Hesselbarth52167472012-08-15 19:07:31 +0200117 orion_clkdev_add("0", "pcie", pex0);
118 orion_clkdev_add("1", "pcie", pex1);
119 orion_clkdev_add(NULL, "sdhci-dove.0", sdio0);
120 orion_clkdev_add(NULL, "sdhci-dove.1", sdio1);
121 orion_clkdev_add(NULL, "orion_nand", nand);
122 orion_clkdev_add(NULL, "cafe1000-ccic.0", camera);
123 orion_clkdev_add(NULL, "kirkwood-i2s.0", i2s0);
124 orion_clkdev_add(NULL, "kirkwood-i2s.1", i2s1);
125 orion_clkdev_add(NULL, "mv_crypto", crypto);
126 orion_clkdev_add(NULL, "dove-ac97", ac97);
127 orion_clkdev_add(NULL, "dove-pdma", pdma);
Thomas Petazzoni0dddee72012-10-30 11:59:42 +0100128 orion_clkdev_add(NULL, MV_XOR_NAME ".0", xor0);
129 orion_clkdev_add(NULL, MV_XOR_NAME ".1", xor1);
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100130}
131
132/*****************************************************************************
Saeed Bisharaedabd382009-08-06 15:12:43 +0300133 * EHCI0
134 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300135void __init dove_ehci0_init(void)
136{
Andrew Lunn72053352012-02-08 15:52:47 +0100137 orion_ehci_init(DOVE_USB0_PHYS_BASE, IRQ_DOVE_USB0, EHCI_PHY_NA);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300138}
139
140/*****************************************************************************
141 * EHCI1
142 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300143void __init dove_ehci1_init(void)
144{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100145 orion_ehci_1_init(DOVE_USB1_PHYS_BASE, IRQ_DOVE_USB1);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300146}
147
148/*****************************************************************************
149 * GE00
150 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300151void __init dove_ge00_init(struct mv643xx_eth_platform_data *eth_data)
152{
Hannes Reinecke30e0f582012-06-12 15:59:45 +0200153 orion_ge00_init(eth_data, DOVE_GE00_PHYS_BASE,
Arnaud Patard (Rtp)58569ae2012-07-26 12:15:46 +0200154 IRQ_DOVE_GE00_SUM, IRQ_DOVE_GE00_ERR,
155 1600);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300156}
157
158/*****************************************************************************
159 * SoC RTC
160 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300161void __init dove_rtc_init(void)
162{
Andrew Lunnf6eaccb2011-05-15 13:32:42 +0200163 orion_rtc_init(DOVE_RTC_PHYS_BASE, IRQ_DOVE_RTC);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300164}
165
166/*****************************************************************************
167 * SATA
168 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300169void __init dove_sata_init(struct mv_sata_platform_data *sata_data)
170{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100171 orion_sata_init(sata_data, DOVE_SATA_PHYS_BASE, IRQ_DOVE_SATA);
Andrew Lunn9e613f82011-05-15 13:32:50 +0200172
Saeed Bisharaedabd382009-08-06 15:12:43 +0300173}
174
175/*****************************************************************************
176 * UART0
177 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300178void __init dove_uart0_init(void)
179{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200180 orion_uart0_init(DOVE_UART0_VIRT_BASE, DOVE_UART0_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100181 IRQ_DOVE_UART_0, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300182}
183
184/*****************************************************************************
185 * UART1
186 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300187void __init dove_uart1_init(void)
188{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200189 orion_uart1_init(DOVE_UART1_VIRT_BASE, DOVE_UART1_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100190 IRQ_DOVE_UART_1, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300191}
192
193/*****************************************************************************
194 * UART2
195 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300196void __init dove_uart2_init(void)
197{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200198 orion_uart2_init(DOVE_UART2_VIRT_BASE, DOVE_UART2_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100199 IRQ_DOVE_UART_2, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300200}
201
202/*****************************************************************************
203 * UART3
204 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300205void __init dove_uart3_init(void)
206{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200207 orion_uart3_init(DOVE_UART3_VIRT_BASE, DOVE_UART3_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100208 IRQ_DOVE_UART_3, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300209}
210
211/*****************************************************************************
Andrew Lunn980f9f62011-05-15 13:32:46 +0200212 * SPI
Saeed Bisharaedabd382009-08-06 15:12:43 +0300213 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300214void __init dove_spi0_init(void)
215{
Andrew Lunn4574b882012-04-06 17:17:26 +0200216 orion_spi_init(DOVE_SPI0_PHYS_BASE);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300217}
218
Saeed Bisharaedabd382009-08-06 15:12:43 +0300219void __init dove_spi1_init(void)
220{
Andrew Lunn4574b882012-04-06 17:17:26 +0200221 orion_spi_1_init(DOVE_SPI1_PHYS_BASE);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300222}
223
224/*****************************************************************************
225 * I2C
226 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300227void __init dove_i2c_init(void)
228{
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200229 orion_i2c_init(DOVE_I2C_PHYS_BASE, IRQ_DOVE_I2C, 10);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300230}
231
232/*****************************************************************************
233 * Time handling
234 ****************************************************************************/
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200235void __init dove_init_early(void)
236{
237 orion_time_set_base(TIMER_VIRT_BASE);
238}
239
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +0200240static int __init dove_find_tclk(void)
Saeed Bisharaedabd382009-08-06 15:12:43 +0300241{
Saeed Bisharaedabd382009-08-06 15:12:43 +0300242 return 166666667;
243}
244
Stephen Warren6bb27d72012-11-08 12:40:59 -0700245void __init dove_timer_init(void)
Saeed Bisharaedabd382009-08-06 15:12:43 +0300246{
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +0200247 dove_tclk = dove_find_tclk();
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200248 orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +0200249 IRQ_DOVE_BRIDGE, dove_tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300250}
251
Saeed Bisharaedabd382009-08-06 15:12:43 +0300252/*****************************************************************************
Sebastian Hesselbarth624d0b52012-08-15 19:07:32 +0200253 * Cryptographic Engines and Security Accelerator (CESA)
254 ****************************************************************************/
255void __init dove_crypto_init(void)
256{
257 orion_crypto_init(DOVE_CRYPT_PHYS_BASE, DOVE_CESA_PHYS_BASE,
258 DOVE_CESA_SIZE, IRQ_DOVE_CRYPTO);
259}
260
261/*****************************************************************************
Saeed Bisharaedabd382009-08-06 15:12:43 +0300262 * XOR 0
263 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300264void __init dove_xor0_init(void)
265{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100266 orion_xor0_init(DOVE_XOR0_PHYS_BASE, DOVE_XOR0_HIGH_PHYS_BASE,
Andrew Lunnee962722011-05-15 13:32:48 +0200267 IRQ_DOVE_XOR_00, IRQ_DOVE_XOR_01);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300268}
269
270/*****************************************************************************
271 * XOR 1
272 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300273void __init dove_xor1_init(void)
274{
Andrew Lunnee962722011-05-15 13:32:48 +0200275 orion_xor1_init(DOVE_XOR1_PHYS_BASE, DOVE_XOR1_HIGH_PHYS_BASE,
276 IRQ_DOVE_XOR_10, IRQ_DOVE_XOR_11);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300277}
278
Saeed Bishara16bc90a2010-05-06 16:12:06 +0300279/*****************************************************************************
280 * SDIO
281 ****************************************************************************/
282static u64 sdio_dmamask = DMA_BIT_MASK(32);
283
284static struct resource dove_sdio0_resources[] = {
285 {
286 .start = DOVE_SDIO0_PHYS_BASE,
287 .end = DOVE_SDIO0_PHYS_BASE + 0xff,
288 .flags = IORESOURCE_MEM,
289 }, {
290 .start = IRQ_DOVE_SDIO0,
291 .end = IRQ_DOVE_SDIO0,
292 .flags = IORESOURCE_IRQ,
293 },
294};
295
296static struct platform_device dove_sdio0 = {
Mike Rapoport930e2fe2010-10-28 21:23:53 +0200297 .name = "sdhci-dove",
Saeed Bishara16bc90a2010-05-06 16:12:06 +0300298 .id = 0,
299 .dev = {
300 .dma_mask = &sdio_dmamask,
301 .coherent_dma_mask = DMA_BIT_MASK(32),
302 },
303 .resource = dove_sdio0_resources,
304 .num_resources = ARRAY_SIZE(dove_sdio0_resources),
305};
306
307void __init dove_sdio0_init(void)
308{
309 platform_device_register(&dove_sdio0);
310}
311
312static struct resource dove_sdio1_resources[] = {
313 {
314 .start = DOVE_SDIO1_PHYS_BASE,
315 .end = DOVE_SDIO1_PHYS_BASE + 0xff,
316 .flags = IORESOURCE_MEM,
317 }, {
318 .start = IRQ_DOVE_SDIO1,
319 .end = IRQ_DOVE_SDIO1,
320 .flags = IORESOURCE_IRQ,
321 },
322};
323
324static struct platform_device dove_sdio1 = {
Mike Rapoport930e2fe2010-10-28 21:23:53 +0200325 .name = "sdhci-dove",
Saeed Bishara16bc90a2010-05-06 16:12:06 +0300326 .id = 1,
327 .dev = {
328 .dma_mask = &sdio_dmamask,
329 .coherent_dma_mask = DMA_BIT_MASK(32),
330 },
331 .resource = dove_sdio1_resources,
332 .num_resources = ARRAY_SIZE(dove_sdio1_resources),
333};
334
335void __init dove_sdio1_init(void)
336{
337 platform_device_register(&dove_sdio1);
338}
339
Saeed Bisharaedabd382009-08-06 15:12:43 +0300340void __init dove_init(void)
341{
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +0200342 pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
343 (dove_tclk + 499999) / 1000000);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300344
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200345#ifdef CONFIG_CACHE_TAUROS2
Chao Xie5cc58152012-07-31 14:13:13 +0800346 tauros2_init(0);
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200347#endif
Saeed Bisharaedabd382009-08-06 15:12:43 +0300348 dove_setup_cpu_mbus();
349
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100350 /* Setup root of clk tree */
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +0200351 dove_clk_init();
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100352
Saeed Bisharaedabd382009-08-06 15:12:43 +0300353 /* internal devices that every board has */
354 dove_rtc_init();
355 dove_xor0_init();
356 dove_xor1_init();
357}
Russell King6ca6ff92011-11-05 09:48:52 +0000358
359void dove_restart(char mode, const char *cmd)
360{
361 /*
362 * Enable soft reset to assert RSTOUTn.
363 */
364 writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
365
366 /*
367 * Assert soft reset.
368 */
369 writel(SOFT_RESET, SYSTEM_SOFT_RESET);
370
371 while (1)
372 ;
373}
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +0200374
375#if defined(CONFIG_MACH_DOVE_DT)
376/*
Sebastian Hesselbarth5b03df92012-11-17 15:22:27 +0100377 * There are still devices that doesn't even know about DT,
378 * get clock gates here and add a clock lookup.
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +0200379 */
Sebastian Hesselbarth5b03df92012-11-17 15:22:27 +0100380static void __init dove_legacy_clk_init(void)
381{
382 struct device_node *np = of_find_compatible_node(NULL, NULL,
383 "marvell,dove-gating-clock");
384 struct of_phandle_args clkspec;
385
386 clkspec.np = np;
387 clkspec.args_count = 1;
388
389 clkspec.args[0] = CLOCK_GATING_BIT_USB0;
390 orion_clkdev_add(NULL, "orion-ehci.0",
391 of_clk_get_from_provider(&clkspec));
392
393 clkspec.args[0] = CLOCK_GATING_BIT_USB1;
394 orion_clkdev_add(NULL, "orion-ehci.1",
395 of_clk_get_from_provider(&clkspec));
396
397 clkspec.args[0] = CLOCK_GATING_BIT_GBE;
398 orion_clkdev_add(NULL, "mv643xx_eth_port.0",
399 of_clk_get_from_provider(&clkspec));
400
401 clkspec.args[0] = CLOCK_GATING_BIT_PCIE0;
402 orion_clkdev_add("0", "pcie",
403 of_clk_get_from_provider(&clkspec));
404
405 clkspec.args[0] = CLOCK_GATING_BIT_PCIE1;
406 orion_clkdev_add("1", "pcie",
407 of_clk_get_from_provider(&clkspec));
Sebastian Hesselbarth5b03df92012-11-17 15:22:27 +0100408}
409
410static void __init dove_of_clk_init(void)
411{
412 mvebu_clocks_init();
413 dove_legacy_clk_init();
414}
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +0200415
416static struct mv643xx_eth_platform_data dove_dt_ge00_data = {
417 .phy_addr = MV643XX_ETH_PHY_ADDR_DEFAULT,
418};
419
420static void __init dove_dt_init(void)
421{
422 pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
423 (dove_tclk + 499999) / 1000000);
424
425#ifdef CONFIG_CACHE_TAUROS2
Sebastian Hesselbarthfd57c652012-09-25 02:02:14 +0200426 tauros2_init(0);
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +0200427#endif
428 dove_setup_cpu_mbus();
429
430 /* Setup root of clk tree */
Sebastian Hesselbarth5b03df92012-11-17 15:22:27 +0100431 dove_of_clk_init();
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +0200432
433 /* Internal devices not ported to DT yet */
434 dove_rtc_init();
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +0200435
436 dove_ge00_init(&dove_dt_ge00_data);
437 dove_ehci0_init();
438 dove_ehci1_init();
439 dove_pcie_init(1, 1);
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +0200440
Sebastian Hesselbarth5b03df92012-11-17 15:22:27 +0100441 of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +0200442}
443
444static const char * const dove_dt_board_compat[] = {
445 "marvell,dove",
446 NULL
447};
448
449DT_MACHINE_START(DOVE_DT, "Marvell Dove (Flattened Device Tree)")
450 .map_io = dove_map_io,
451 .init_early = dove_init_early,
452 .init_irq = orion_dt_init_irq,
Stephen Warren6bb27d72012-11-08 12:40:59 -0700453 .init_time = dove_timer_init,
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +0200454 .init_machine = dove_dt_init,
455 .restart = dove_restart,
456 .dt_compat = dove_dt_board_compat,
457MACHINE_END
458#endif