blob: aa690142fa90962140e4bab75641eb098a74cc64 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_svw.c - ServerWorks / Apple K2 SATA
3 *
4 * Maintained by: Benjamin Herrenschmidt <benh@kernel.crashing.org> and
5 * Jeff Garzik <jgarzik@pobox.com>
6 * Please ALWAYS copy linux-ide@vger.kernel.org
7 * on emails.
8 *
9 * Copyright 2003 Benjamin Herrenschmidt <benh@kernel.crashing.org>
10 *
11 * Bits from Jeff Garzik, Copyright RedHat, Inc.
12 *
13 * This driver probably works with non-Apple versions of the
14 * Broadcom chipset...
15 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040017 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License as published by
19 * the Free Software Foundation; either version 2, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; see the file COPYING. If not, write to
29 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
30 *
31 *
32 * libata documentation is available via 'make {ps|pdf}docs',
33 * as Documentation/DocBook/libata.*
34 *
35 * Hardware documentation available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 *
37 */
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/kernel.h>
40#include <linux/module.h>
41#include <linux/pci.h>
42#include <linux/init.h>
43#include <linux/blkdev.h>
44#include <linux/delay.h>
45#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050046#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <scsi/scsi_host.h>
Anantha Subramanyam931506d2008-02-28 15:58:35 -080048#include <scsi/scsi_cmnd.h>
49#include <scsi/scsi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <linux/libata.h>
51
52#ifdef CONFIG_PPC_OF
53#include <asm/prom.h>
54#include <asm/pci-bridge.h>
55#endif /* CONFIG_PPC_OF */
56
57#define DRV_NAME "sata_svw"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040058#define DRV_VERSION "2.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Jeff Garzik55cca652006-03-21 22:14:17 -050060enum {
Tejun Heo4447d352007-04-17 23:44:08 +090061 /* ap->flags bits */
62 K2_FLAG_SATA_8_PORTS = (1 << 24),
63 K2_FLAG_NO_ATAPI_DMA = (1 << 25),
Anantha Subramanyam931506d2008-02-28 15:58:35 -080064 K2_FLAG_BAR_POS_3 = (1 << 26),
Jeff Garzikc10340a2006-12-14 17:04:33 -050065
Jeff Garzik55cca652006-03-21 22:14:17 -050066 /* Taskfile registers offsets */
67 K2_SATA_TF_CMD_OFFSET = 0x00,
68 K2_SATA_TF_DATA_OFFSET = 0x00,
69 K2_SATA_TF_ERROR_OFFSET = 0x04,
70 K2_SATA_TF_NSECT_OFFSET = 0x08,
71 K2_SATA_TF_LBAL_OFFSET = 0x0c,
72 K2_SATA_TF_LBAM_OFFSET = 0x10,
73 K2_SATA_TF_LBAH_OFFSET = 0x14,
74 K2_SATA_TF_DEVICE_OFFSET = 0x18,
75 K2_SATA_TF_CMDSTAT_OFFSET = 0x1c,
76 K2_SATA_TF_CTL_OFFSET = 0x20,
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Jeff Garzik55cca652006-03-21 22:14:17 -050078 /* DMA base */
79 K2_SATA_DMA_CMD_OFFSET = 0x30,
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Jeff Garzik55cca652006-03-21 22:14:17 -050081 /* SCRs base */
82 K2_SATA_SCR_STATUS_OFFSET = 0x40,
83 K2_SATA_SCR_ERROR_OFFSET = 0x44,
84 K2_SATA_SCR_CONTROL_OFFSET = 0x48,
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Jeff Garzik55cca652006-03-21 22:14:17 -050086 /* Others */
87 K2_SATA_SICR1_OFFSET = 0x80,
88 K2_SATA_SICR2_OFFSET = 0x84,
89 K2_SATA_SIM_OFFSET = 0x88,
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Jeff Garzik55cca652006-03-21 22:14:17 -050091 /* Port stride */
92 K2_SATA_PORT_OFFSET = 0x100,
Jeff Garzikc10340a2006-12-14 17:04:33 -050093
Anantha Subramanyam931506d2008-02-28 15:58:35 -080094 chip_svw4 = 0,
95 chip_svw8 = 1,
96 chip_svw42 = 2, /* bar 3 */
97 chip_svw43 = 3, /* bar 5 */
Jeff Garzikc10340a2006-12-14 17:04:33 -050098};
99
Jeff Garzikac19bff2005-10-29 13:58:21 -0400100static u8 k2_stat_check_status(struct ata_port *ap);
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
Jeff Garzikc10340a2006-12-14 17:04:33 -0500103static int k2_sata_check_atapi_dma(struct ata_queued_cmd *qc)
104{
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800105 u8 cmnd = qc->scsicmd->cmnd[0];
106
Jeff Garzikc10340a2006-12-14 17:04:33 -0500107 if (qc->ap->flags & K2_FLAG_NO_ATAPI_DMA)
108 return -1; /* ATAPI DMA not supported */
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800109 else {
110 switch (cmnd) {
111 case READ_10:
112 case READ_12:
113 case READ_16:
114 case WRITE_10:
115 case WRITE_12:
116 case WRITE_16:
117 return 0;
Jeff Garzikc10340a2006-12-14 17:04:33 -0500118
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800119 default:
120 return -1;
121 }
122
123 }
Jeff Garzikc10340a2006-12-14 17:04:33 -0500124}
125
Tejun Heoda3dbb12007-07-16 14:29:40 +0900126static int k2_sata_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127{
128 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900129 return -EINVAL;
130 *val = readl(ap->ioaddr.scr_addr + (sc_reg * 4));
131 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132}
133
134
Tejun Heoda3dbb12007-07-16 14:29:40 +0900135static int k2_sata_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136{
137 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900138 return -EINVAL;
Jeff Garzik59f99882007-05-28 07:07:20 -0400139 writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900140 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141}
142
143
Jeff Garzik057ace52005-10-22 14:27:05 -0400144static void k2_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145{
146 struct ata_ioports *ioaddr = &ap->ioaddr;
147 unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
148
149 if (tf->ctl != ap->last_ctl) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900150 writeb(tf->ctl, ioaddr->ctl_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 ap->last_ctl = tf->ctl;
152 ata_wait_idle(ap);
153 }
154 if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
Jeff Garzik850a9d82006-12-20 14:37:04 -0500155 writew(tf->feature | (((u16)tf->hob_feature) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900156 ioaddr->feature_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500157 writew(tf->nsect | (((u16)tf->hob_nsect) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900158 ioaddr->nsect_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500159 writew(tf->lbal | (((u16)tf->hob_lbal) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900160 ioaddr->lbal_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500161 writew(tf->lbam | (((u16)tf->hob_lbam) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900162 ioaddr->lbam_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500163 writew(tf->lbah | (((u16)tf->hob_lbah) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900164 ioaddr->lbah_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 } else if (is_addr) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900166 writew(tf->feature, ioaddr->feature_addr);
167 writew(tf->nsect, ioaddr->nsect_addr);
168 writew(tf->lbal, ioaddr->lbal_addr);
169 writew(tf->lbam, ioaddr->lbam_addr);
170 writew(tf->lbah, ioaddr->lbah_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 }
172
173 if (tf->flags & ATA_TFLAG_DEVICE)
Tejun Heo0d5ff562007-02-01 15:06:36 +0900174 writeb(tf->device, ioaddr->device_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
176 ata_wait_idle(ap);
177}
178
179
180static void k2_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
181{
182 struct ata_ioports *ioaddr = &ap->ioaddr;
Jeff Garzikac19bff2005-10-29 13:58:21 -0400183 u16 nsect, lbal, lbam, lbah, feature;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
Jeff Garzikac19bff2005-10-29 13:58:21 -0400185 tf->command = k2_stat_check_status(ap);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900186 tf->device = readw(ioaddr->device_addr);
187 feature = readw(ioaddr->error_addr);
188 nsect = readw(ioaddr->nsect_addr);
189 lbal = readw(ioaddr->lbal_addr);
190 lbam = readw(ioaddr->lbam_addr);
191 lbah = readw(ioaddr->lbah_addr);
Jeff Garzikac19bff2005-10-29 13:58:21 -0400192
193 tf->feature = feature;
194 tf->nsect = nsect;
195 tf->lbal = lbal;
196 tf->lbam = lbam;
197 tf->lbah = lbah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198
199 if (tf->flags & ATA_TFLAG_LBA48) {
Jeff Garzikac19bff2005-10-29 13:58:21 -0400200 tf->hob_feature = feature >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 tf->hob_nsect = nsect >> 8;
202 tf->hob_lbal = lbal >> 8;
203 tf->hob_lbam = lbam >> 8;
204 tf->hob_lbah = lbah >> 8;
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400205 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206}
207
208/**
209 * k2_bmdma_setup_mmio - Set up PCI IDE BMDMA transaction (MMIO)
210 * @qc: Info associated with this ATA transaction.
211 *
212 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -0400213 * spin_lock_irqsave(host lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 */
215
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400216static void k2_bmdma_setup_mmio(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217{
218 struct ata_port *ap = qc->ap;
219 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
220 u8 dmactl;
Jeff Garzik59f99882007-05-28 07:07:20 -0400221 void __iomem *mmio = ap->ioaddr.bmdma_addr;
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 /* load PRD table addr. */
224 mb(); /* make sure PRD table writes are visible to controller */
225 writel(ap->prd_dma, mmio + ATA_DMA_TABLE_OFS);
226
227 /* specify data direction, triple-check start bit is clear */
228 dmactl = readb(mmio + ATA_DMA_CMD);
229 dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
230 if (!rw)
231 dmactl |= ATA_DMA_WR;
232 writeb(dmactl, mmio + ATA_DMA_CMD);
233
234 /* issue r/w command if this is not a ATA DMA command*/
235 if (qc->tf.protocol != ATA_PROT_DMA)
236 ap->ops->exec_command(ap, &qc->tf);
237}
238
239/**
240 * k2_bmdma_start_mmio - Start a PCI IDE BMDMA transaction (MMIO)
241 * @qc: Info associated with this ATA transaction.
242 *
243 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -0400244 * spin_lock_irqsave(host lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 */
246
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400247static void k2_bmdma_start_mmio(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248{
249 struct ata_port *ap = qc->ap;
Jeff Garzik59f99882007-05-28 07:07:20 -0400250 void __iomem *mmio = ap->ioaddr.bmdma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 u8 dmactl;
252
253 /* start host DMA transaction */
254 dmactl = readb(mmio + ATA_DMA_CMD);
255 writeb(dmactl | ATA_DMA_START, mmio + ATA_DMA_CMD);
Jeff Garzik8a60a072005-07-31 13:13:24 -0400256 /* There is a race condition in certain SATA controllers that can
257 be seen when the r/w command is given to the controller before the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 host DMA is started. On a Read command, the controller would initiate
259 the command to the drive even before it sees the DMA start. When there
Jeff Garzik8a60a072005-07-31 13:13:24 -0400260 are very fast drives connected to the controller, or when the data request
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 hits in the drive cache, there is the possibility that the drive returns a part
262 or all of the requested data to the controller before the DMA start is issued.
263 In this case, the controller would become confused as to what to do with the data.
264 In the worst case when all the data is returned back to the controller, the
265 controller could hang. In other cases it could return partial data returning
266 in data corruption. This problem has been seen in PPC systems and can also appear
Jeff Garzik8a60a072005-07-31 13:13:24 -0400267 on an system with very fast disks, where the SATA controller is sitting behind a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 number of bridges, and hence there is significant latency between the r/w command
269 and the start command. */
270 /* issue r/w command if the access is to ATA*/
271 if (qc->tf.protocol == ATA_PROT_DMA)
272 ap->ops->exec_command(ap, &qc->tf);
273}
274
Jeff Garzik8a60a072005-07-31 13:13:24 -0400275
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276static u8 k2_stat_check_status(struct ata_port *ap)
277{
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400278 return readl(ap->ioaddr.status_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279}
280
281#ifdef CONFIG_PPC_OF
282/*
283 * k2_sata_proc_info
284 * inout : decides on the direction of the dataflow and the meaning of the
285 * variables
286 * buffer: If inout==FALSE data is being written to it else read from it
287 * *start: If inout==FALSE start of the valid data in the buffer
288 * offset: If inout==FALSE offset from the beginning of the imaginary file
289 * from which we start writing into the buffer
290 * length: If inout==FALSE max number of bytes to be written into the buffer
291 * else number of bytes in the buffer
292 */
293static int k2_sata_proc_info(struct Scsi_Host *shost, char *page, char **start,
294 off_t offset, int count, int inout)
295{
296 struct ata_port *ap;
297 struct device_node *np;
298 int len, index;
299
300 /* Find the ata_port */
Jeff Garzik35bb94b2006-04-11 13:12:34 -0400301 ap = ata_shost_to_port(shost);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 if (ap == NULL)
303 return 0;
304
305 /* Find the OF node for the PCI device proper */
Jeff Garzikcca39742006-08-24 03:19:22 -0400306 np = pci_device_to_OF_node(to_pci_dev(ap->host->dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 if (np == NULL)
308 return 0;
309
310 /* Match it to a port node */
Jeff Garzikcca39742006-08-24 03:19:22 -0400311 index = (ap == ap->host->ports[0]) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 for (np = np->child; np != NULL; np = np->sibling) {
Stephen Rothwell40cd3a42007-05-01 13:54:02 +1000313 const u32 *reg = of_get_property(np, "reg", NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 if (!reg)
315 continue;
316 if (index == *reg)
317 break;
318 }
319 if (np == NULL)
320 return 0;
321
322 len = sprintf(page, "devspec: %s\n", np->full_name);
323
324 return len;
325}
326#endif /* CONFIG_PPC_OF */
327
328
Jeff Garzik193515d2005-11-07 00:59:37 -0500329static struct scsi_host_template k2_sata_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 .module = THIS_MODULE,
331 .name = DRV_NAME,
332 .ioctl = ata_scsi_ioctl,
333 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 .can_queue = ATA_DEF_QUEUE,
335 .this_id = ATA_SHT_THIS_ID,
336 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
338 .emulated = ATA_SHT_EMULATED,
339 .use_clustering = ATA_SHT_USE_CLUSTERING,
340 .proc_name = DRV_NAME,
341 .dma_boundary = ATA_DMA_BOUNDARY,
342 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900343 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344#ifdef CONFIG_PPC_OF
345 .proc_info = k2_sata_proc_info,
346#endif
347 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348};
349
350
Jeff Garzik057ace52005-10-22 14:27:05 -0400351static const struct ata_port_operations k2_sata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 .tf_load = k2_sata_tf_load,
353 .tf_read = k2_sata_tf_read,
354 .check_status = k2_stat_check_status,
355 .exec_command = ata_exec_command,
356 .dev_select = ata_std_dev_select,
Jeff Garzikc10340a2006-12-14 17:04:33 -0500357 .check_atapi_dma = k2_sata_check_atapi_dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 .bmdma_setup = k2_bmdma_setup_mmio,
359 .bmdma_start = k2_bmdma_start_mmio,
360 .bmdma_stop = ata_bmdma_stop,
361 .bmdma_status = ata_bmdma_status,
362 .qc_prep = ata_qc_prep,
363 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900364 .data_xfer = ata_data_xfer,
Tejun Heo6bd99b42008-03-25 12:22:48 +0900365 .mode_filter = ata_pci_default_filter,
Tejun Heod7a80da2006-06-16 15:00:18 +0900366 .freeze = ata_bmdma_freeze,
367 .thaw = ata_bmdma_thaw,
368 .error_handler = ata_bmdma_error_handler,
369 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900371 .irq_on = ata_irq_on,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 .scr_read = k2_sata_scr_read,
373 .scr_write = k2_sata_scr_write,
Tejun Heo6bd99b42008-03-25 12:22:48 +0900374 .port_start = ata_sff_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375};
376
Tejun Heo4447d352007-04-17 23:44:08 +0900377static const struct ata_port_info k2_port_info[] = {
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800378 /* chip_svw4 */
Tejun Heo4447d352007-04-17 23:44:08 +0900379 {
380 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
381 ATA_FLAG_MMIO | K2_FLAG_NO_ATAPI_DMA,
382 .pio_mask = 0x1f,
383 .mwdma_mask = 0x07,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400384 .udma_mask = ATA_UDMA6,
Tejun Heo4447d352007-04-17 23:44:08 +0900385 .port_ops = &k2_sata_ops,
386 },
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800387 /* chip_svw8 */
Tejun Heo4447d352007-04-17 23:44:08 +0900388 {
389 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
390 ATA_FLAG_MMIO | K2_FLAG_NO_ATAPI_DMA |
391 K2_FLAG_SATA_8_PORTS,
392 .pio_mask = 0x1f,
393 .mwdma_mask = 0x07,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400394 .udma_mask = ATA_UDMA6,
Tejun Heo4447d352007-04-17 23:44:08 +0900395 .port_ops = &k2_sata_ops,
396 },
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800397 /* chip_svw42 */
398 {
399 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
400 ATA_FLAG_MMIO | K2_FLAG_BAR_POS_3,
401 .pio_mask = 0x1f,
402 .mwdma_mask = 0x07,
403 .udma_mask = ATA_UDMA6,
404 .port_ops = &k2_sata_ops,
405 },
406 /* chip_svw43 */
407 {
408 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
409 ATA_FLAG_MMIO,
410 .pio_mask = 0x1f,
411 .mwdma_mask = 0x07,
412 .udma_mask = ATA_UDMA6,
413 .port_ops = &k2_sata_ops,
414 },
Tejun Heo4447d352007-04-17 23:44:08 +0900415};
416
Tejun Heo0d5ff562007-02-01 15:06:36 +0900417static void k2_sata_setup_port(struct ata_ioports *port, void __iomem *base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418{
419 port->cmd_addr = base + K2_SATA_TF_CMD_OFFSET;
420 port->data_addr = base + K2_SATA_TF_DATA_OFFSET;
421 port->feature_addr =
422 port->error_addr = base + K2_SATA_TF_ERROR_OFFSET;
423 port->nsect_addr = base + K2_SATA_TF_NSECT_OFFSET;
424 port->lbal_addr = base + K2_SATA_TF_LBAL_OFFSET;
425 port->lbam_addr = base + K2_SATA_TF_LBAM_OFFSET;
426 port->lbah_addr = base + K2_SATA_TF_LBAH_OFFSET;
427 port->device_addr = base + K2_SATA_TF_DEVICE_OFFSET;
428 port->command_addr =
429 port->status_addr = base + K2_SATA_TF_CMDSTAT_OFFSET;
430 port->altstatus_addr =
431 port->ctl_addr = base + K2_SATA_TF_CTL_OFFSET;
432 port->bmdma_addr = base + K2_SATA_DMA_CMD_OFFSET;
433 port->scr_addr = base + K2_SATA_SCR_STATUS_OFFSET;
434}
435
436
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400437static int k2_sata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438{
439 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +0900440 const struct ata_port_info *ppi[] =
441 { &k2_port_info[ent->driver_data], NULL };
442 struct ata_host *host;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400443 void __iomem *mmio_base;
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800444 int n_ports, i, rc, bar_pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
446 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -0500447 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
Tejun Heo4447d352007-04-17 23:44:08 +0900449 /* allocate host */
450 n_ports = 4;
451 if (ppi[0]->flags & K2_FLAG_SATA_8_PORTS)
452 n_ports = 8;
453
454 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
455 if (!host)
456 return -ENOMEM;
457
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800458 bar_pos = 5;
459 if (ppi[0]->flags & K2_FLAG_BAR_POS_3)
460 bar_pos = 3;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 /*
462 * If this driver happens to only be useful on Apple's K2, then
463 * we should check that here as it has a normal Serverworks ID
464 */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900465 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 if (rc)
467 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900468
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 /*
470 * Check if we have resources mapped at all (second function may
471 * have been disabled by firmware)
472 */
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800473 if (pci_resource_len(pdev, bar_pos) == 0) {
474 /* In IDE mode we need to pin the device to ensure that
475 pcim_release does not clear the busmaster bit in config
476 space, clearing causes busmaster DMA to fail on
477 ports 3 & 4 */
478 pcim_pin_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 return -ENODEV;
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800480 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
Tejun Heo0d5ff562007-02-01 15:06:36 +0900482 /* Request and iomap PCI regions */
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800483 rc = pcim_iomap_regions(pdev, 1 << bar_pos, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900484 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900485 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900486 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900487 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900488 host->iomap = pcim_iomap_table(pdev);
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800489 mmio_base = host->iomap[bar_pos];
Tejun Heo4447d352007-04-17 23:44:08 +0900490
491 /* different controllers have different number of ports - currently 4 or 8 */
492 /* All ports are on the same function. Multi-function device is no
493 * longer available. This should not be seen in any system. */
Tejun Heocbcdd872007-08-18 13:14:55 +0900494 for (i = 0; i < host->n_ports; i++) {
495 struct ata_port *ap = host->ports[i];
496 unsigned int offset = i * K2_SATA_PORT_OFFSET;
497
498 k2_sata_setup_port(&ap->ioaddr, mmio_base + offset);
499
500 ata_port_pbar_desc(ap, 5, -1, "mmio");
501 ata_port_pbar_desc(ap, 5, offset, "port");
502 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
504 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
505 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900506 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
508 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900509 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 /* Clear a magic bit in SCR1 according to Darwin, those help
512 * some funky seagate drives (though so far, those were already
Rolf Eike Beer104e5012005-03-27 08:50:38 -0500513 * set by the firmware on the machines I had access to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 */
515 writel(readl(mmio_base + K2_SATA_SICR1_OFFSET) & ~0x00040000,
516 mmio_base + K2_SATA_SICR1_OFFSET);
517
518 /* Clear SATA error & interrupts we don't use */
519 writel(0xffffffff, mmio_base + K2_SATA_SCR_ERROR_OFFSET);
520 writel(0x0, mmio_base + K2_SATA_SIM_OFFSET);
521
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +0900523 return ata_host_activate(host, pdev->irq, ata_interrupt, IRQF_SHARED,
524 &k2_sata_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525}
526
Narendra Sankar60bf09a2005-05-25 16:51:00 -0700527/* 0x240 is device ID for Apple K2 device
528 * 0x241 is device ID for Serverworks Frodo4
529 * 0x242 is device ID for Serverworks Frodo8
530 * 0x24a is device ID for BCM5785 (aka HT1000) HT southbridge integrated SATA
531 * controller
532 * */
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500533static const struct pci_device_id k2_sata_pci_tbl[] = {
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800534 { PCI_VDEVICE(SERVERWORKS, 0x0240), chip_svw4 },
Jeff Garzikaeb74912008-04-12 00:11:35 -0400535 { PCI_VDEVICE(SERVERWORKS, 0x0241), chip_svw8 },
536 { PCI_VDEVICE(SERVERWORKS, 0x0242), chip_svw4 },
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800537 { PCI_VDEVICE(SERVERWORKS, 0x024a), chip_svw4 },
538 { PCI_VDEVICE(SERVERWORKS, 0x024b), chip_svw4 },
539 { PCI_VDEVICE(SERVERWORKS, 0x0410), chip_svw42 },
540 { PCI_VDEVICE(SERVERWORKS, 0x0411), chip_svw43 },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400541
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 { }
543};
544
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545static struct pci_driver k2_sata_pci_driver = {
546 .name = DRV_NAME,
547 .id_table = k2_sata_pci_tbl,
548 .probe = k2_sata_init_one,
549 .remove = ata_pci_remove_one,
550};
551
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552static int __init k2_sata_init(void)
553{
Pavel Roskinb7887192006-08-10 18:13:18 +0900554 return pci_register_driver(&k2_sata_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555}
556
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557static void __exit k2_sata_exit(void)
558{
559 pci_unregister_driver(&k2_sata_pci_driver);
560}
561
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562MODULE_AUTHOR("Benjamin Herrenschmidt");
563MODULE_DESCRIPTION("low-level driver for K2 SATA controller");
564MODULE_LICENSE("GPL");
565MODULE_DEVICE_TABLE(pci, k2_sata_pci_tbl);
566MODULE_VERSION(DRV_VERSION);
567
568module_init(k2_sata_init);
569module_exit(k2_sata_exit);