blob: cfdd2484cc4263375fbb3ba527a75db2789bbb36 [file] [log] [blame]
Marc Zyngier1a89dd92013-01-21 19:36:12 -05001/*
Marc Zyngier50926d82016-05-28 11:27:11 +01002 * Copyright (C) 2015, 2016 ARM Ltd.
Marc Zyngier1a89dd92013-01-21 19:36:12 -05003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
Marc Zyngier50926d82016-05-28 11:27:11 +010014 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Marc Zyngier1a89dd92013-01-21 19:36:12 -050015 */
Marc Zyngier50926d82016-05-28 11:27:11 +010016#ifndef __KVM_ARM_VGIC_H
17#define __KVM_ARM_VGIC_H
Christoffer Dallb18b5772015-11-23 07:20:05 -080018
Marc Zyngierb47ef922013-01-21 19:36:14 -050019#include <linux/kernel.h>
20#include <linux/kvm.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050021#include <linux/irqreturn.h>
22#include <linux/spinlock.h>
Marc Zyngierfb5ee362016-09-06 09:28:45 +010023#include <linux/static_key.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050024#include <linux/types.h>
Andre Przywara6777f772015-03-26 14:39:34 +000025#include <kvm/iodev.h>
Andre Przywara424c3382016-07-15 12:43:32 +010026#include <linux/list.h>
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010027#include <linux/jump_label.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050028
Marc Zyngier74fe55d2017-10-27 15:28:38 +010029#include <linux/irqchip/arm-gic-v4.h>
30
Eric Augere25028c2018-05-22 09:55:18 +020031#define VGIC_V3_MAX_CPUS 512
Marc Zyngier50926d82016-05-28 11:27:11 +010032#define VGIC_V2_MAX_CPUS 8
33#define VGIC_NR_IRQS_LEGACY 256
Marc Zyngierb47ef922013-01-21 19:36:14 -050034#define VGIC_NR_SGIS 16
35#define VGIC_NR_PPIS 16
36#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
Marc Zyngier50926d82016-05-28 11:27:11 +010037#define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
38#define VGIC_MAX_SPI 1019
39#define VGIC_MAX_RESERVED 1023
40#define VGIC_MIN_LPI 8192
Eric Auger180ae7b2016-07-22 16:20:41 +000041#define KVM_IRQCHIP_NUM_PINS (1020 - 32)
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010042
Christoffer Dall3cba4af2017-05-02 20:11:49 +020043#define irq_is_ppi(irq) ((irq) >= VGIC_NR_SGIS && (irq) < VGIC_NR_PRIVATE_IRQS)
Christoffer Dallebb127f2017-05-16 19:53:50 +020044#define irq_is_spi(irq) ((irq) >= VGIC_NR_PRIVATE_IRQS && \
45 (irq) <= VGIC_MAX_SPI)
Christoffer Dall3cba4af2017-05-02 20:11:49 +020046
Marc Zyngier1a9b1302013-06-21 11:57:56 +010047enum vgic_type {
48 VGIC_V2, /* Good ol' GICv2 */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010049 VGIC_V3, /* New fancy GICv3 */
Marc Zyngier1a9b1302013-06-21 11:57:56 +010050};
51
Marc Zyngier50926d82016-05-28 11:27:11 +010052/* same for all guests, as depending only on the _host's_ GIC model */
53struct vgic_global {
54 /* type of the host GIC */
55 enum vgic_type type;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010056
Marc Zyngierca85f622013-06-18 19:17:28 +010057 /* Physical address of vgic virtual cpu interface */
Marc Zyngier50926d82016-05-28 11:27:11 +010058 phys_addr_t vcpu_base;
59
Marc Zyngier1bb32a42017-12-04 16:43:23 +000060 /* GICV mapping, kernel VA */
Marc Zyngierbf8feb32016-09-06 09:28:46 +010061 void __iomem *vcpu_base_va;
Marc Zyngier1bb32a42017-12-04 16:43:23 +000062 /* GICV mapping, HYP VA */
63 void __iomem *vcpu_hyp_va;
Marc Zyngierbf8feb32016-09-06 09:28:46 +010064
Marc Zyngier1bb32a42017-12-04 16:43:23 +000065 /* virtual control interface mapping, kernel VA */
Marc Zyngier50926d82016-05-28 11:27:11 +010066 void __iomem *vctrl_base;
Marc Zyngier1bb32a42017-12-04 16:43:23 +000067 /* virtual control interface mapping, HYP VA */
68 void __iomem *vctrl_hyp;
Marc Zyngier50926d82016-05-28 11:27:11 +010069
70 /* Number of implemented list registers */
71 int nr_lr;
72
73 /* Maintenance IRQ number */
74 unsigned int maint_irq;
75
76 /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
77 int max_gic_vcpus;
78
Andre Przywarab5d84ff2014-06-03 10:26:03 +020079 /* Only needed for the legacy KVM_CREATE_IRQCHIP */
Marc Zyngier50926d82016-05-28 11:27:11 +010080 bool can_emulate_gicv2;
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010081
Marc Zyngiere7c48052017-10-27 15:28:37 +010082 /* Hardware has GICv4? */
83 bool has_gicv4;
84
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010085 /* GIC system register CPU interface */
86 struct static_key_false gicv3_cpuif;
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +053087
88 u32 ich_vtr_el2;
Marc Zyngierca85f622013-06-18 19:17:28 +010089};
90
Marc Zyngier50926d82016-05-28 11:27:11 +010091extern struct vgic_global kvm_vgic_global_state;
92
93#define VGIC_V2_MAX_LRS (1 << 6)
94#define VGIC_V3_MAX_LRS 16
95#define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
96
97enum vgic_irq_config {
98 VGIC_CONFIG_EDGE = 0,
99 VGIC_CONFIG_LEVEL
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200100};
101
Marc Zyngier50926d82016-05-28 11:27:11 +0100102struct vgic_irq {
103 spinlock_t irq_lock; /* Protects the content of the struct */
Andre Przywara38024112016-07-15 12:43:33 +0100104 struct list_head lpi_list; /* Used to link all LPIs together */
Marc Zyngier50926d82016-05-28 11:27:11 +0100105 struct list_head ap_list;
106
107 struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
108 * SPIs and LPIs: The VCPU whose ap_list
109 * this is queued on.
110 */
111
112 struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
113 * be sent to, as a result of the
114 * targets reg (v2) or the
115 * affinity reg (v3).
116 */
117
118 u32 intid; /* Guest visible INTID */
Marc Zyngier50926d82016-05-28 11:27:11 +0100119 bool line_level; /* Level only */
Christoffer Dall8694e4d2017-01-23 14:07:18 +0100120 bool pending_latch; /* The pending latch state used to calculate
121 * the pending state for both level
122 * and edge triggered IRQs. */
Marc Zyngier50926d82016-05-28 11:27:11 +0100123 bool active; /* not used for LPIs */
124 bool enabled;
125 bool hw; /* Tied to HW IRQ */
Andre Przywara5dd4b922016-07-15 12:43:27 +0100126 struct kref refcount; /* Used for LPIs */
Marc Zyngier50926d82016-05-28 11:27:11 +0100127 u32 hwintid; /* HW INTID number */
Eric Auger47bbd312017-10-27 15:28:32 +0100128 unsigned int host_irq; /* linux irq corresponding to hwintid */
Marc Zyngier50926d82016-05-28 11:27:11 +0100129 union {
130 u8 targets; /* GICv2 target VCPUs mask */
131 u32 mpidr; /* GICv3 target VCPU */
132 };
133 u8 source; /* GICv2 SGIs only */
Marc Zyngier53692902018-04-18 10:39:04 +0100134 u8 active_source; /* GICv2 SGIs only */
Marc Zyngier50926d82016-05-28 11:27:11 +0100135 u8 priority;
136 enum vgic_irq_config config; /* Level or edge */
Christoffer Dallc6ccd302017-05-04 13:24:20 +0200137
Christoffer Dallb6909a62017-10-27 19:30:09 +0200138 /*
139 * Callback function pointer to in-kernel devices that can tell us the
140 * state of the input level of mapped level-triggered IRQ faster than
141 * peaking into the physical GIC.
142 *
143 * Always called in non-preemptible section and the functions can use
144 * kvm_arm_get_running_vcpu() to get the vcpu pointer for private
145 * IRQs.
146 */
147 bool (*get_input_level)(int vintid);
148
Christoffer Dallc6ccd302017-05-04 13:24:20 +0200149 void *owner; /* Opaque pointer to reserve an interrupt
150 for in-kernel devices. */
Marc Zyngier50926d82016-05-28 11:27:11 +0100151};
152
153struct vgic_register_region;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100154struct vgic_its;
155
156enum iodev_type {
157 IODEV_CPUIF,
158 IODEV_DIST,
159 IODEV_REDIST,
160 IODEV_ITS
161};
Marc Zyngier50926d82016-05-28 11:27:11 +0100162
Andre Przywara6777f772015-03-26 14:39:34 +0000163struct vgic_io_device {
Marc Zyngier50926d82016-05-28 11:27:11 +0100164 gpa_t base_addr;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100165 union {
166 struct kvm_vcpu *redist_vcpu;
167 struct vgic_its *its;
168 };
Marc Zyngier50926d82016-05-28 11:27:11 +0100169 const struct vgic_register_region *regions;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100170 enum iodev_type iodev_type;
Marc Zyngier50926d82016-05-28 11:27:11 +0100171 int nr_regions;
Andre Przywara6777f772015-03-26 14:39:34 +0000172 struct kvm_io_device dev;
173};
174
Andre Przywara59c5ab42016-07-15 12:43:30 +0100175struct vgic_its {
176 /* The base address of the ITS control register frame */
177 gpa_t vgic_its_base;
178
179 bool enabled;
180 struct vgic_io_device iodev;
Marc Zyngierbb717642016-07-17 21:35:07 +0100181 struct kvm_device *dev;
Andre Przywara424c3382016-07-15 12:43:32 +0100182
183 /* These registers correspond to GITS_BASER{0,1} */
184 u64 baser_device_table;
185 u64 baser_coll_table;
186
187 /* Protects the command queue */
188 struct mutex cmd_lock;
189 u64 cbaser;
190 u32 creadr;
191 u32 cwriter;
192
Eric Auger71afe472017-04-13 09:06:20 +0200193 /* migration ABI revision in use */
194 u32 abi_rev;
195
Andre Przywara424c3382016-07-15 12:43:32 +0100196 /* Protects the device and collection lists */
197 struct mutex its_lock;
198 struct list_head device_list;
199 struct list_head collection_list;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100200};
201
Christoffer Dall10f92c42017-01-17 23:09:13 +0100202struct vgic_state_iter;
203
Eric Augerdbd97332018-05-22 09:55:08 +0200204struct vgic_redist_region {
205 u32 index;
206 gpa_t base;
207 u32 count; /* number of redistributors or 0 if single region */
208 u32 free_index; /* index of the next free redistributor */
209 struct list_head list;
210};
211
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500212struct vgic_dist {
Marc Zyngierf982cf42014-05-15 10:03:25 +0100213 bool in_kernel;
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500214 bool ready;
Marc Zyngier50926d82016-05-28 11:27:11 +0100215 bool initialized;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500216
Andre Przywara598921362014-06-03 09:33:10 +0200217 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
218 u32 vgic_model;
219
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100220 /* Do injected MSIs require an additional device ID? */
221 bool msis_require_devid;
222
Marc Zyngier50926d82016-05-28 11:27:11 +0100223 int nr_spis;
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100224
Marc Zyngier50926d82016-05-28 11:27:11 +0100225 /* base addresses in guest physical address space: */
226 gpa_t vgic_dist_base; /* distributor */
Andre Przywaraa0675c22014-06-07 00:54:51 +0200227 union {
Marc Zyngier50926d82016-05-28 11:27:11 +0100228 /* either a GICv2 CPU interface */
229 gpa_t vgic_cpu_base;
230 /* or a number of GICv3 redistributor regions */
Eric Augerdbd97332018-05-22 09:55:08 +0200231 struct list_head rd_regions;
Andre Przywaraa0675c22014-06-07 00:54:51 +0200232 };
Marc Zyngierb47ef922013-01-21 19:36:14 -0500233
Marc Zyngier50926d82016-05-28 11:27:11 +0100234 /* distributor enabled */
235 bool enabled;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500236
Marc Zyngier50926d82016-05-28 11:27:11 +0100237 struct vgic_irq *spis;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500238
Andre Przywaraa9cf86f2015-03-26 14:39:35 +0000239 struct vgic_io_device dist_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100240
Andre Przywara1085fdc2016-07-15 12:43:31 +0100241 bool has_its;
242
Andre Przywara0aa1de52016-07-15 12:43:29 +0100243 /*
244 * Contains the attributes and gpa of the LPI configuration table.
245 * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
246 * one address across all redistributors.
247 * GICv3 spec: 6.1.2 "LPI Configuration tables"
248 */
249 u64 propbaser;
Andre Przywara38024112016-07-15 12:43:33 +0100250
251 /* Protects the lpi_list and the count value below. */
252 spinlock_t lpi_list_lock;
253 struct list_head lpi_list_head;
254 int lpi_list_count;
Christoffer Dall10f92c42017-01-17 23:09:13 +0100255
256 /* used by vgic-debug */
257 struct vgic_state_iter *iter;
Marc Zyngier74fe55d2017-10-27 15:28:38 +0100258
259 /*
260 * GICv4 ITS per-VM data, containing the IRQ domain, the VPE
261 * array, the property table pointer as well as allocation
262 * data. This essentially ties the Linux IRQ core and ITS
263 * together, and avoids leaking KVM's data structures anywhere
264 * else.
265 */
266 struct its_vm its_vm;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500267};
268
Marc Zyngiereede8212013-05-30 10:20:36 +0100269struct vgic_v2_cpu_if {
270 u32 vgic_hcr;
271 u32 vgic_vmcr;
Marc Zyngiereede8212013-05-30 10:20:36 +0100272 u32 vgic_apr;
Marc Zyngier8f186d52014-02-04 18:13:03 +0000273 u32 vgic_lr[VGIC_V2_MAX_LRS];
Marc Zyngiereede8212013-05-30 10:20:36 +0100274};
275
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100276struct vgic_v3_cpu_if {
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100277 u32 vgic_hcr;
278 u32 vgic_vmcr;
Andre Przywara2f5fa412014-06-03 08:58:15 +0200279 u32 vgic_sre; /* Restored only, change ignored */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100280 u32 vgic_ap0r[4];
281 u32 vgic_ap1r[4];
282 u64 vgic_lr[VGIC_V3_MAX_LRS];
Marc Zyngier74fe55d2017-10-27 15:28:38 +0100283
284 /*
285 * GICv4 ITS per-VPE data, containing the doorbell IRQ, the
286 * pending table pointer, the its_vm pointer and a few other
287 * HW specific things. As for the its_vm structure, this is
288 * linking the Linux IRQ subsystem and the ITS together.
289 */
290 struct its_vpe its_vpe;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100291};
292
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500293struct vgic_cpu {
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500294 /* CPU vif control registers for world switch */
Marc Zyngiereede8212013-05-30 10:20:36 +0100295 union {
296 struct vgic_v2_cpu_if vgic_v2;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100297 struct vgic_v3_cpu_if vgic_v3;
Marc Zyngiereede8212013-05-30 10:20:36 +0100298 };
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100299
Marc Zyngier50926d82016-05-28 11:27:11 +0100300 unsigned int used_lrs;
301 struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
Marc Zyngier59f00ff2016-02-02 19:35:34 +0000302
Marc Zyngier50926d82016-05-28 11:27:11 +0100303 spinlock_t ap_list_lock; /* Protects the ap_list */
304
305 /*
306 * List of IRQs that this VCPU should consider because they are either
307 * Active or Pending (hence the name; AP list), or because they recently
308 * were one of the two and need to be migrated off this list to another
309 * VCPU.
310 */
311 struct list_head ap_list_head;
312
Andre Przywara8f6cdc12016-07-15 12:43:22 +0100313 /*
314 * Members below are used with GICv3 emulation only and represent
315 * parts of the redistributor.
316 */
317 struct vgic_io_device rd_iodev;
318 struct vgic_io_device sgi_iodev;
Eric Augerdbd97332018-05-22 09:55:08 +0200319 struct vgic_redist_region *rdreg;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100320
321 /* Contains the attributes and gpa of the LPI pending tables. */
322 u64 pendbaser;
323
324 bool lpis_enabled;
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +0530325
326 /* Cache guest priority bits */
327 u32 num_pri_bits;
328
329 /* Cache guest interrupt ID bits */
330 u32 num_id_bits;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500331};
332
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100333extern struct static_key_false vgic_v2_cpuif_trap;
Marc Zyngier59da1cb2017-06-09 12:49:33 +0100334extern struct static_key_false vgic_v3_cpuif_trap;
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100335
Christoffer Dallce01e4e2013-09-23 14:55:56 -0700336int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100337void kvm_vgic_early_init(struct kvm *kvm);
Christoffer Dall1aab6f42017-05-08 12:30:24 +0200338int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu);
Andre Przywara598921362014-06-03 09:33:10 +0200339int kvm_vgic_create(struct kvm *kvm, u32 type);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100340void kvm_vgic_destroy(struct kvm *kvm);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100341void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
Marc Zyngier50926d82016-05-28 11:27:11 +0100342int kvm_vgic_map_resources(struct kvm *kvm);
343int kvm_vgic_hyp_init(void);
Christoffer Dall5b0d2cc2017-03-18 13:56:56 +0100344void kvm_vgic_init_cpu_hardware(void);
Marc Zyngier50926d82016-05-28 11:27:11 +0100345
346int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
Christoffer Dallcb3f0ad2017-05-16 12:41:18 +0200347 bool level, void *owner);
Eric Auger47bbd312017-10-27 15:28:32 +0100348int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, unsigned int host_irq,
Christoffer Dallb6909a62017-10-27 19:30:09 +0200349 u32 vintid, bool (*get_input_level)(int vindid));
Eric Auger47bbd312017-10-27 15:28:32 +0100350int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int vintid);
351bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int vintid);
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500352
Marc Zyngier50926d82016-05-28 11:27:11 +0100353int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
354
Christoffer Dall328e5662016-03-24 11:21:04 +0100355void kvm_vgic_load(struct kvm_vcpu *vcpu);
356void kvm_vgic_put(struct kvm_vcpu *vcpu);
357
Marc Zyngierf982cf42014-05-15 10:03:25 +0100358#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
Marc Zyngier50926d82016-05-28 11:27:11 +0100359#define vgic_initialized(k) ((k)->arch.vgic.initialized)
Christoffer Dallc52edf52014-12-09 14:28:09 +0100360#define vgic_ready(k) ((k)->arch.vgic.ready)
Andre Przywara2defaff2016-03-07 17:32:29 +0700361#define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
Marc Zyngier50926d82016-05-28 11:27:11 +0100362 ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500363
Marc Zyngier50926d82016-05-28 11:27:11 +0100364bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
365void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
366void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
Christoffer Dall413aa802018-03-05 11:36:38 +0100367void kvm_vgic_reset_mapped_irq(struct kvm_vcpu *vcpu, u32 vintid);
Marc Zyngier50926d82016-05-28 11:27:11 +0100368
Marc Zyngier50926d82016-05-28 11:27:11 +0100369void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
Marc Zyngier8f186d52014-02-04 18:13:03 +0000370
Marc Zyngier50926d82016-05-28 11:27:11 +0100371/**
372 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
373 *
374 * The host's GIC naturally limits the maximum amount of VCPUs a guest
375 * can use.
376 */
377static inline int kvm_vgic_get_max_vcpus(void)
378{
379 return kvm_vgic_global_state.max_gic_vcpus;
380}
381
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100382int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);
383
Eric Auger180ae7b2016-07-22 16:20:41 +0000384/**
385 * kvm_vgic_setup_default_irq_routing:
386 * Setup a default flat gsi routing table mapping all SPIs
387 */
388int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);
389
Christoffer Dallc6ccd302017-05-04 13:24:20 +0200390int kvm_vgic_set_owner(struct kvm_vcpu *vcpu, unsigned int intid, void *owner);
391
Marc Zyngier196b1362017-10-27 15:28:39 +0100392struct kvm_kernel_irq_routing_entry;
393
394int kvm_vgic_v4_set_forwarding(struct kvm *kvm, int irq,
395 struct kvm_kernel_irq_routing_entry *irq_entry);
396
397int kvm_vgic_v4_unset_forwarding(struct kvm *kvm, int irq,
398 struct kvm_kernel_irq_routing_entry *irq_entry);
399
Marc Zyngierdf9ba952017-10-27 15:28:49 +0100400void kvm_vgic_v4_enable_doorbell(struct kvm_vcpu *vcpu);
401void kvm_vgic_v4_disable_doorbell(struct kvm_vcpu *vcpu);
402
Marc Zyngier50926d82016-05-28 11:27:11 +0100403#endif /* __KVM_ARM_VGIC_H */