blob: bf25061c8ac4ee37b0f1c72b003427eb551dca22 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
27#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020028#include "radeon.h"
29
30#include "atom.h"
31#include <asm/div64.h>
32
Dave Airlie10ebc0b2012-09-17 14:40:31 +100033#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc_helper.h>
35#include <drm/drm_edid.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036
Christian König32167012014-03-28 18:55:10 +010037#include <linux/gcd.h>
38
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039static void avivo_crtc_load_lut(struct drm_crtc *crtc)
40{
41 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
42 struct drm_device *dev = crtc->dev;
43 struct radeon_device *rdev = dev->dev_private;
44 int i;
45
Dave Airlied9fdaaf2010-08-02 10:42:55 +100046 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020047 WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
48
49 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
50 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
51 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
52
53 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
54 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
55 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
56
57 WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
58 WREG32(AVIVO_DC_LUT_RW_MODE, 0);
59 WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
60
61 WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
62 for (i = 0; i < 256; i++) {
63 WREG32(AVIVO_DC_LUT_30_COLOR,
64 (radeon_crtc->lut_r[i] << 20) |
65 (radeon_crtc->lut_g[i] << 10) |
66 (radeon_crtc->lut_b[i] << 0));
67 }
68
Mario Kleiner4366f3b2014-06-07 03:38:11 +020069 /* Only change bit 0 of LUT_SEL, other bits are set elsewhere */
70 WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id, ~1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020071}
72
Alex Deucherfee298f2011-01-06 21:19:30 -050073static void dce4_crtc_load_lut(struct drm_crtc *crtc)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050074{
75 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
76 struct drm_device *dev = crtc->dev;
77 struct radeon_device *rdev = dev->dev_private;
78 int i;
79
Dave Airlied9fdaaf2010-08-02 10:42:55 +100080 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050081 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
82
83 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
84 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
85 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
86
87 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
88 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
89 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
90
Alex Deucher677d0762010-04-22 22:58:50 -040091 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
92 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050093
Alex Deucher677d0762010-04-22 22:58:50 -040094 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050095 for (i = 0; i < 256; i++) {
Alex Deucher677d0762010-04-22 22:58:50 -040096 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050097 (radeon_crtc->lut_r[i] << 20) |
98 (radeon_crtc->lut_g[i] << 10) |
99 (radeon_crtc->lut_b[i] << 0));
100 }
101}
102
Alex Deucherfee298f2011-01-06 21:19:30 -0500103static void dce5_crtc_load_lut(struct drm_crtc *crtc)
104{
105 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
106 struct drm_device *dev = crtc->dev;
107 struct radeon_device *rdev = dev->dev_private;
108 int i;
109
110 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
111
112 WREG32(NI_INPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
113 (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) |
114 NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS)));
115 WREG32(NI_PRESCALE_GRPH_CONTROL + radeon_crtc->crtc_offset,
116 NI_GRPH_PRESCALE_BYPASS);
117 WREG32(NI_PRESCALE_OVL_CONTROL + radeon_crtc->crtc_offset,
118 NI_OVL_PRESCALE_BYPASS);
119 WREG32(NI_INPUT_GAMMA_CONTROL + radeon_crtc->crtc_offset,
120 (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) |
121 NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT)));
122
123 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
124
125 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
126 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
127 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
128
129 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
130 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
131 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
132
133 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
134 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
135
136 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
137 for (i = 0; i < 256; i++) {
138 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
139 (radeon_crtc->lut_r[i] << 20) |
140 (radeon_crtc->lut_g[i] << 10) |
141 (radeon_crtc->lut_b[i] << 0));
142 }
143
144 WREG32(NI_DEGAMMA_CONTROL + radeon_crtc->crtc_offset,
145 (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
146 NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
147 NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
148 NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS)));
149 WREG32(NI_GAMUT_REMAP_CONTROL + radeon_crtc->crtc_offset,
150 (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) |
151 NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS)));
152 WREG32(NI_REGAMMA_CONTROL + radeon_crtc->crtc_offset,
153 (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) |
154 NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS)));
155 WREG32(NI_OUTPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
156 (NI_OUTPUT_CSC_GRPH_MODE(NI_OUTPUT_CSC_BYPASS) |
157 NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS)));
158 /* XXX match this to the depth of the crtc fmt block, move to modeset? */
159 WREG32(0x6940 + radeon_crtc->crtc_offset, 0);
Alex Deucher9e05fa12013-01-24 10:06:33 -0500160 if (ASIC_IS_DCE8(rdev)) {
161 /* XXX this only needs to be programmed once per crtc at startup,
162 * not sure where the best place for it is
163 */
164 WREG32(CIK_ALPHA_CONTROL + radeon_crtc->crtc_offset,
165 CIK_CURSOR_ALPHA_BLND_ENA);
166 }
Alex Deucherfee298f2011-01-06 21:19:30 -0500167}
168
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169static void legacy_crtc_load_lut(struct drm_crtc *crtc)
170{
171 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
172 struct drm_device *dev = crtc->dev;
173 struct radeon_device *rdev = dev->dev_private;
174 int i;
175 uint32_t dac2_cntl;
176
177 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
178 if (radeon_crtc->crtc_id == 0)
179 dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
180 else
181 dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
182 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
183
184 WREG8(RADEON_PALETTE_INDEX, 0);
185 for (i = 0; i < 256; i++) {
186 WREG32(RADEON_PALETTE_30_DATA,
187 (radeon_crtc->lut_r[i] << 20) |
188 (radeon_crtc->lut_g[i] << 10) |
189 (radeon_crtc->lut_b[i] << 0));
190 }
191}
192
193void radeon_crtc_load_lut(struct drm_crtc *crtc)
194{
195 struct drm_device *dev = crtc->dev;
196 struct radeon_device *rdev = dev->dev_private;
197
198 if (!crtc->enabled)
199 return;
200
Alex Deucherfee298f2011-01-06 21:19:30 -0500201 if (ASIC_IS_DCE5(rdev))
202 dce5_crtc_load_lut(crtc);
203 else if (ASIC_IS_DCE4(rdev))
204 dce4_crtc_load_lut(crtc);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500205 else if (ASIC_IS_AVIVO(rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200206 avivo_crtc_load_lut(crtc);
207 else
208 legacy_crtc_load_lut(crtc);
209}
210
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000211/** Sets the color ramps on behalf of fbcon */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200212void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
213 u16 blue, int regno)
214{
215 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
216
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217 radeon_crtc->lut_r[regno] = red >> 6;
218 radeon_crtc->lut_g[regno] = green >> 6;
219 radeon_crtc->lut_b[regno] = blue >> 6;
220}
221
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000222/** Gets the color ramps on behalf of fbcon */
223void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
224 u16 *blue, int regno)
225{
226 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
227
228 *red = radeon_crtc->lut_r[regno] << 6;
229 *green = radeon_crtc->lut_g[regno] << 6;
230 *blue = radeon_crtc->lut_b[regno] << 6;
231}
232
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233static void radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +0100234 u16 *blue, uint32_t start, uint32_t size)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235{
236 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
James Simmons72034252010-08-03 01:33:19 +0100237 int end = (start + size > 256) ? 256 : start + size, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000239 /* userspace palettes are always correct as is */
James Simmons72034252010-08-03 01:33:19 +0100240 for (i = start; i < end; i++) {
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000241 radeon_crtc->lut_r[i] = red[i] >> 6;
242 radeon_crtc->lut_g[i] = green[i] >> 6;
243 radeon_crtc->lut_b[i] = blue[i] >> 6;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200244 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200245 radeon_crtc_load_lut(crtc);
246}
247
248static void radeon_crtc_destroy(struct drm_crtc *crtc)
249{
250 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
251
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252 drm_crtc_cleanup(crtc);
Christian Königfa7f5172014-06-03 18:13:21 -0400253 destroy_workqueue(radeon_crtc->flip_queue);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254 kfree(radeon_crtc);
255}
256
Christian Königfa7f5172014-06-03 18:13:21 -0400257/**
258 * radeon_unpin_work_func - unpin old buffer object
259 *
260 * @__work - kernel work item
261 *
262 * Unpin the old frame buffer object outside of the interrupt handler
Alex Deucher6f34be52010-11-21 10:59:01 -0500263 */
264static void radeon_unpin_work_func(struct work_struct *__work)
265{
Christian Königfa7f5172014-06-03 18:13:21 -0400266 struct radeon_flip_work *work =
267 container_of(__work, struct radeon_flip_work, unpin_work);
Alex Deucher6f34be52010-11-21 10:59:01 -0500268 int r;
269
270 /* unpin of the old buffer */
271 r = radeon_bo_reserve(work->old_rbo, false);
272 if (likely(r == 0)) {
273 r = radeon_bo_unpin(work->old_rbo);
274 if (unlikely(r != 0)) {
275 DRM_ERROR("failed to unpin buffer after flip\n");
276 }
277 radeon_bo_unreserve(work->old_rbo);
278 } else
279 DRM_ERROR("failed to reserve buffer after flip\n");
Dave Airlie498c5552011-05-29 17:48:32 +1000280
281 drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
Alex Deucher6f34be52010-11-21 10:59:01 -0500282 kfree(work);
283}
284
Christian König1a0e7912014-05-27 16:49:21 +0200285void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id)
Alex Deucher6f34be52010-11-21 10:59:01 -0500286{
287 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
Alex Deucher6f34be52010-11-21 10:59:01 -0500288 unsigned long flags;
289 u32 update_pending;
290 int vpos, hpos;
291
Christian Königf5d636d2014-04-23 20:46:06 +0200292 /* can happen during initialization */
293 if (radeon_crtc == NULL)
294 return;
295
Alex Deucher6f34be52010-11-21 10:59:01 -0500296 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900297 if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
298 DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
299 "RADEON_FLIP_SUBMITTED(%d)\n",
300 radeon_crtc->flip_status,
301 RADEON_FLIP_SUBMITTED);
Alex Deucher6f34be52010-11-21 10:59:01 -0500302 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
303 return;
304 }
Christian Königfa7f5172014-06-03 18:13:21 -0400305
306 update_pending = radeon_page_flip_pending(rdev, crtc_id);
Alex Deucher6f34be52010-11-21 10:59:01 -0500307
308 /* Has the pageflip already completed in crtc, or is it certain
309 * to complete in this vblank?
310 */
311 if (update_pending &&
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200312 (DRM_SCANOUTPOS_VALID & radeon_get_crtc_scanoutpos(rdev->ddev, crtc_id, 0,
Mario Kleinerd47abc52013-10-30 05:13:07 +0100313 &vpos, &hpos, NULL, NULL)) &&
Felix Kuehling81ffbbe2012-02-23 19:16:12 -0500314 ((vpos >= (99 * rdev->mode_info.crtcs[crtc_id]->base.hwmode.crtc_vdisplay)/100) ||
315 (vpos < 0 && !ASIC_IS_AVIVO(rdev)))) {
316 /* crtc didn't flip in this target vblank interval,
317 * but flip is pending in crtc. Based on the current
318 * scanout position we know that the current frame is
319 * (nearly) complete and the flip will (likely)
320 * complete before the start of the next frame.
321 */
322 update_pending = 0;
323 }
Christian Königfa7f5172014-06-03 18:13:21 -0400324 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
325 if (!update_pending)
Christian König1a0e7912014-05-27 16:49:21 +0200326 radeon_crtc_handle_flip(rdev, crtc_id);
Christian König1a0e7912014-05-27 16:49:21 +0200327}
328
329/**
330 * radeon_crtc_handle_flip - page flip completed
331 *
332 * @rdev: radeon device pointer
333 * @crtc_id: crtc number this event is for
334 *
335 * Called when we are sure that a page flip for this crtc is completed.
336 */
337void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id)
338{
339 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
Christian Königfa7f5172014-06-03 18:13:21 -0400340 struct radeon_flip_work *work;
Christian König1a0e7912014-05-27 16:49:21 +0200341 unsigned long flags;
342
343 /* this can happen at init */
344 if (radeon_crtc == NULL)
345 return;
346
347 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
Christian Königfa7f5172014-06-03 18:13:21 -0400348 work = radeon_crtc->flip_work;
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900349 if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
350 DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
351 "RADEON_FLIP_SUBMITTED(%d)\n",
352 radeon_crtc->flip_status,
353 RADEON_FLIP_SUBMITTED);
Christian König1a0e7912014-05-27 16:49:21 +0200354 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
355 return;
Alex Deucher6f34be52010-11-21 10:59:01 -0500356 }
357
Christian Königfa7f5172014-06-03 18:13:21 -0400358 /* Pageflip completed. Clean up. */
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900359 radeon_crtc->flip_status = RADEON_FLIP_NONE;
Christian Königfa7f5172014-06-03 18:13:21 -0400360 radeon_crtc->flip_work = NULL;
Alex Deucher6f34be52010-11-21 10:59:01 -0500361
362 /* wakeup userspace */
Rob Clark26ae4662012-10-08 19:50:42 +0000363 if (work->event)
364 drm_send_vblank_event(rdev->ddev, crtc_id, work->event);
365
Alex Deucher6f34be52010-11-21 10:59:01 -0500366 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
367
Michel Dänzerca721b72014-06-17 19:12:03 +0900368 drm_vblank_put(rdev->ddev, radeon_crtc->crtc_id);
Michel Dänzer46889d92014-06-17 19:12:04 +0900369 radeon_irq_kms_pflip_irq_put(rdev, work->crtc_id);
Christian Königfa7f5172014-06-03 18:13:21 -0400370 queue_work(radeon_crtc->flip_queue, &work->unpin_work);
Alex Deucher6f34be52010-11-21 10:59:01 -0500371}
372
Christian Königfa7f5172014-06-03 18:13:21 -0400373/**
374 * radeon_flip_work_func - page flip framebuffer
375 *
376 * @work - kernel work item
377 *
378 * Wait for the buffer object to become idle and do the actual page flip
379 */
380static void radeon_flip_work_func(struct work_struct *__work)
Alex Deucher6f34be52010-11-21 10:59:01 -0500381{
Christian Königfa7f5172014-06-03 18:13:21 -0400382 struct radeon_flip_work *work =
383 container_of(__work, struct radeon_flip_work, flip_work);
384 struct radeon_device *rdev = work->rdev;
385 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[work->crtc_id];
386
387 struct drm_crtc *crtc = &radeon_crtc->base;
Alex Deucher6f34be52010-11-21 10:59:01 -0500388 unsigned long flags;
Alex Deucher6f34be52010-11-21 10:59:01 -0500389 int r;
390
Christian Königfa7f5172014-06-03 18:13:21 -0400391 down_read(&rdev->exclusive_lock);
Michel Dänzer306f98d2014-07-14 15:58:03 +0900392 if (work->fence) {
Christian Königfa7f5172014-06-03 18:13:21 -0400393 r = radeon_fence_wait(work->fence, false);
394 if (r == -EDEADLK) {
395 up_read(&rdev->exclusive_lock);
396 r = radeon_gpu_reset(rdev);
397 down_read(&rdev->exclusive_lock);
398 }
Michel Dänzer306f98d2014-07-14 15:58:03 +0900399 if (r)
400 DRM_ERROR("failed to wait on page flip fence (%d)!\n", r);
Alex Deucher6f34be52010-11-21 10:59:01 -0500401
Michel Dänzer306f98d2014-07-14 15:58:03 +0900402 /* We continue with the page flip even if we failed to wait on
403 * the fence, otherwise the DRM core and userspace will be
404 * confused about which BO the CRTC is scanning out
405 */
406
407 radeon_fence_unref(&work->fence);
Alex Deucher6f34be52010-11-21 10:59:01 -0500408 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500409
Michel Dänzerc60381b2014-07-14 15:48:42 +0900410 /* We borrow the event spin lock for protecting flip_status */
411 spin_lock_irqsave(&crtc->dev->event_lock, flags);
412
413 /* set the proper interrupt */
414 radeon_irq_kms_pflip_irq_get(rdev, radeon_crtc->crtc_id);
415
Mario Kleiner5f87e092014-07-17 02:24:45 +0200416 /* do the flip (mmio) */
417 radeon_page_flip(rdev, radeon_crtc->crtc_id, work->base);
418
Michel Dänzerc60381b2014-07-14 15:48:42 +0900419 radeon_crtc->flip_status = RADEON_FLIP_SUBMITTED;
420 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
421 up_read(&rdev->exclusive_lock);
Michel Dänzerc60381b2014-07-14 15:48:42 +0900422}
423
424static int radeon_crtc_page_flip(struct drm_crtc *crtc,
425 struct drm_framebuffer *fb,
426 struct drm_pending_vblank_event *event,
427 uint32_t page_flip_flags)
428{
429 struct drm_device *dev = crtc->dev;
430 struct radeon_device *rdev = dev->dev_private;
431 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
432 struct radeon_framebuffer *old_radeon_fb;
433 struct radeon_framebuffer *new_radeon_fb;
434 struct drm_gem_object *obj;
435 struct radeon_flip_work *work;
436 struct radeon_bo *new_rbo;
437 uint32_t tiling_flags, pitch_pixels;
438 uint64_t base;
439 unsigned long flags;
440 int r;
441
442 work = kzalloc(sizeof *work, GFP_KERNEL);
443 if (work == NULL)
444 return -ENOMEM;
445
446 INIT_WORK(&work->flip_work, radeon_flip_work_func);
447 INIT_WORK(&work->unpin_work, radeon_unpin_work_func);
448
449 work->rdev = rdev;
450 work->crtc_id = radeon_crtc->crtc_id;
451 work->event = event;
452
453 /* schedule unpin of the old buffer */
454 old_radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
455 obj = old_radeon_fb->obj;
456
457 /* take a reference to the old object */
458 drm_gem_object_reference(obj);
459 work->old_rbo = gem_to_radeon_bo(obj);
460
461 new_radeon_fb = to_radeon_framebuffer(fb);
462 obj = new_radeon_fb->obj;
463 new_rbo = gem_to_radeon_bo(obj);
464
465 spin_lock(&new_rbo->tbo.bdev->fence_lock);
466 if (new_rbo->tbo.sync_obj)
467 work->fence = radeon_fence_ref(new_rbo->tbo.sync_obj);
468 spin_unlock(&new_rbo->tbo.bdev->fence_lock);
469
470 /* pin the new buffer */
471 DRM_DEBUG_DRIVER("flip-ioctl() cur_rbo = %p, new_rbo = %p\n",
472 work->old_rbo, new_rbo);
473
474 r = radeon_bo_reserve(new_rbo, false);
Alex Deucher6f34be52010-11-21 10:59:01 -0500475 if (unlikely(r != 0)) {
476 DRM_ERROR("failed to reserve new rbo buffer before flip\n");
Christian Königfa7f5172014-06-03 18:13:21 -0400477 goto cleanup;
Alex Deucher6f34be52010-11-21 10:59:01 -0500478 }
Michel Dänzer0349af72012-03-14 17:12:42 +0100479 /* Only 27 bit offset for legacy CRTC */
Michel Dänzerc60381b2014-07-14 15:48:42 +0900480 r = radeon_bo_pin_restricted(new_rbo, RADEON_GEM_DOMAIN_VRAM,
Michel Dänzer0349af72012-03-14 17:12:42 +0100481 ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27, &base);
Alex Deucher6f34be52010-11-21 10:59:01 -0500482 if (unlikely(r != 0)) {
Michel Dänzerc60381b2014-07-14 15:48:42 +0900483 radeon_bo_unreserve(new_rbo);
Alex Deucher6f34be52010-11-21 10:59:01 -0500484 r = -EINVAL;
485 DRM_ERROR("failed to pin new rbo buffer before flip\n");
Christian Königfa7f5172014-06-03 18:13:21 -0400486 goto cleanup;
Alex Deucher6f34be52010-11-21 10:59:01 -0500487 }
Michel Dänzerc60381b2014-07-14 15:48:42 +0900488 radeon_bo_get_tiling_flags(new_rbo, &tiling_flags, NULL);
489 radeon_bo_unreserve(new_rbo);
Alex Deucher6f34be52010-11-21 10:59:01 -0500490
491 if (!ASIC_IS_AVIVO(rdev)) {
492 /* crtc offset is from display base addr not FB location */
493 base -= radeon_crtc->legacy_display_base_addr;
Ville Syrjälä01f2c772011-12-20 00:06:49 +0200494 pitch_pixels = fb->pitches[0] / (fb->bits_per_pixel / 8);
Alex Deucher6f34be52010-11-21 10:59:01 -0500495
496 if (tiling_flags & RADEON_TILING_MACRO) {
497 if (ASIC_IS_R300(rdev)) {
498 base &= ~0x7ff;
499 } else {
500 int byteshift = fb->bits_per_pixel >> 4;
501 int tile_addr = (((crtc->y >> 3) * pitch_pixels + crtc->x) >> (8 - byteshift)) << 11;
502 base += tile_addr + ((crtc->x << byteshift) % 256) + ((crtc->y % 8) << 8);
503 }
504 } else {
505 int offset = crtc->y * pitch_pixels + crtc->x;
506 switch (fb->bits_per_pixel) {
507 case 8:
508 default:
509 offset *= 1;
510 break;
511 case 15:
512 case 16:
513 offset *= 2;
514 break;
515 case 24:
516 offset *= 3;
517 break;
518 case 32:
519 offset *= 4;
520 break;
521 }
522 base += offset;
523 }
524 base &= ~7;
525 }
Michel Dänzerc60381b2014-07-14 15:48:42 +0900526 work->base = base;
Alex Deucher6f34be52010-11-21 10:59:01 -0500527
Michel Dänzerca721b72014-06-17 19:12:03 +0900528 r = drm_vblank_get(crtc->dev, radeon_crtc->crtc_id);
529 if (r) {
530 DRM_ERROR("failed to get vblank before flip\n");
531 goto pflip_cleanup;
532 }
533
Christian Königfa7f5172014-06-03 18:13:21 -0400534 /* We borrow the event spin lock for protecting flip_work */
535 spin_lock_irqsave(&crtc->dev->event_lock, flags);
Christian König1aab5512014-05-27 16:49:22 +0200536
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900537 if (radeon_crtc->flip_status != RADEON_FLIP_NONE) {
Christian Königfa7f5172014-06-03 18:13:21 -0400538 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
539 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
Michel Dänzerc60381b2014-07-14 15:48:42 +0900540 r = -EBUSY;
Mario Kleiner82648492014-07-17 01:37:53 +0200541 goto vblank_cleanup;
Christian Königfa7f5172014-06-03 18:13:21 -0400542 }
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900543 radeon_crtc->flip_status = RADEON_FLIP_PENDING;
Christian Königfa7f5172014-06-03 18:13:21 -0400544 radeon_crtc->flip_work = work;
545
Michel Dänzer685d54b2014-06-10 10:21:57 +0900546 /* update crtc fb */
547 crtc->primary->fb = fb;
548
Christian Königfa7f5172014-06-03 18:13:21 -0400549 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
550
551 queue_work(radeon_crtc->flip_queue, &work->flip_work);
Christian Königfa7f5172014-06-03 18:13:21 -0400552 return 0;
Michel Dänzerc60381b2014-07-14 15:48:42 +0900553
Mario Kleiner82648492014-07-17 01:37:53 +0200554vblank_cleanup:
555 drm_vblank_put(crtc->dev, radeon_crtc->crtc_id);
556
Michel Dänzerc60381b2014-07-14 15:48:42 +0900557pflip_cleanup:
558 if (unlikely(radeon_bo_reserve(new_rbo, false) != 0)) {
559 DRM_ERROR("failed to reserve new rbo in error path\n");
560 goto cleanup;
561 }
562 if (unlikely(radeon_bo_unpin(new_rbo) != 0)) {
563 DRM_ERROR("failed to unpin new rbo in error path\n");
564 }
565 radeon_bo_unreserve(new_rbo);
566
567cleanup:
568 drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
569 radeon_fence_unref(&work->fence);
570 kfree(work);
571
572 return r;
Alex Deucher6f34be52010-11-21 10:59:01 -0500573}
574
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000575static int
576radeon_crtc_set_config(struct drm_mode_set *set)
577{
578 struct drm_device *dev;
579 struct radeon_device *rdev;
580 struct drm_crtc *crtc;
581 bool active = false;
582 int ret;
583
584 if (!set || !set->crtc)
585 return -EINVAL;
586
587 dev = set->crtc->dev;
588
589 ret = pm_runtime_get_sync(dev->dev);
590 if (ret < 0)
591 return ret;
592
593 ret = drm_crtc_helper_set_config(set);
594
595 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
596 if (crtc->enabled)
597 active = true;
598
599 pm_runtime_mark_last_busy(dev->dev);
600
601 rdev = dev->dev_private;
602 /* if we have active crtcs and we don't have a power ref,
603 take the current one */
604 if (active && !rdev->have_disp_power_ref) {
605 rdev->have_disp_power_ref = true;
606 return ret;
607 }
608 /* if we have no active crtcs, then drop the power ref
609 we got before */
610 if (!active && rdev->have_disp_power_ref) {
611 pm_runtime_put_autosuspend(dev->dev);
612 rdev->have_disp_power_ref = false;
613 }
614
615 /* drop the power reference we got coming in here */
616 pm_runtime_put_autosuspend(dev->dev);
617 return ret;
618}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200619static const struct drm_crtc_funcs radeon_crtc_funcs = {
620 .cursor_set = radeon_crtc_cursor_set,
621 .cursor_move = radeon_crtc_cursor_move,
622 .gamma_set = radeon_crtc_gamma_set,
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000623 .set_config = radeon_crtc_set_config,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200624 .destroy = radeon_crtc_destroy,
Alex Deucher6f34be52010-11-21 10:59:01 -0500625 .page_flip = radeon_crtc_page_flip,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200626};
627
628static void radeon_crtc_init(struct drm_device *dev, int index)
629{
630 struct radeon_device *rdev = dev->dev_private;
631 struct radeon_crtc *radeon_crtc;
632 int i;
633
634 radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
635 if (radeon_crtc == NULL)
636 return;
637
638 drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
639
640 drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
641 radeon_crtc->crtc_id = index;
Christian Königfa7f5172014-06-03 18:13:21 -0400642 radeon_crtc->flip_queue = create_singlethread_workqueue("radeon-crtc");
Jerome Glissec93bb852009-07-13 21:04:08 +0200643 rdev->mode_info.crtcs[index] = radeon_crtc;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200644
Alex Deucher9e05fa12013-01-24 10:06:33 -0500645 if (rdev->family >= CHIP_BONAIRE) {
646 radeon_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
647 radeon_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
648 } else {
649 radeon_crtc->max_cursor_width = CURSOR_WIDTH;
650 radeon_crtc->max_cursor_height = CURSOR_HEIGHT;
651 }
Alex Deucherbea61c52014-02-12 12:56:53 -0500652 dev->mode_config.cursor_width = radeon_crtc->max_cursor_width;
653 dev->mode_config.cursor_height = radeon_crtc->max_cursor_height;
Alex Deucher9e05fa12013-01-24 10:06:33 -0500654
Dave Airlie785b93e2009-08-28 15:46:53 +1000655#if 0
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200656 radeon_crtc->mode_set.crtc = &radeon_crtc->base;
657 radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
658 radeon_crtc->mode_set.num_connectors = 0;
Dave Airlie785b93e2009-08-28 15:46:53 +1000659#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200660
661 for (i = 0; i < 256; i++) {
662 radeon_crtc->lut_r[i] = i << 2;
663 radeon_crtc->lut_g[i] = i << 2;
664 radeon_crtc->lut_b[i] = i << 2;
665 }
666
667 if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
668 radeon_atombios_init_crtc(dev, radeon_crtc);
669 else
670 radeon_legacy_init_crtc(dev, radeon_crtc);
671}
672
Alex Deuchere68adef2012-09-06 14:32:06 -0400673static const char *encoder_names[38] = {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200674 "NONE",
675 "INTERNAL_LVDS",
676 "INTERNAL_TMDS1",
677 "INTERNAL_TMDS2",
678 "INTERNAL_DAC1",
679 "INTERNAL_DAC2",
680 "INTERNAL_SDVOA",
681 "INTERNAL_SDVOB",
682 "SI170B",
683 "CH7303",
684 "CH7301",
685 "INTERNAL_DVO1",
686 "EXTERNAL_SDVOA",
687 "EXTERNAL_SDVOB",
688 "TITFP513",
689 "INTERNAL_LVTM1",
690 "VT1623",
691 "HDMI_SI1930",
692 "HDMI_INTERNAL",
693 "INTERNAL_KLDSCP_TMDS1",
694 "INTERNAL_KLDSCP_DVO1",
695 "INTERNAL_KLDSCP_DAC1",
696 "INTERNAL_KLDSCP_DAC2",
697 "SI178",
698 "MVPU_FPGA",
699 "INTERNAL_DDI",
700 "VT1625",
701 "HDMI_SI1932",
702 "DP_AN9801",
703 "DP_DP501",
704 "INTERNAL_UNIPHY",
705 "INTERNAL_KLDSCP_LVTMA",
706 "INTERNAL_UNIPHY1",
707 "INTERNAL_UNIPHY2",
Alex Deucherbf982eb2010-11-22 17:56:24 -0500708 "NUTMEG",
709 "TRAVIS",
Alex Deuchere68adef2012-09-06 14:32:06 -0400710 "INTERNAL_VCE",
711 "INTERNAL_UNIPHY3",
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200712};
713
Alex Deuchercbd46232010-06-07 02:24:54 -0400714static const char *hpd_names[6] = {
Alex Deuchereed45b32009-12-04 14:45:27 -0500715 "HPD1",
716 "HPD2",
717 "HPD3",
718 "HPD4",
719 "HPD5",
720 "HPD6",
721};
722
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200723static void radeon_print_display_setup(struct drm_device *dev)
724{
725 struct drm_connector *connector;
726 struct radeon_connector *radeon_connector;
727 struct drm_encoder *encoder;
728 struct radeon_encoder *radeon_encoder;
729 uint32_t devices;
730 int i = 0;
731
732 DRM_INFO("Radeon Display Connectors\n");
733 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
734 radeon_connector = to_radeon_connector(connector);
735 DRM_INFO("Connector %d:\n", i);
Jani Nikula72082092014-06-03 14:56:19 +0300736 DRM_INFO(" %s\n", connector->name);
Alex Deuchereed45b32009-12-04 14:45:27 -0500737 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
738 DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
Dave Airlie4b9d2a22010-02-08 13:16:55 +1000739 if (radeon_connector->ddc_bus) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200740 DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
741 radeon_connector->ddc_bus->rec.mask_clk_reg,
742 radeon_connector->ddc_bus->rec.mask_data_reg,
743 radeon_connector->ddc_bus->rec.a_clk_reg,
744 radeon_connector->ddc_bus->rec.a_data_reg,
Alex Deucher9b9fe722009-11-10 15:59:44 -0500745 radeon_connector->ddc_bus->rec.en_clk_reg,
746 radeon_connector->ddc_bus->rec.en_data_reg,
747 radeon_connector->ddc_bus->rec.y_clk_reg,
748 radeon_connector->ddc_bus->rec.y_data_reg);
Alex Deucherfb939df2010-11-08 16:08:29 +0000749 if (radeon_connector->router.ddc_valid)
Alex Deucher26b5bc92010-08-05 21:21:18 -0400750 DRM_INFO(" DDC Router 0x%x/0x%x\n",
Alex Deucherfb939df2010-11-08 16:08:29 +0000751 radeon_connector->router.ddc_mux_control_pin,
752 radeon_connector->router.ddc_mux_state);
753 if (radeon_connector->router.cd_valid)
754 DRM_INFO(" Clock/Data Router 0x%x/0x%x\n",
755 radeon_connector->router.cd_mux_control_pin,
756 radeon_connector->router.cd_mux_state);
Dave Airlie4b9d2a22010-02-08 13:16:55 +1000757 } else {
758 if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
759 connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
760 connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
761 connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
762 connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
763 connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
764 DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
765 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200766 DRM_INFO(" Encoders:\n");
767 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
768 radeon_encoder = to_radeon_encoder(encoder);
769 devices = radeon_encoder->devices & radeon_connector->devices;
770 if (devices) {
771 if (devices & ATOM_DEVICE_CRT1_SUPPORT)
772 DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
773 if (devices & ATOM_DEVICE_CRT2_SUPPORT)
774 DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
775 if (devices & ATOM_DEVICE_LCD1_SUPPORT)
776 DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
777 if (devices & ATOM_DEVICE_DFP1_SUPPORT)
778 DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
779 if (devices & ATOM_DEVICE_DFP2_SUPPORT)
780 DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
781 if (devices & ATOM_DEVICE_DFP3_SUPPORT)
782 DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
783 if (devices & ATOM_DEVICE_DFP4_SUPPORT)
784 DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
785 if (devices & ATOM_DEVICE_DFP5_SUPPORT)
786 DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
Alex Deucher73758a52010-09-24 14:59:32 -0400787 if (devices & ATOM_DEVICE_DFP6_SUPPORT)
788 DRM_INFO(" DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200789 if (devices & ATOM_DEVICE_TV1_SUPPORT)
790 DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
791 if (devices & ATOM_DEVICE_CV_SUPPORT)
792 DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
793 }
794 }
795 i++;
796 }
797}
798
Dave Airlie4ce001a2009-08-13 16:32:14 +1000799static bool radeon_setup_enc_conn(struct drm_device *dev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200800{
801 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200802 bool ret = false;
803
804 if (rdev->bios) {
805 if (rdev->is_atom_bios) {
Alex Deuchera084e6e2010-03-18 01:04:01 -0400806 ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
807 if (ret == false)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200808 ret = radeon_get_atom_connector_info_from_object_table(dev);
Alex Deucherb9597a12010-01-04 19:12:02 -0500809 } else {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200810 ret = radeon_get_legacy_connector_info_from_bios(dev);
Alex Deucherb9597a12010-01-04 19:12:02 -0500811 if (ret == false)
812 ret = radeon_get_legacy_connector_info_from_table(dev);
813 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200814 } else {
815 if (!ASIC_IS_AVIVO(rdev))
816 ret = radeon_get_legacy_connector_info_from_table(dev);
817 }
818 if (ret) {
Dave Airlie1f3b6a42009-10-13 14:10:37 +1000819 radeon_setup_encoder_clones(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200820 radeon_print_display_setup(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200821 }
822
823 return ret;
824}
825
826int radeon_ddc_get_modes(struct radeon_connector *radeon_connector)
827{
Alex Deucher3c537882010-02-05 04:21:19 -0500828 struct drm_device *dev = radeon_connector->base.dev;
829 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830 int ret = 0;
831
Alex Deucher0ac66ef2014-07-14 17:57:19 -0400832 /* don't leak the edid if we already fetched it in detect() */
833 if (radeon_connector->edid)
834 goto got_edid;
835
Alex Deucher26b5bc92010-08-05 21:21:18 -0400836 /* on hw with routers, select right port */
Alex Deucherfb939df2010-11-08 16:08:29 +0000837 if (radeon_connector->router.ddc_valid)
838 radeon_router_select_ddc_port(radeon_connector);
Alex Deucher26b5bc92010-08-05 21:21:18 -0400839
Niels Ole Salscheider0a9069d2013-01-03 19:09:28 +0100840 if (radeon_connector_encoder_get_dp_bridge_encoder_id(&radeon_connector->base) !=
841 ENCODER_OBJECT_ID_NONE) {
Alex Deucher379dfc22014-04-07 10:33:46 -0400842 if (radeon_connector->ddc_bus->has_aux)
Niels Ole Salscheider0a9069d2013-01-03 19:09:28 +0100843 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
Alex Deucher379dfc22014-04-07 10:33:46 -0400844 &radeon_connector->ddc_bus->aux.ddc);
Niels Ole Salscheider0a9069d2013-01-03 19:09:28 +0100845 } else if ((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
846 (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)) {
Dave Airlie746c1aa2009-12-08 07:07:28 +1000847 struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
Alex Deucherb06947b2011-09-02 14:23:09 +0000848
Dave Airlie7a15cbd42010-01-14 11:42:17 +1000849 if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
Alex Deucher379dfc22014-04-07 10:33:46 -0400850 dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
851 radeon_connector->ddc_bus->has_aux)
Alex Deucherb06947b2011-09-02 14:23:09 +0000852 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
Alex Deucher379dfc22014-04-07 10:33:46 -0400853 &radeon_connector->ddc_bus->aux.ddc);
Alex Deucherb06947b2011-09-02 14:23:09 +0000854 else if (radeon_connector->ddc_bus && !radeon_connector->edid)
855 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
856 &radeon_connector->ddc_bus->adapter);
857 } else {
858 if (radeon_connector->ddc_bus && !radeon_connector->edid)
859 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
860 &radeon_connector->ddc_bus->adapter);
Alex Deucher0294cf4f2009-10-15 16:16:35 -0400861 }
Alex Deucherc324acd2010-12-08 22:13:06 -0500862
863 if (!radeon_connector->edid) {
864 if (rdev->is_atom_bios) {
865 /* some laptops provide a hardcoded edid in rom for LCDs */
866 if (((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_LVDS) ||
867 (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)))
868 radeon_connector->edid = radeon_bios_get_hardcoded_edid(rdev);
869 } else
870 /* some servers provide a hardcoded edid in rom for KVMs */
871 radeon_connector->edid = radeon_bios_get_hardcoded_edid(rdev);
872 }
Alex Deucher0294cf4f2009-10-15 16:16:35 -0400873 if (radeon_connector->edid) {
Alex Deucher0ac66ef2014-07-14 17:57:19 -0400874got_edid:
Alex Deucher0294cf4f2009-10-15 16:16:35 -0400875 drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
876 ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
Alex Deucher16086272014-03-31 11:19:46 -0400877 drm_edid_to_eld(&radeon_connector->base, radeon_connector->edid);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200878 return ret;
879 }
880 drm_mode_connector_update_edid_property(&radeon_connector->base, NULL);
Dave Airlie42dea5d2009-09-15 20:21:11 +1000881 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200882}
883
Alex Deucherf523f742011-01-31 16:48:52 -0500884/* avivo */
Christian König32167012014-03-28 18:55:10 +0100885
886/**
887 * avivo_reduce_ratio - fractional number reduction
888 *
889 * @nom: nominator
890 * @den: denominator
891 * @nom_min: minimum value for nominator
892 * @den_min: minimum value for denominator
893 *
894 * Find the greatest common divisor and apply it on both nominator and
895 * denominator, but make nominator and denominator are at least as large
896 * as their minimum values.
897 */
898static void avivo_reduce_ratio(unsigned *nom, unsigned *den,
899 unsigned nom_min, unsigned den_min)
Alex Deucherf523f742011-01-31 16:48:52 -0500900{
Christian König32167012014-03-28 18:55:10 +0100901 unsigned tmp;
Alex Deucherf523f742011-01-31 16:48:52 -0500902
Christian König32167012014-03-28 18:55:10 +0100903 /* reduce the numbers to a simpler ratio */
904 tmp = gcd(*nom, *den);
905 *nom /= tmp;
906 *den /= tmp;
Alex Deuchera4b40d5d2011-02-14 11:43:10 -0500907
Christian König32167012014-03-28 18:55:10 +0100908 /* make sure nominator is large enough */
909 if (*nom < nom_min) {
Christian König3b333c52014-04-24 18:39:59 +0200910 tmp = DIV_ROUND_UP(nom_min, *nom);
Christian König32167012014-03-28 18:55:10 +0100911 *nom *= tmp;
912 *den *= tmp;
Alex Deucherf523f742011-01-31 16:48:52 -0500913 }
914
Christian König32167012014-03-28 18:55:10 +0100915 /* make sure the denominator is large enough */
916 if (*den < den_min) {
Christian König3b333c52014-04-24 18:39:59 +0200917 tmp = DIV_ROUND_UP(den_min, *den);
Christian König32167012014-03-28 18:55:10 +0100918 *nom *= tmp;
919 *den *= tmp;
Alex Deucherf523f742011-01-31 16:48:52 -0500920 }
Alex Deucherf523f742011-01-31 16:48:52 -0500921}
922
Christian König32167012014-03-28 18:55:10 +0100923/**
Christian Königc2fb3092014-04-20 13:24:32 +0200924 * avivo_get_fb_ref_div - feedback and ref divider calculation
925 *
926 * @nom: nominator
927 * @den: denominator
928 * @post_div: post divider
929 * @fb_div_max: feedback divider maximum
930 * @ref_div_max: reference divider maximum
931 * @fb_div: resulting feedback divider
932 * @ref_div: resulting reference divider
933 *
934 * Calculate feedback and reference divider for a given post divider. Makes
935 * sure we stay within the limits.
936 */
937static void avivo_get_fb_ref_div(unsigned nom, unsigned den, unsigned post_div,
938 unsigned fb_div_max, unsigned ref_div_max,
939 unsigned *fb_div, unsigned *ref_div)
940{
941 /* limit reference * post divider to a maximum */
Christian König4b21ce12014-05-21 15:25:41 +0200942 ref_div_max = max(min(100 / post_div, ref_div_max), 1u);
Christian Königc2fb3092014-04-20 13:24:32 +0200943
944 /* get matching reference and feedback divider */
945 *ref_div = min(max(DIV_ROUND_CLOSEST(den, post_div), 1u), ref_div_max);
946 *fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den);
947
948 /* limit fb divider to its maximum */
949 if (*fb_div > fb_div_max) {
950 *ref_div = DIV_ROUND_CLOSEST(*ref_div * fb_div_max, *fb_div);
951 *fb_div = fb_div_max;
952 }
953}
954
955/**
Christian König32167012014-03-28 18:55:10 +0100956 * radeon_compute_pll_avivo - compute PLL paramaters
957 *
958 * @pll: information about the PLL
959 * @dot_clock_p: resulting pixel clock
960 * fb_div_p: resulting feedback divider
961 * frac_fb_div_p: fractional part of the feedback divider
962 * ref_div_p: resulting reference divider
963 * post_div_p: resulting reference divider
964 *
965 * Try to calculate the PLL parameters to generate the given frequency:
966 * dot_clock = (ref_freq * feedback_div) / (ref_div * post_div)
967 */
Alex Deucherf523f742011-01-31 16:48:52 -0500968void radeon_compute_pll_avivo(struct radeon_pll *pll,
969 u32 freq,
970 u32 *dot_clock_p,
971 u32 *fb_div_p,
972 u32 *frac_fb_div_p,
973 u32 *ref_div_p,
974 u32 *post_div_p)
975{
Christian Königc2fb3092014-04-20 13:24:32 +0200976 unsigned target_clock = pll->flags & RADEON_PLL_USE_FRAC_FB_DIV ?
977 freq : freq / 10;
978
Christian König32167012014-03-28 18:55:10 +0100979 unsigned fb_div_min, fb_div_max, fb_div;
980 unsigned post_div_min, post_div_max, post_div;
981 unsigned ref_div_min, ref_div_max, ref_div;
982 unsigned post_div_best, diff_best;
Christian Königf8a26452014-04-16 11:54:21 +0200983 unsigned nom, den;
Alex Deucherf523f742011-01-31 16:48:52 -0500984
Christian König32167012014-03-28 18:55:10 +0100985 /* determine allowed feedback divider range */
986 fb_div_min = pll->min_feedback_div;
987 fb_div_max = pll->max_feedback_div;
Alex Deucherf523f742011-01-31 16:48:52 -0500988
989 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
Christian König32167012014-03-28 18:55:10 +0100990 fb_div_min *= 10;
991 fb_div_max *= 10;
Alex Deucherf523f742011-01-31 16:48:52 -0500992 }
993
Christian König32167012014-03-28 18:55:10 +0100994 /* determine allowed ref divider range */
995 if (pll->flags & RADEON_PLL_USE_REF_DIV)
996 ref_div_min = pll->reference_div;
997 else
998 ref_div_min = pll->min_ref_div;
Christian König24315812014-04-19 18:57:14 +0200999
1000 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV &&
1001 pll->flags & RADEON_PLL_USE_REF_DIV)
1002 ref_div_max = pll->reference_div;
1003 else
1004 ref_div_max = pll->max_ref_div;
Christian König32167012014-03-28 18:55:10 +01001005
1006 /* determine allowed post divider range */
1007 if (pll->flags & RADEON_PLL_USE_POST_DIV) {
1008 post_div_min = pll->post_div;
1009 post_div_max = pll->post_div;
1010 } else {
Christian König32167012014-03-28 18:55:10 +01001011 unsigned vco_min, vco_max;
1012
1013 if (pll->flags & RADEON_PLL_IS_LCD) {
1014 vco_min = pll->lcd_pll_out_min;
1015 vco_max = pll->lcd_pll_out_max;
1016 } else {
1017 vco_min = pll->pll_out_min;
1018 vco_max = pll->pll_out_max;
1019 }
1020
Christian Königc2fb3092014-04-20 13:24:32 +02001021 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1022 vco_min *= 10;
1023 vco_max *= 10;
1024 }
1025
Christian König32167012014-03-28 18:55:10 +01001026 post_div_min = vco_min / target_clock;
1027 if ((target_clock * post_div_min) < vco_min)
1028 ++post_div_min;
1029 if (post_div_min < pll->min_post_div)
1030 post_div_min = pll->min_post_div;
1031
1032 post_div_max = vco_max / target_clock;
1033 if ((target_clock * post_div_max) > vco_max)
1034 --post_div_max;
1035 if (post_div_max > pll->max_post_div)
1036 post_div_max = pll->max_post_div;
1037 }
1038
1039 /* represent the searched ratio as fractional number */
Christian Königc2fb3092014-04-20 13:24:32 +02001040 nom = target_clock;
Christian König32167012014-03-28 18:55:10 +01001041 den = pll->reference_freq;
1042
1043 /* reduce the numbers to a simpler ratio */
1044 avivo_reduce_ratio(&nom, &den, fb_div_min, post_div_min);
1045
1046 /* now search for a post divider */
1047 if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
1048 post_div_best = post_div_min;
1049 else
1050 post_div_best = post_div_max;
1051 diff_best = ~0;
1052
1053 for (post_div = post_div_min; post_div <= post_div_max; ++post_div) {
Christian Königc2fb3092014-04-20 13:24:32 +02001054 unsigned diff;
1055 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max,
1056 ref_div_max, &fb_div, &ref_div);
1057 diff = abs(target_clock - (pll->reference_freq * fb_div) /
1058 (ref_div * post_div));
1059
Christian König32167012014-03-28 18:55:10 +01001060 if (diff < diff_best || (diff == diff_best &&
1061 !(pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP))) {
1062
1063 post_div_best = post_div;
1064 diff_best = diff;
1065 }
1066 }
1067 post_div = post_div_best;
1068
Christian Königc2fb3092014-04-20 13:24:32 +02001069 /* get the feedback and reference divider for the optimal value */
1070 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max, ref_div_max,
1071 &fb_div, &ref_div);
Christian König32167012014-03-28 18:55:10 +01001072
1073 /* reduce the numbers to a simpler ratio once more */
1074 /* this also makes sure that the reference divider is large enough */
1075 avivo_reduce_ratio(&fb_div, &ref_div, fb_div_min, ref_div_min);
1076
Christian König3b333c52014-04-24 18:39:59 +02001077 /* avoid high jitter with small fractional dividers */
1078 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV && (fb_div % 10)) {
Christian König74ad54f2014-05-13 12:50:54 +02001079 fb_div_min = max(fb_div_min, (9 - (fb_div % 10)) * 20 + 50);
Christian König3b333c52014-04-24 18:39:59 +02001080 if (fb_div < fb_div_min) {
1081 unsigned tmp = DIV_ROUND_UP(fb_div_min, fb_div);
1082 fb_div *= tmp;
1083 ref_div *= tmp;
1084 }
1085 }
1086
Christian König32167012014-03-28 18:55:10 +01001087 /* and finally save the result */
1088 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1089 *fb_div_p = fb_div / 10;
1090 *frac_fb_div_p = fb_div % 10;
1091 } else {
1092 *fb_div_p = fb_div;
1093 *frac_fb_div_p = 0;
1094 }
1095
1096 *dot_clock_p = ((pll->reference_freq * *fb_div_p * 10) +
1097 (pll->reference_freq * *frac_fb_div_p)) /
1098 (ref_div * post_div * 10);
Alex Deucherf523f742011-01-31 16:48:52 -05001099 *ref_div_p = ref_div;
1100 *post_div_p = post_div;
Christian König32167012014-03-28 18:55:10 +01001101
1102 DRM_DEBUG_KMS("%d - %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
Christian Königc2fb3092014-04-20 13:24:32 +02001103 freq, *dot_clock_p * 10, *fb_div_p, *frac_fb_div_p,
Christian König32167012014-03-28 18:55:10 +01001104 ref_div, post_div);
Alex Deucherf523f742011-01-31 16:48:52 -05001105}
1106
1107/* pre-avivo */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001108static inline uint32_t radeon_div(uint64_t n, uint32_t d)
1109{
1110 uint64_t mod;
1111
1112 n += d / 2;
1113
1114 mod = do_div(n, d);
1115 return n;
1116}
1117
Alex Deucherf523f742011-01-31 16:48:52 -05001118void radeon_compute_pll_legacy(struct radeon_pll *pll,
1119 uint64_t freq,
1120 uint32_t *dot_clock_p,
1121 uint32_t *fb_div_p,
1122 uint32_t *frac_fb_div_p,
1123 uint32_t *ref_div_p,
1124 uint32_t *post_div_p)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001125{
1126 uint32_t min_ref_div = pll->min_ref_div;
1127 uint32_t max_ref_div = pll->max_ref_div;
Alex Deucherfc103322010-01-19 17:16:10 -05001128 uint32_t min_post_div = pll->min_post_div;
1129 uint32_t max_post_div = pll->max_post_div;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001130 uint32_t min_fractional_feed_div = 0;
1131 uint32_t max_fractional_feed_div = 0;
1132 uint32_t best_vco = pll->best_vco;
1133 uint32_t best_post_div = 1;
1134 uint32_t best_ref_div = 1;
1135 uint32_t best_feedback_div = 1;
1136 uint32_t best_frac_feedback_div = 0;
1137 uint32_t best_freq = -1;
1138 uint32_t best_error = 0xffffffff;
1139 uint32_t best_vco_diff = 1;
1140 uint32_t post_div;
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001141 u32 pll_out_min, pll_out_max;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001142
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001143 DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001144 freq = freq * 1000;
1145
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001146 if (pll->flags & RADEON_PLL_IS_LCD) {
1147 pll_out_min = pll->lcd_pll_out_min;
1148 pll_out_max = pll->lcd_pll_out_max;
1149 } else {
1150 pll_out_min = pll->pll_out_min;
1151 pll_out_max = pll->pll_out_max;
1152 }
1153
Alex Deucher619efb12011-01-31 16:48:53 -05001154 if (pll_out_min > 64800)
1155 pll_out_min = 64800;
1156
Alex Deucherfc103322010-01-19 17:16:10 -05001157 if (pll->flags & RADEON_PLL_USE_REF_DIV)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001158 min_ref_div = max_ref_div = pll->reference_div;
1159 else {
1160 while (min_ref_div < max_ref_div-1) {
1161 uint32_t mid = (min_ref_div + max_ref_div) / 2;
1162 uint32_t pll_in = pll->reference_freq / mid;
1163 if (pll_in < pll->pll_in_min)
1164 max_ref_div = mid;
1165 else if (pll_in > pll->pll_in_max)
1166 min_ref_div = mid;
1167 else
1168 break;
1169 }
1170 }
1171
Alex Deucherfc103322010-01-19 17:16:10 -05001172 if (pll->flags & RADEON_PLL_USE_POST_DIV)
1173 min_post_div = max_post_div = pll->post_div;
1174
1175 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001176 min_fractional_feed_div = pll->min_frac_feedback_div;
1177 max_fractional_feed_div = pll->max_frac_feedback_div;
1178 }
1179
Alex Deucherbd6a60a2011-02-21 01:11:59 -05001180 for (post_div = max_post_div; post_div >= min_post_div; --post_div) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001181 uint32_t ref_div;
1182
Alex Deucherfc103322010-01-19 17:16:10 -05001183 if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001184 continue;
1185
1186 /* legacy radeons only have a few post_divs */
Alex Deucherfc103322010-01-19 17:16:10 -05001187 if (pll->flags & RADEON_PLL_LEGACY) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001188 if ((post_div == 5) ||
1189 (post_div == 7) ||
1190 (post_div == 9) ||
1191 (post_div == 10) ||
1192 (post_div == 11) ||
1193 (post_div == 13) ||
1194 (post_div == 14) ||
1195 (post_div == 15))
1196 continue;
1197 }
1198
1199 for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
1200 uint32_t feedback_div, current_freq = 0, error, vco_diff;
1201 uint32_t pll_in = pll->reference_freq / ref_div;
1202 uint32_t min_feed_div = pll->min_feedback_div;
1203 uint32_t max_feed_div = pll->max_feedback_div + 1;
1204
1205 if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
1206 continue;
1207
1208 while (min_feed_div < max_feed_div) {
1209 uint32_t vco;
1210 uint32_t min_frac_feed_div = min_fractional_feed_div;
1211 uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
1212 uint32_t frac_feedback_div;
1213 uint64_t tmp;
1214
1215 feedback_div = (min_feed_div + max_feed_div) / 2;
1216
1217 tmp = (uint64_t)pll->reference_freq * feedback_div;
1218 vco = radeon_div(tmp, ref_div);
1219
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001220 if (vco < pll_out_min) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001221 min_feed_div = feedback_div + 1;
1222 continue;
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001223 } else if (vco > pll_out_max) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001224 max_feed_div = feedback_div;
1225 continue;
1226 }
1227
1228 while (min_frac_feed_div < max_frac_feed_div) {
1229 frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
1230 tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
1231 tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
1232 current_freq = radeon_div(tmp, ref_div * post_div);
1233
Alex Deucherfc103322010-01-19 17:16:10 -05001234 if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
Dan Carpenter167ffc42010-07-17 12:28:02 +02001235 if (freq < current_freq)
1236 error = 0xffffffff;
1237 else
1238 error = freq - current_freq;
Alex Deucherd0e275a2009-07-13 11:08:18 -04001239 } else
1240 error = abs(current_freq - freq);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001241 vco_diff = abs(vco - best_vco);
1242
1243 if ((best_vco == 0 && error < best_error) ||
1244 (best_vco != 0 &&
Dan Carpenter167ffc42010-07-17 12:28:02 +02001245 ((best_error > 100 && error < best_error - 100) ||
Dave Airlie5480f722010-10-19 10:36:47 +10001246 (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001247 best_post_div = post_div;
1248 best_ref_div = ref_div;
1249 best_feedback_div = feedback_div;
1250 best_frac_feedback_div = frac_feedback_div;
1251 best_freq = current_freq;
1252 best_error = error;
1253 best_vco_diff = vco_diff;
Dave Airlie5480f722010-10-19 10:36:47 +10001254 } else if (current_freq == freq) {
1255 if (best_freq == -1) {
1256 best_post_div = post_div;
1257 best_ref_div = ref_div;
1258 best_feedback_div = feedback_div;
1259 best_frac_feedback_div = frac_feedback_div;
1260 best_freq = current_freq;
1261 best_error = error;
1262 best_vco_diff = vco_diff;
1263 } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
1264 ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
1265 ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
1266 ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
1267 ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
1268 ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
1269 best_post_div = post_div;
1270 best_ref_div = ref_div;
1271 best_feedback_div = feedback_div;
1272 best_frac_feedback_div = frac_feedback_div;
1273 best_freq = current_freq;
1274 best_error = error;
1275 best_vco_diff = vco_diff;
1276 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001277 }
1278 if (current_freq < freq)
1279 min_frac_feed_div = frac_feedback_div + 1;
1280 else
1281 max_frac_feed_div = frac_feedback_div;
1282 }
1283 if (current_freq < freq)
1284 min_feed_div = feedback_div + 1;
1285 else
1286 max_feed_div = feedback_div;
1287 }
1288 }
1289 }
1290
1291 *dot_clock_p = best_freq / 10000;
1292 *fb_div_p = best_feedback_div;
1293 *frac_fb_div_p = best_frac_feedback_div;
1294 *ref_div_p = best_ref_div;
1295 *post_div_p = best_post_div;
Joe Perchesbbb0aef52011-04-17 20:35:52 -07001296 DRM_DEBUG_KMS("%lld %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1297 (long long)freq,
1298 best_freq / 1000, best_feedback_div, best_frac_feedback_div,
Alex Deucher51d4bf82011-01-31 16:48:51 -05001299 best_ref_div, best_post_div);
1300
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001301}
1302
1303static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
1304{
1305 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001306
Dave Airlie29d08b32010-09-27 16:17:17 +10001307 if (radeon_fb->obj) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00001308 drm_gem_object_unreference_unlocked(radeon_fb->obj);
Dave Airlie29d08b32010-09-27 16:17:17 +10001309 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001310 drm_framebuffer_cleanup(fb);
1311 kfree(radeon_fb);
1312}
1313
1314static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
1315 struct drm_file *file_priv,
1316 unsigned int *handle)
1317{
1318 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1319
1320 return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
1321}
1322
1323static const struct drm_framebuffer_funcs radeon_fb_funcs = {
1324 .destroy = radeon_user_framebuffer_destroy,
1325 .create_handle = radeon_user_framebuffer_create_handle,
1326};
1327
Dave Airlieaaefcd42012-03-06 10:44:40 +00001328int
Dave Airlie38651672010-03-30 05:34:13 +00001329radeon_framebuffer_init(struct drm_device *dev,
1330 struct radeon_framebuffer *rfb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001331 struct drm_mode_fb_cmd2 *mode_cmd,
Dave Airlie38651672010-03-30 05:34:13 +00001332 struct drm_gem_object *obj)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001333{
Dave Airlieaaefcd42012-03-06 10:44:40 +00001334 int ret;
Dave Airlie38651672010-03-30 05:34:13 +00001335 rfb->obj = obj;
Daniel Vetterc7d73f62012-12-13 23:38:38 +01001336 drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd);
Dave Airlieaaefcd42012-03-06 10:44:40 +00001337 ret = drm_framebuffer_init(dev, &rfb->base, &radeon_fb_funcs);
1338 if (ret) {
1339 rfb->obj = NULL;
1340 return ret;
1341 }
Dave Airlieaaefcd42012-03-06 10:44:40 +00001342 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001343}
1344
1345static struct drm_framebuffer *
1346radeon_user_framebuffer_create(struct drm_device *dev,
1347 struct drm_file *file_priv,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001348 struct drm_mode_fb_cmd2 *mode_cmd)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001349{
1350 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00001351 struct radeon_framebuffer *radeon_fb;
Dave Airlieaaefcd42012-03-06 10:44:40 +00001352 int ret;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001353
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001354 obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handles[0]);
Jerome Glisse7e71c9e2010-01-17 21:21:41 +01001355 if (obj == NULL) {
1356 dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001357 "can't create framebuffer\n", mode_cmd->handles[0]);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01001358 return ERR_PTR(-ENOENT);
Jerome Glisse7e71c9e2010-01-17 21:21:41 +01001359 }
Dave Airlie38651672010-03-30 05:34:13 +00001360
1361 radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
liu chuanshengf2d68cf2013-01-31 22:13:00 +08001362 if (radeon_fb == NULL) {
1363 drm_gem_object_unreference_unlocked(obj);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01001364 return ERR_PTR(-ENOMEM);
liu chuanshengf2d68cf2013-01-31 22:13:00 +08001365 }
Dave Airlie38651672010-03-30 05:34:13 +00001366
Dave Airlieaaefcd42012-03-06 10:44:40 +00001367 ret = radeon_framebuffer_init(dev, radeon_fb, mode_cmd, obj);
1368 if (ret) {
1369 kfree(radeon_fb);
1370 drm_gem_object_unreference_unlocked(obj);
xueminsub2f4b032013-01-22 22:16:53 +08001371 return ERR_PTR(ret);
Dave Airlieaaefcd42012-03-06 10:44:40 +00001372 }
Dave Airlie38651672010-03-30 05:34:13 +00001373
1374 return &radeon_fb->base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001375}
1376
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001377static void radeon_output_poll_changed(struct drm_device *dev)
1378{
1379 struct radeon_device *rdev = dev->dev_private;
1380 radeon_fb_output_poll_changed(rdev);
1381}
1382
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001383static const struct drm_mode_config_funcs radeon_mode_funcs = {
1384 .fb_create = radeon_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001385 .output_poll_changed = radeon_output_poll_changed
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001386};
1387
Dave Airlie445282d2009-09-09 17:40:54 +10001388static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
1389{ { 0, "driver" },
1390 { 1, "bios" },
1391};
1392
1393static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
1394{ { TV_STD_NTSC, "ntsc" },
1395 { TV_STD_PAL, "pal" },
1396 { TV_STD_PAL_M, "pal-m" },
1397 { TV_STD_PAL_60, "pal-60" },
1398 { TV_STD_NTSC_J, "ntsc-j" },
1399 { TV_STD_SCART_PAL, "scart-pal" },
1400 { TV_STD_PAL_CN, "pal-cn" },
1401 { TV_STD_SECAM, "secam" },
1402};
1403
Alex Deucher5b1714d2010-08-03 19:59:20 -04001404static struct drm_prop_enum_list radeon_underscan_enum_list[] =
1405{ { UNDERSCAN_OFF, "off" },
1406 { UNDERSCAN_ON, "on" },
1407 { UNDERSCAN_AUTO, "auto" },
1408};
1409
Alex Deucher8666c072013-09-03 14:58:44 -04001410static struct drm_prop_enum_list radeon_audio_enum_list[] =
1411{ { RADEON_AUDIO_DISABLE, "off" },
1412 { RADEON_AUDIO_ENABLE, "on" },
1413 { RADEON_AUDIO_AUTO, "auto" },
1414};
1415
Alex Deucher6214bb72013-09-24 17:26:26 -04001416/* XXX support different dither options? spatial, temporal, both, etc. */
1417static struct drm_prop_enum_list radeon_dither_enum_list[] =
1418{ { RADEON_FMT_DITHER_DISABLE, "off" },
1419 { RADEON_FMT_DITHER_ENABLE, "on" },
1420};
1421
Alex Deucherd79766f2009-12-17 19:00:29 -05001422static int radeon_modeset_create_props(struct radeon_device *rdev)
Dave Airlie445282d2009-09-09 17:40:54 +10001423{
Sascha Hauer4a67d392012-02-06 10:58:17 +01001424 int sz;
Dave Airlie445282d2009-09-09 17:40:54 +10001425
1426 if (rdev->is_atom_bios) {
1427 rdev->mode_info.coherent_mode_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001428 drm_property_create_range(rdev->ddev, 0 , "coherent", 0, 1);
Dave Airlie445282d2009-09-09 17:40:54 +10001429 if (!rdev->mode_info.coherent_mode_property)
1430 return -ENOMEM;
Dave Airlie445282d2009-09-09 17:40:54 +10001431 }
1432
1433 if (!ASIC_IS_AVIVO(rdev)) {
1434 sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
1435 rdev->mode_info.tmds_pll_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001436 drm_property_create_enum(rdev->ddev, 0,
1437 "tmds_pll",
1438 radeon_tmds_pll_enum_list, sz);
Dave Airlie445282d2009-09-09 17:40:54 +10001439 }
1440
1441 rdev->mode_info.load_detect_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001442 drm_property_create_range(rdev->ddev, 0, "load detection", 0, 1);
Dave Airlie445282d2009-09-09 17:40:54 +10001443 if (!rdev->mode_info.load_detect_property)
1444 return -ENOMEM;
Dave Airlie445282d2009-09-09 17:40:54 +10001445
1446 drm_mode_create_scaling_mode_property(rdev->ddev);
1447
1448 sz = ARRAY_SIZE(radeon_tv_std_enum_list);
1449 rdev->mode_info.tv_std_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001450 drm_property_create_enum(rdev->ddev, 0,
1451 "tv standard",
1452 radeon_tv_std_enum_list, sz);
Dave Airlie445282d2009-09-09 17:40:54 +10001453
Alex Deucher5b1714d2010-08-03 19:59:20 -04001454 sz = ARRAY_SIZE(radeon_underscan_enum_list);
1455 rdev->mode_info.underscan_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001456 drm_property_create_enum(rdev->ddev, 0,
1457 "underscan",
1458 radeon_underscan_enum_list, sz);
Alex Deucher5b1714d2010-08-03 19:59:20 -04001459
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001460 rdev->mode_info.underscan_hborder_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001461 drm_property_create_range(rdev->ddev, 0,
1462 "underscan hborder", 0, 128);
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001463 if (!rdev->mode_info.underscan_hborder_property)
1464 return -ENOMEM;
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001465
1466 rdev->mode_info.underscan_vborder_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001467 drm_property_create_range(rdev->ddev, 0,
1468 "underscan vborder", 0, 128);
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001469 if (!rdev->mode_info.underscan_vborder_property)
1470 return -ENOMEM;
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001471
Alex Deucher8666c072013-09-03 14:58:44 -04001472 sz = ARRAY_SIZE(radeon_audio_enum_list);
1473 rdev->mode_info.audio_property =
1474 drm_property_create_enum(rdev->ddev, 0,
1475 "audio",
1476 radeon_audio_enum_list, sz);
1477
Alex Deucher6214bb72013-09-24 17:26:26 -04001478 sz = ARRAY_SIZE(radeon_dither_enum_list);
1479 rdev->mode_info.dither_property =
1480 drm_property_create_enum(rdev->ddev, 0,
1481 "dither",
1482 radeon_dither_enum_list, sz);
1483
Dave Airlie445282d2009-09-09 17:40:54 +10001484 return 0;
1485}
1486
Alex Deucherf46c0122010-03-31 00:33:27 -04001487void radeon_update_display_priority(struct radeon_device *rdev)
1488{
1489 /* adjustment options for the display watermarks */
1490 if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
1491 /* set display priority to high for r3xx, rv515 chips
1492 * this avoids flickering due to underflow to the
1493 * display controllers during heavy acceleration.
Alex Deucher45737442010-05-20 11:26:11 -04001494 * Don't force high on rs4xx igp chips as it seems to
1495 * affect the sound card. See kernel bug 15982.
Alex Deucherf46c0122010-03-31 00:33:27 -04001496 */
Alex Deucher45737442010-05-20 11:26:11 -04001497 if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
1498 !(rdev->flags & RADEON_IS_IGP))
Alex Deucherf46c0122010-03-31 00:33:27 -04001499 rdev->disp_priority = 2;
1500 else
1501 rdev->disp_priority = 0;
1502 } else
1503 rdev->disp_priority = radeon_disp_priority;
1504
1505}
1506
Alex Deucher07839862012-05-14 16:52:29 +02001507/*
1508 * Allocate hdmi structs and determine register offsets
1509 */
1510static void radeon_afmt_init(struct radeon_device *rdev)
1511{
1512 int i;
1513
1514 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++)
1515 rdev->mode_info.afmt[i] = NULL;
1516
Alex Deucherb5306022013-07-31 16:51:33 -04001517 if (ASIC_IS_NODCE(rdev)) {
1518 /* nothing to do */
Alex Deucher07839862012-05-14 16:52:29 +02001519 } else if (ASIC_IS_DCE4(rdev)) {
Rafał Miłeckia4d39e62013-08-01 17:29:16 +02001520 static uint32_t eg_offsets[] = {
1521 EVERGREEN_CRTC0_REGISTER_OFFSET,
1522 EVERGREEN_CRTC1_REGISTER_OFFSET,
1523 EVERGREEN_CRTC2_REGISTER_OFFSET,
1524 EVERGREEN_CRTC3_REGISTER_OFFSET,
1525 EVERGREEN_CRTC4_REGISTER_OFFSET,
1526 EVERGREEN_CRTC5_REGISTER_OFFSET,
Alex Deucherb5306022013-07-31 16:51:33 -04001527 0x13830 - 0x7030,
Rafał Miłeckia4d39e62013-08-01 17:29:16 +02001528 };
1529 int num_afmt;
1530
Alex Deucherb5306022013-07-31 16:51:33 -04001531 /* DCE8 has 7 audio blocks tied to DIG encoders */
1532 /* DCE6 has 6 audio blocks tied to DIG encoders */
Alex Deucher07839862012-05-14 16:52:29 +02001533 /* DCE4/5 has 6 audio blocks tied to DIG encoders */
1534 /* DCE4.1 has 2 audio blocks tied to DIG encoders */
Alex Deucherb5306022013-07-31 16:51:33 -04001535 if (ASIC_IS_DCE8(rdev))
1536 num_afmt = 7;
1537 else if (ASIC_IS_DCE6(rdev))
1538 num_afmt = 6;
1539 else if (ASIC_IS_DCE5(rdev))
Rafał Miłeckia4d39e62013-08-01 17:29:16 +02001540 num_afmt = 6;
1541 else if (ASIC_IS_DCE41(rdev))
1542 num_afmt = 2;
1543 else /* DCE4 */
1544 num_afmt = 6;
1545
1546 BUG_ON(num_afmt > ARRAY_SIZE(eg_offsets));
1547 for (i = 0; i < num_afmt; i++) {
1548 rdev->mode_info.afmt[i] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1549 if (rdev->mode_info.afmt[i]) {
1550 rdev->mode_info.afmt[i]->offset = eg_offsets[i];
1551 rdev->mode_info.afmt[i]->id = i;
Alex Deucher07839862012-05-14 16:52:29 +02001552 }
1553 }
1554 } else if (ASIC_IS_DCE3(rdev)) {
1555 /* DCE3.x has 2 audio blocks tied to DIG encoders */
1556 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1557 if (rdev->mode_info.afmt[0]) {
1558 rdev->mode_info.afmt[0]->offset = DCE3_HDMI_OFFSET0;
1559 rdev->mode_info.afmt[0]->id = 0;
1560 }
1561 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1562 if (rdev->mode_info.afmt[1]) {
1563 rdev->mode_info.afmt[1]->offset = DCE3_HDMI_OFFSET1;
1564 rdev->mode_info.afmt[1]->id = 1;
1565 }
1566 } else if (ASIC_IS_DCE2(rdev)) {
1567 /* DCE2 has at least 1 routable audio block */
1568 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1569 if (rdev->mode_info.afmt[0]) {
1570 rdev->mode_info.afmt[0]->offset = DCE2_HDMI_OFFSET0;
1571 rdev->mode_info.afmt[0]->id = 0;
1572 }
1573 /* r6xx has 2 routable audio blocks */
1574 if (rdev->family >= CHIP_R600) {
1575 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1576 if (rdev->mode_info.afmt[1]) {
1577 rdev->mode_info.afmt[1]->offset = DCE2_HDMI_OFFSET1;
1578 rdev->mode_info.afmt[1]->id = 1;
1579 }
1580 }
1581 }
1582}
1583
1584static void radeon_afmt_fini(struct radeon_device *rdev)
1585{
1586 int i;
1587
1588 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++) {
1589 kfree(rdev->mode_info.afmt[i]);
1590 rdev->mode_info.afmt[i] = NULL;
1591 }
1592}
1593
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001594int radeon_modeset_init(struct radeon_device *rdev)
1595{
Alex Deucher18917b62010-02-01 16:02:25 -05001596 int i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001597 int ret;
1598
1599 drm_mode_config_init(rdev->ddev);
1600 rdev->mode_info.mode_config_initialized = true;
1601
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02001602 rdev->ddev->mode_config.funcs = &radeon_mode_funcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001603
Alex Deucher881dd742011-01-06 21:19:14 -05001604 if (ASIC_IS_DCE5(rdev)) {
1605 rdev->ddev->mode_config.max_width = 16384;
1606 rdev->ddev->mode_config.max_height = 16384;
1607 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001608 rdev->ddev->mode_config.max_width = 8192;
1609 rdev->ddev->mode_config.max_height = 8192;
1610 } else {
1611 rdev->ddev->mode_config.max_width = 4096;
1612 rdev->ddev->mode_config.max_height = 4096;
1613 }
1614
Dave Airlie019d96c2011-09-29 16:20:42 +01001615 rdev->ddev->mode_config.preferred_depth = 24;
1616 rdev->ddev->mode_config.prefer_shadow = 1;
1617
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001618 rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
1619
Dave Airlie445282d2009-09-09 17:40:54 +10001620 ret = radeon_modeset_create_props(rdev);
1621 if (ret) {
1622 return ret;
1623 }
Dave Airliedfee5612009-10-02 09:19:09 +10001624
Alex Deucherf376b942010-08-05 21:21:16 -04001625 /* init i2c buses */
1626 radeon_i2c_init(rdev);
1627
Alex Deucher3c537882010-02-05 04:21:19 -05001628 /* check combios for a valid hardcoded EDID - Sun servers */
1629 if (!rdev->is_atom_bios) {
1630 /* check for hardcoded EDID in BIOS */
1631 radeon_combios_check_hardcoded_edid(rdev);
1632 }
1633
Dave Airliedfee5612009-10-02 09:19:09 +10001634 /* allocate crtcs */
Alex Deucher18917b62010-02-01 16:02:25 -05001635 for (i = 0; i < rdev->num_crtc; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001636 radeon_crtc_init(rdev->ddev, i);
1637 }
1638
1639 /* okay we should have all the bios connectors */
1640 ret = radeon_setup_enc_conn(rdev->ddev);
1641 if (!ret) {
1642 return ret;
1643 }
Alex Deucherac89af12011-05-22 13:20:36 -04001644
Alex Deucher3fa47d92012-01-20 14:56:39 -05001645 /* init dig PHYs, disp eng pll */
1646 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001647 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001648 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucher3fa47d92012-01-20 14:56:39 -05001649 }
Alex Deucherac89af12011-05-22 13:20:36 -04001650
Alex Deucherd4877cf2009-12-04 16:56:37 -05001651 /* initialize hpd */
1652 radeon_hpd_init(rdev);
Dave Airlie38651672010-03-30 05:34:13 +00001653
Alex Deucher07839862012-05-14 16:52:29 +02001654 /* setup afmt */
1655 radeon_afmt_init(rdev);
1656
Dave Airlie38651672010-03-30 05:34:13 +00001657 radeon_fbdev_init(rdev);
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001658 drm_kms_helper_poll_init(rdev->ddev);
1659
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001660 if (rdev->pm.dpm_enabled) {
1661 /* do dpm late init */
1662 ret = radeon_pm_late_init(rdev);
1663 if (ret) {
1664 rdev->pm.dpm_enabled = false;
1665 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1666 }
1667 /* set the dpm state for PX since there won't be
1668 * a modeset to call this.
1669 */
1670 radeon_pm_compute_clocks(rdev);
1671 }
1672
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001673 return 0;
1674}
1675
1676void radeon_modeset_fini(struct radeon_device *rdev)
1677{
Dave Airlie38651672010-03-30 05:34:13 +00001678 radeon_fbdev_fini(rdev);
Alex Deucher3c537882010-02-05 04:21:19 -05001679 kfree(rdev->mode_info.bios_hardcoded_edid);
1680
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001681 if (rdev->mode_info.mode_config_initialized) {
Alex Deucher07839862012-05-14 16:52:29 +02001682 radeon_afmt_fini(rdev);
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001683 drm_kms_helper_poll_fini(rdev->ddev);
Alex Deucherd4877cf2009-12-04 16:56:37 -05001684 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001685 drm_mode_config_cleanup(rdev->ddev);
1686 rdev->mode_info.mode_config_initialized = false;
1687 }
Alex Deucherf376b942010-08-05 21:21:16 -04001688 /* free i2c buses */
1689 radeon_i2c_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001690}
1691
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001692static bool is_hdtv_mode(const struct drm_display_mode *mode)
Alex Deucher039ed2d2010-08-20 11:57:19 -04001693{
1694 /* try and guess if this is a tv or a monitor */
1695 if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
1696 (mode->vdisplay == 576) || /* 576p */
1697 (mode->vdisplay == 720) || /* 720p */
1698 (mode->vdisplay == 1080)) /* 1080p */
1699 return true;
1700 else
1701 return false;
1702}
1703
Jerome Glissec93bb852009-07-13 21:04:08 +02001704bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001705 const struct drm_display_mode *mode,
Jerome Glissec93bb852009-07-13 21:04:08 +02001706 struct drm_display_mode *adjusted_mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001707{
Jerome Glissec93bb852009-07-13 21:04:08 +02001708 struct drm_device *dev = crtc->dev;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001709 struct radeon_device *rdev = dev->dev_private;
Jerome Glissec93bb852009-07-13 21:04:08 +02001710 struct drm_encoder *encoder;
1711 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1712 struct radeon_encoder *radeon_encoder;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001713 struct drm_connector *connector;
1714 struct radeon_connector *radeon_connector;
Jerome Glissec93bb852009-07-13 21:04:08 +02001715 bool first = true;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001716 u32 src_v = 1, dst_v = 1;
1717 u32 src_h = 1, dst_h = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001718
Alex Deucher5b1714d2010-08-03 19:59:20 -04001719 radeon_crtc->h_border = 0;
1720 radeon_crtc->v_border = 0;
1721
Jerome Glissec93bb852009-07-13 21:04:08 +02001722 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Jerome Glissec93bb852009-07-13 21:04:08 +02001723 if (encoder->crtc != crtc)
1724 continue;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001725 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5b1714d2010-08-03 19:59:20 -04001726 connector = radeon_get_connector_for_encoder(encoder);
1727 radeon_connector = to_radeon_connector(connector);
1728
Jerome Glissec93bb852009-07-13 21:04:08 +02001729 if (first) {
Alex Deucher80297e82009-11-12 14:55:14 -05001730 /* set scaling */
1731 if (radeon_encoder->rmx_type == RMX_OFF)
1732 radeon_crtc->rmx_type = RMX_OFF;
1733 else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
1734 mode->vdisplay < radeon_encoder->native_mode.vdisplay)
1735 radeon_crtc->rmx_type = radeon_encoder->rmx_type;
1736 else
1737 radeon_crtc->rmx_type = RMX_OFF;
1738 /* copy native mode */
Jerome Glissec93bb852009-07-13 21:04:08 +02001739 memcpy(&radeon_crtc->native_mode,
Alex Deucher80297e82009-11-12 14:55:14 -05001740 &radeon_encoder->native_mode,
Alex Deucherde2103e2009-10-09 15:14:30 -04001741 sizeof(struct drm_display_mode));
Alex Deucherff32a592010-09-07 13:26:39 -04001742 src_v = crtc->mode.vdisplay;
1743 dst_v = radeon_crtc->native_mode.vdisplay;
1744 src_h = crtc->mode.hdisplay;
1745 dst_h = radeon_crtc->native_mode.hdisplay;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001746
1747 /* fix up for overscan on hdmi */
1748 if (ASIC_IS_AVIVO(rdev) &&
Alex Deuchere6db0da2010-09-10 03:19:05 -04001749 (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
Alex Deucher5b1714d2010-08-03 19:59:20 -04001750 ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
1751 ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
Alex Deucher039ed2d2010-08-20 11:57:19 -04001752 drm_detect_hdmi_monitor(radeon_connector->edid) &&
1753 is_hdtv_mode(mode)))) {
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001754 if (radeon_encoder->underscan_hborder != 0)
1755 radeon_crtc->h_border = radeon_encoder->underscan_hborder;
1756 else
1757 radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
1758 if (radeon_encoder->underscan_vborder != 0)
1759 radeon_crtc->v_border = radeon_encoder->underscan_vborder;
1760 else
1761 radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001762 radeon_crtc->rmx_type = RMX_FULL;
1763 src_v = crtc->mode.vdisplay;
1764 dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
1765 src_h = crtc->mode.hdisplay;
1766 dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
1767 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001768 first = false;
1769 } else {
1770 if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
1771 /* WARNING: Right now this can't happen but
1772 * in the future we need to check that scaling
Alex Deucherd65d65b2010-08-03 19:58:49 -04001773 * are consistent across different encoder
Jerome Glissec93bb852009-07-13 21:04:08 +02001774 * (ie all encoder can work with the same
1775 * scaling).
1776 */
Alex Deucherd65d65b2010-08-03 19:58:49 -04001777 DRM_ERROR("Scaling not consistent across encoder.\n");
Jerome Glissec93bb852009-07-13 21:04:08 +02001778 return false;
1779 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001780 }
1781 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001782 if (radeon_crtc->rmx_type != RMX_OFF) {
1783 fixed20_12 a, b;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001784 a.full = dfixed_const(src_v);
1785 b.full = dfixed_const(dst_v);
Ben Skeggs68adac52010-04-28 11:46:42 +10001786 radeon_crtc->vsc.full = dfixed_div(a, b);
Alex Deucherd65d65b2010-08-03 19:58:49 -04001787 a.full = dfixed_const(src_h);
1788 b.full = dfixed_const(dst_h);
Ben Skeggs68adac52010-04-28 11:46:42 +10001789 radeon_crtc->hsc.full = dfixed_div(a, b);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001790 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10001791 radeon_crtc->vsc.full = dfixed_const(1);
1792 radeon_crtc->hsc.full = dfixed_const(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001793 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001794 return true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001795}
Mario Kleiner6383cf72010-10-05 19:57:36 -04001796
1797/*
Mario Kleinerd47abc52013-10-30 05:13:07 +01001798 * Retrieve current video scanout position of crtc on a given gpu, and
1799 * an optional accurate timestamp of when query happened.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001800 *
Mario Kleinerf5a80202010-10-23 04:42:17 +02001801 * \param dev Device to query.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001802 * \param crtc Crtc to query.
Ville Syrjäläabca9e42013-10-28 20:50:48 +02001803 * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0).
Mario Kleiner6383cf72010-10-05 19:57:36 -04001804 * \param *vpos Location where vertical scanout position should be stored.
1805 * \param *hpos Location where horizontal scanout position should go.
Mario Kleinerd47abc52013-10-30 05:13:07 +01001806 * \param *stime Target location for timestamp taken immediately before
1807 * scanout position query. Can be NULL to skip timestamp.
1808 * \param *etime Target location for timestamp taken immediately after
1809 * scanout position query. Can be NULL to skip timestamp.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001810 *
1811 * Returns vpos as a positive number while in active scanout area.
1812 * Returns vpos as a negative number inside vblank, counting the number
1813 * of scanlines to go until end of vblank, e.g., -1 means "one scanline
1814 * until start of active scanout / end of vblank."
1815 *
1816 * \return Flags, or'ed together as follows:
1817 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001818 * DRM_SCANOUTPOS_VALID = Query successful.
Mario Kleinerf5a80202010-10-23 04:42:17 +02001819 * DRM_SCANOUTPOS_INVBL = Inside vblank.
1820 * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
Mario Kleiner6383cf72010-10-05 19:57:36 -04001821 * this flag means that returned position may be offset by a constant but
1822 * unknown small number of scanlines wrt. real scanout position.
1823 *
1824 */
Ville Syrjäläabca9e42013-10-28 20:50:48 +02001825int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc, unsigned int flags,
1826 int *vpos, int *hpos, ktime_t *stime, ktime_t *etime)
Mario Kleiner6383cf72010-10-05 19:57:36 -04001827{
1828 u32 stat_crtc = 0, vbl = 0, position = 0;
1829 int vbl_start, vbl_end, vtotal, ret = 0;
1830 bool in_vbl = true;
1831
Mario Kleinerf5a80202010-10-23 04:42:17 +02001832 struct radeon_device *rdev = dev->dev_private;
1833
Mario Kleinerd47abc52013-10-30 05:13:07 +01001834 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1835
1836 /* Get optional system timestamp before query. */
1837 if (stime)
1838 *stime = ktime_get();
1839
Mario Kleiner6383cf72010-10-05 19:57:36 -04001840 if (ASIC_IS_DCE4(rdev)) {
1841 if (crtc == 0) {
1842 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1843 EVERGREEN_CRTC0_REGISTER_OFFSET);
1844 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1845 EVERGREEN_CRTC0_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001846 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001847 }
1848 if (crtc == 1) {
1849 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1850 EVERGREEN_CRTC1_REGISTER_OFFSET);
1851 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1852 EVERGREEN_CRTC1_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001853 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001854 }
1855 if (crtc == 2) {
1856 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1857 EVERGREEN_CRTC2_REGISTER_OFFSET);
1858 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1859 EVERGREEN_CRTC2_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001860 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001861 }
1862 if (crtc == 3) {
1863 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1864 EVERGREEN_CRTC3_REGISTER_OFFSET);
1865 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1866 EVERGREEN_CRTC3_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001867 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001868 }
1869 if (crtc == 4) {
1870 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1871 EVERGREEN_CRTC4_REGISTER_OFFSET);
1872 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1873 EVERGREEN_CRTC4_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001874 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001875 }
1876 if (crtc == 5) {
1877 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1878 EVERGREEN_CRTC5_REGISTER_OFFSET);
1879 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1880 EVERGREEN_CRTC5_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001881 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001882 }
1883 } else if (ASIC_IS_AVIVO(rdev)) {
1884 if (crtc == 0) {
1885 vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END);
1886 position = RREG32(AVIVO_D1CRTC_STATUS_POSITION);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001887 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001888 }
1889 if (crtc == 1) {
1890 vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END);
1891 position = RREG32(AVIVO_D2CRTC_STATUS_POSITION);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001892 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001893 }
1894 } else {
1895 /* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */
1896 if (crtc == 0) {
1897 /* Assume vbl_end == 0, get vbl_start from
1898 * upper 16 bits.
1899 */
1900 vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) &
1901 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1902 /* Only retrieve vpos from upper 16 bits, set hpos == 0. */
1903 position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1904 stat_crtc = RREG32(RADEON_CRTC_STATUS);
1905 if (!(stat_crtc & 1))
1906 in_vbl = false;
1907
Mario Kleinerf5a80202010-10-23 04:42:17 +02001908 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001909 }
1910 if (crtc == 1) {
1911 vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) &
1912 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1913 position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1914 stat_crtc = RREG32(RADEON_CRTC2_STATUS);
1915 if (!(stat_crtc & 1))
1916 in_vbl = false;
1917
Mario Kleinerf5a80202010-10-23 04:42:17 +02001918 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001919 }
1920 }
1921
Mario Kleinerd47abc52013-10-30 05:13:07 +01001922 /* Get optional system timestamp after query. */
1923 if (etime)
1924 *etime = ktime_get();
1925
1926 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1927
Mario Kleiner6383cf72010-10-05 19:57:36 -04001928 /* Decode into vertical and horizontal scanout position. */
1929 *vpos = position & 0x1fff;
1930 *hpos = (position >> 16) & 0x1fff;
1931
1932 /* Valid vblank area boundaries from gpu retrieved? */
1933 if (vbl > 0) {
1934 /* Yes: Decode. */
Mario Kleinerf5a80202010-10-23 04:42:17 +02001935 ret |= DRM_SCANOUTPOS_ACCURATE;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001936 vbl_start = vbl & 0x1fff;
1937 vbl_end = (vbl >> 16) & 0x1fff;
1938 }
1939 else {
1940 /* No: Fake something reasonable which gives at least ok results. */
Mario Kleinerf5a80202010-10-23 04:42:17 +02001941 vbl_start = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vdisplay;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001942 vbl_end = 0;
1943 }
1944
1945 /* Test scanout position against vblank region. */
1946 if ((*vpos < vbl_start) && (*vpos >= vbl_end))
1947 in_vbl = false;
1948
1949 /* Check if inside vblank area and apply corrective offsets:
1950 * vpos will then be >=0 in video scanout area, but negative
1951 * within vblank area, counting down the number of lines until
1952 * start of scanout.
1953 */
1954
1955 /* Inside "upper part" of vblank area? Apply corrective offset if so: */
1956 if (in_vbl && (*vpos >= vbl_start)) {
Mario Kleinerf5a80202010-10-23 04:42:17 +02001957 vtotal = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vtotal;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001958 *vpos = *vpos - vtotal;
1959 }
1960
1961 /* Correct for shifted end of vbl at vbl_end. */
1962 *vpos = *vpos - vbl_end;
1963
1964 /* In vblank? */
1965 if (in_vbl)
Mario Kleinerf5a80202010-10-23 04:42:17 +02001966 ret |= DRM_SCANOUTPOS_INVBL;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001967
Ville Syrjälä8072bfa2013-10-28 21:22:52 +02001968 /* Is vpos outside nominal vblank area, but less than
1969 * 1/100 of a frame height away from start of vblank?
1970 * If so, assume this isn't a massively delayed vblank
1971 * interrupt, but a vblank interrupt that fired a few
1972 * microseconds before true start of vblank. Compensate
1973 * by adding a full frame duration to the final timestamp.
1974 * Happens, e.g., on ATI R500, R600.
1975 *
1976 * We only do this if DRM_CALLED_FROM_VBLIRQ.
1977 */
1978 if ((flags & DRM_CALLED_FROM_VBLIRQ) && !in_vbl) {
1979 vbl_start = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vdisplay;
1980 vtotal = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vtotal;
1981
1982 if (vbl_start - *vpos < vtotal / 100) {
1983 *vpos -= vtotal;
1984
1985 /* Signal this correction as "applied". */
1986 ret |= 0x8;
1987 }
1988 }
1989
Mario Kleiner6383cf72010-10-05 19:57:36 -04001990 return ret;
1991}