blob: 816d104ca4da94adadef8dcafb68e92c39a34bb6 [file] [log] [blame]
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001/*
2 * Copyright (C) 2011-2013 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
Andy Yanb21f4b62014-12-05 14:26:31 +08009 * Designware High-Definition Multimedia Interface (HDMI) driver
Fabio Estevam9aaf8802013-11-29 08:46:32 -020010 *
11 * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
12 */
Andy Yanb21f4b62014-12-05 14:26:31 +080013#include <linux/module.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020014#include <linux/irq.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
Sachin Kamat5a819ed2014-01-28 10:33:16 +053018#include <linux/hdmi.h>
Russell King6bcf4952015-02-02 11:01:08 +000019#include <linux/mutex.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020020#include <linux/of_device.h>
21
Andy Yan3d1b35a2014-12-05 14:25:05 +080022#include <drm/drm_of.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020023#include <drm/drmP.h>
24#include <drm/drm_crtc_helper.h>
25#include <drm/drm_edid.h>
26#include <drm/drm_encoder_slave.h>
Andy Yanb21f4b62014-12-05 14:26:31 +080027#include <drm/bridge/dw_hdmi.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020028
Andy Yanb21f4b62014-12-05 14:26:31 +080029#include "dw_hdmi.h"
Fabio Estevam9aaf8802013-11-29 08:46:32 -020030
31#define HDMI_EDID_LEN 512
32
33#define RGB 0
34#define YCBCR444 1
35#define YCBCR422_16BITS 2
36#define YCBCR422_8BITS 3
37#define XVYCC444 4
38
39enum hdmi_datamap {
40 RGB444_8B = 0x01,
41 RGB444_10B = 0x03,
42 RGB444_12B = 0x05,
43 RGB444_16B = 0x07,
44 YCbCr444_8B = 0x09,
45 YCbCr444_10B = 0x0B,
46 YCbCr444_12B = 0x0D,
47 YCbCr444_16B = 0x0F,
48 YCbCr422_8B = 0x16,
49 YCbCr422_10B = 0x14,
50 YCbCr422_12B = 0x12,
51};
52
Fabio Estevam9aaf8802013-11-29 08:46:32 -020053static const u16 csc_coeff_default[3][4] = {
54 { 0x2000, 0x0000, 0x0000, 0x0000 },
55 { 0x0000, 0x2000, 0x0000, 0x0000 },
56 { 0x0000, 0x0000, 0x2000, 0x0000 }
57};
58
59static const u16 csc_coeff_rgb_out_eitu601[3][4] = {
60 { 0x2000, 0x6926, 0x74fd, 0x010e },
61 { 0x2000, 0x2cdd, 0x0000, 0x7e9a },
62 { 0x2000, 0x0000, 0x38b4, 0x7e3b }
63};
64
65static const u16 csc_coeff_rgb_out_eitu709[3][4] = {
66 { 0x2000, 0x7106, 0x7a02, 0x00a7 },
67 { 0x2000, 0x3264, 0x0000, 0x7e6d },
68 { 0x2000, 0x0000, 0x3b61, 0x7e25 }
69};
70
71static const u16 csc_coeff_rgb_in_eitu601[3][4] = {
72 { 0x2591, 0x1322, 0x074b, 0x0000 },
73 { 0x6535, 0x2000, 0x7acc, 0x0200 },
74 { 0x6acd, 0x7534, 0x2000, 0x0200 }
75};
76
77static const u16 csc_coeff_rgb_in_eitu709[3][4] = {
78 { 0x2dc5, 0x0d9b, 0x049e, 0x0000 },
79 { 0x62f0, 0x2000, 0x7d11, 0x0200 },
80 { 0x6756, 0x78ab, 0x2000, 0x0200 }
81};
82
83struct hdmi_vmode {
84 bool mdvi;
85 bool mhsyncpolarity;
86 bool mvsyncpolarity;
87 bool minterlaced;
88 bool mdataenablepolarity;
89
90 unsigned int mpixelclock;
91 unsigned int mpixelrepetitioninput;
92 unsigned int mpixelrepetitionoutput;
93};
94
95struct hdmi_data_info {
96 unsigned int enc_in_format;
97 unsigned int enc_out_format;
98 unsigned int enc_color_depth;
99 unsigned int colorimetry;
100 unsigned int pix_repet_factor;
101 unsigned int hdcp_enable;
102 struct hdmi_vmode video_mode;
103};
104
Andy Yanb21f4b62014-12-05 14:26:31 +0800105struct dw_hdmi {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200106 struct drm_connector connector;
Andy Yan3d1b35a2014-12-05 14:25:05 +0800107 struct drm_encoder *encoder;
108 struct drm_bridge *bridge;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200109
Andy Yanb21f4b62014-12-05 14:26:31 +0800110 enum dw_hdmi_devtype dev_type;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200111 struct device *dev;
112 struct clk *isfr_clk;
113 struct clk *iahb_clk;
114
115 struct hdmi_data_info hdmi_data;
Andy Yanb21f4b62014-12-05 14:26:31 +0800116 const struct dw_hdmi_plat_data *plat_data;
117
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200118 int vic;
119
120 u8 edid[HDMI_EDID_LEN];
121 bool cable_plugin;
122
123 bool phy_enabled;
124 struct drm_display_mode previous_mode;
125
126 struct regmap *regmap;
127 struct i2c_adapter *ddc;
128 void __iomem *regs;
129
Russell King6bcf4952015-02-02 11:01:08 +0000130 struct mutex audio_mutex;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200131 unsigned int sample_rate;
132 int ratio;
Andy Yan0cd9d142014-12-05 14:28:24 +0800133
134 void (*write)(struct dw_hdmi *hdmi, u8 val, int offset);
135 u8 (*read)(struct dw_hdmi *hdmi, int offset);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200136};
137
Andy Yan0cd9d142014-12-05 14:28:24 +0800138static void dw_hdmi_writel(struct dw_hdmi *hdmi, u8 val, int offset)
139{
140 writel(val, hdmi->regs + (offset << 2));
141}
142
143static u8 dw_hdmi_readl(struct dw_hdmi *hdmi, int offset)
144{
145 return readl(hdmi->regs + (offset << 2));
146}
147
148static void dw_hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200149{
150 writeb(val, hdmi->regs + offset);
151}
152
Andy Yan0cd9d142014-12-05 14:28:24 +0800153static u8 dw_hdmi_readb(struct dw_hdmi *hdmi, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200154{
155 return readb(hdmi->regs + offset);
156}
157
Andy Yan0cd9d142014-12-05 14:28:24 +0800158static inline void hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
159{
160 hdmi->write(hdmi, val, offset);
161}
162
163static inline u8 hdmi_readb(struct dw_hdmi *hdmi, int offset)
164{
165 return hdmi->read(hdmi, offset);
166}
167
Andy Yanb21f4b62014-12-05 14:26:31 +0800168static void hdmi_modb(struct dw_hdmi *hdmi, u8 data, u8 mask, unsigned reg)
Russell King812bc612013-11-04 12:42:02 +0000169{
170 u8 val = hdmi_readb(hdmi, reg) & ~mask;
Fabio Estevamb44ab1b2014-04-28 08:01:07 -0300171
Russell King812bc612013-11-04 12:42:02 +0000172 val |= data & mask;
173 hdmi_writeb(hdmi, val, reg);
174}
175
Andy Yanb21f4b62014-12-05 14:26:31 +0800176static void hdmi_mask_writeb(struct dw_hdmi *hdmi, u8 data, unsigned int reg,
Andy Yanb5878332014-12-05 14:23:52 +0800177 u8 shift, u8 mask)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200178{
Russell King812bc612013-11-04 12:42:02 +0000179 hdmi_modb(hdmi, data << shift, mask, reg);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200180}
181
Russell King351e1352015-01-31 14:50:23 +0000182static void hdmi_set_cts_n(struct dw_hdmi *hdmi, unsigned int cts,
183 unsigned int n)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200184{
Russell King622494a2015-02-02 10:55:38 +0000185 /* Must be set/cleared first */
186 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200187
188 /* nshift factor = 0 */
Russell King812bc612013-11-04 12:42:02 +0000189 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_N_SHIFT_MASK, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200190
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200191 hdmi_writeb(hdmi, ((cts >> 16) & HDMI_AUD_CTS3_AUDCTS19_16_MASK) |
192 HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Russell King622494a2015-02-02 10:55:38 +0000193 hdmi_writeb(hdmi, (cts >> 8) & 0xff, HDMI_AUD_CTS2);
194 hdmi_writeb(hdmi, cts & 0xff, HDMI_AUD_CTS1);
195
196 hdmi_writeb(hdmi, (n >> 16) & 0x0f, HDMI_AUD_N3);
197 hdmi_writeb(hdmi, (n >> 8) & 0xff, HDMI_AUD_N2);
198 hdmi_writeb(hdmi, n & 0xff, HDMI_AUD_N1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200199}
200
201static unsigned int hdmi_compute_n(unsigned int freq, unsigned long pixel_clk,
202 unsigned int ratio)
203{
204 unsigned int n = (128 * freq) / 1000;
205
206 switch (freq) {
207 case 32000:
208 if (pixel_clk == 25170000)
209 n = (ratio == 150) ? 9152 : 4576;
210 else if (pixel_clk == 27020000)
211 n = (ratio == 150) ? 8192 : 4096;
212 else if (pixel_clk == 74170000 || pixel_clk == 148350000)
213 n = 11648;
214 else
215 n = 4096;
216 break;
217
218 case 44100:
219 if (pixel_clk == 25170000)
220 n = 7007;
221 else if (pixel_clk == 74170000)
222 n = 17836;
223 else if (pixel_clk == 148350000)
224 n = (ratio == 150) ? 17836 : 8918;
225 else
226 n = 6272;
227 break;
228
229 case 48000:
230 if (pixel_clk == 25170000)
231 n = (ratio == 150) ? 9152 : 6864;
232 else if (pixel_clk == 27020000)
233 n = (ratio == 150) ? 8192 : 6144;
234 else if (pixel_clk == 74170000)
235 n = 11648;
236 else if (pixel_clk == 148350000)
237 n = (ratio == 150) ? 11648 : 5824;
238 else
239 n = 6144;
240 break;
241
242 case 88200:
243 n = hdmi_compute_n(44100, pixel_clk, ratio) * 2;
244 break;
245
246 case 96000:
247 n = hdmi_compute_n(48000, pixel_clk, ratio) * 2;
248 break;
249
250 case 176400:
251 n = hdmi_compute_n(44100, pixel_clk, ratio) * 4;
252 break;
253
254 case 192000:
255 n = hdmi_compute_n(48000, pixel_clk, ratio) * 4;
256 break;
257
258 default:
259 break;
260 }
261
262 return n;
263}
264
265static unsigned int hdmi_compute_cts(unsigned int freq, unsigned long pixel_clk,
266 unsigned int ratio)
267{
268 unsigned int cts = 0;
269
270 pr_debug("%s: freq: %d pixel_clk: %ld ratio: %d\n", __func__, freq,
271 pixel_clk, ratio);
272
273 switch (freq) {
274 case 32000:
275 if (pixel_clk == 297000000) {
276 cts = 222750;
277 break;
278 }
279 case 48000:
280 case 96000:
281 case 192000:
282 switch (pixel_clk) {
283 case 25200000:
284 case 27000000:
285 case 54000000:
286 case 74250000:
287 case 148500000:
288 cts = pixel_clk / 1000;
289 break;
290 case 297000000:
291 cts = 247500;
292 break;
293 /*
294 * All other TMDS clocks are not supported by
295 * DWC_hdmi_tx. The TMDS clocks divided or
296 * multiplied by 1,001 coefficients are not
297 * supported.
298 */
299 default:
300 break;
301 }
302 break;
303 case 44100:
304 case 88200:
305 case 176400:
306 switch (pixel_clk) {
307 case 25200000:
308 cts = 28000;
309 break;
310 case 27000000:
311 cts = 30000;
312 break;
313 case 54000000:
314 cts = 60000;
315 break;
316 case 74250000:
317 cts = 82500;
318 break;
319 case 148500000:
320 cts = 165000;
321 break;
322 case 297000000:
323 cts = 247500;
324 break;
325 default:
326 break;
327 }
328 break;
329 default:
330 break;
331 }
332 if (ratio == 100)
333 return cts;
Catalina Mocanu7557b6e2014-09-24 14:27:36 -0700334 return (cts * ratio) / 100;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200335}
336
Andy Yanb21f4b62014-12-05 14:26:31 +0800337static void hdmi_set_clk_regenerator(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800338 unsigned long pixel_clk)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200339{
340 unsigned int clk_n, clk_cts;
341
Russell King40678382013-11-07 15:35:06 +0000342 clk_n = hdmi_compute_n(hdmi->sample_rate, pixel_clk,
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200343 hdmi->ratio);
Russell King40678382013-11-07 15:35:06 +0000344 clk_cts = hdmi_compute_cts(hdmi->sample_rate, pixel_clk,
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200345 hdmi->ratio);
346
347 if (!clk_cts) {
348 dev_dbg(hdmi->dev, "%s: pixel clock not supported: %lu\n",
Andy Yanb5878332014-12-05 14:23:52 +0800349 __func__, pixel_clk);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200350 return;
351 }
352
353 dev_dbg(hdmi->dev, "%s: samplerate=%d ratio=%d pixelclk=%lu N=%d cts=%d\n",
354 __func__, hdmi->sample_rate, hdmi->ratio,
Russell King40678382013-11-07 15:35:06 +0000355 pixel_clk, clk_n, clk_cts);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200356
Russell King351e1352015-01-31 14:50:23 +0000357 hdmi_set_cts_n(hdmi, clk_cts, clk_n);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200358}
359
Andy Yanb21f4b62014-12-05 14:26:31 +0800360static void hdmi_init_clk_regenerator(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200361{
Russell King6bcf4952015-02-02 11:01:08 +0000362 mutex_lock(&hdmi->audio_mutex);
Russell King40678382013-11-07 15:35:06 +0000363 hdmi_set_clk_regenerator(hdmi, 74250000);
Russell King6bcf4952015-02-02 11:01:08 +0000364 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200365}
366
Andy Yanb21f4b62014-12-05 14:26:31 +0800367static void hdmi_clk_regenerator_update_pixel_clock(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200368{
Russell King6bcf4952015-02-02 11:01:08 +0000369 mutex_lock(&hdmi->audio_mutex);
Russell King40678382013-11-07 15:35:06 +0000370 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock);
Russell King6bcf4952015-02-02 11:01:08 +0000371 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200372}
373
374/*
375 * this submodule is responsible for the video data synchronization.
376 * for example, for RGB 4:4:4 input, the data map is defined as
377 * pin{47~40} <==> R[7:0]
378 * pin{31~24} <==> G[7:0]
379 * pin{15~8} <==> B[7:0]
380 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800381static void hdmi_video_sample(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200382{
383 int color_format = 0;
384 u8 val;
385
386 if (hdmi->hdmi_data.enc_in_format == RGB) {
387 if (hdmi->hdmi_data.enc_color_depth == 8)
388 color_format = 0x01;
389 else if (hdmi->hdmi_data.enc_color_depth == 10)
390 color_format = 0x03;
391 else if (hdmi->hdmi_data.enc_color_depth == 12)
392 color_format = 0x05;
393 else if (hdmi->hdmi_data.enc_color_depth == 16)
394 color_format = 0x07;
395 else
396 return;
397 } else if (hdmi->hdmi_data.enc_in_format == YCBCR444) {
398 if (hdmi->hdmi_data.enc_color_depth == 8)
399 color_format = 0x09;
400 else if (hdmi->hdmi_data.enc_color_depth == 10)
401 color_format = 0x0B;
402 else if (hdmi->hdmi_data.enc_color_depth == 12)
403 color_format = 0x0D;
404 else if (hdmi->hdmi_data.enc_color_depth == 16)
405 color_format = 0x0F;
406 else
407 return;
408 } else if (hdmi->hdmi_data.enc_in_format == YCBCR422_8BITS) {
409 if (hdmi->hdmi_data.enc_color_depth == 8)
410 color_format = 0x16;
411 else if (hdmi->hdmi_data.enc_color_depth == 10)
412 color_format = 0x14;
413 else if (hdmi->hdmi_data.enc_color_depth == 12)
414 color_format = 0x12;
415 else
416 return;
417 }
418
419 val = HDMI_TX_INVID0_INTERNAL_DE_GENERATOR_DISABLE |
420 ((color_format << HDMI_TX_INVID0_VIDEO_MAPPING_OFFSET) &
421 HDMI_TX_INVID0_VIDEO_MAPPING_MASK);
422 hdmi_writeb(hdmi, val, HDMI_TX_INVID0);
423
424 /* Enable TX stuffing: When DE is inactive, fix the output data to 0 */
425 val = HDMI_TX_INSTUFFING_BDBDATA_STUFFING_ENABLE |
426 HDMI_TX_INSTUFFING_RCRDATA_STUFFING_ENABLE |
427 HDMI_TX_INSTUFFING_GYDATA_STUFFING_ENABLE;
428 hdmi_writeb(hdmi, val, HDMI_TX_INSTUFFING);
429 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA0);
430 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA1);
431 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA0);
432 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA1);
433 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA0);
434 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA1);
435}
436
Andy Yanb21f4b62014-12-05 14:26:31 +0800437static int is_color_space_conversion(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200438{
Fabio Estevamba92b222014-02-06 10:12:03 -0200439 return hdmi->hdmi_data.enc_in_format != hdmi->hdmi_data.enc_out_format;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200440}
441
Andy Yanb21f4b62014-12-05 14:26:31 +0800442static int is_color_space_decimation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200443{
Fabio Estevamba92b222014-02-06 10:12:03 -0200444 if (hdmi->hdmi_data.enc_out_format != YCBCR422_8BITS)
445 return 0;
446 if (hdmi->hdmi_data.enc_in_format == RGB ||
447 hdmi->hdmi_data.enc_in_format == YCBCR444)
448 return 1;
449 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200450}
451
Andy Yanb21f4b62014-12-05 14:26:31 +0800452static int is_color_space_interpolation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200453{
Fabio Estevamba92b222014-02-06 10:12:03 -0200454 if (hdmi->hdmi_data.enc_in_format != YCBCR422_8BITS)
455 return 0;
456 if (hdmi->hdmi_data.enc_out_format == RGB ||
457 hdmi->hdmi_data.enc_out_format == YCBCR444)
458 return 1;
459 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200460}
461
Andy Yanb21f4b62014-12-05 14:26:31 +0800462static void dw_hdmi_update_csc_coeffs(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200463{
464 const u16 (*csc_coeff)[3][4] = &csc_coeff_default;
Russell Kingc082f9d2013-11-04 12:10:40 +0000465 unsigned i;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200466 u32 csc_scale = 1;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200467
468 if (is_color_space_conversion(hdmi)) {
469 if (hdmi->hdmi_data.enc_out_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200470 if (hdmi->hdmi_data.colorimetry ==
471 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200472 csc_coeff = &csc_coeff_rgb_out_eitu601;
473 else
474 csc_coeff = &csc_coeff_rgb_out_eitu709;
475 } else if (hdmi->hdmi_data.enc_in_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200476 if (hdmi->hdmi_data.colorimetry ==
477 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200478 csc_coeff = &csc_coeff_rgb_in_eitu601;
479 else
480 csc_coeff = &csc_coeff_rgb_in_eitu709;
481 csc_scale = 0;
482 }
483 }
484
Russell Kingc082f9d2013-11-04 12:10:40 +0000485 /* The CSC registers are sequential, alternating MSB then LSB */
486 for (i = 0; i < ARRAY_SIZE(csc_coeff_default[0]); i++) {
487 u16 coeff_a = (*csc_coeff)[0][i];
488 u16 coeff_b = (*csc_coeff)[1][i];
489 u16 coeff_c = (*csc_coeff)[2][i];
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200490
Andy Yanb5878332014-12-05 14:23:52 +0800491 hdmi_writeb(hdmi, coeff_a & 0xff, HDMI_CSC_COEF_A1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000492 hdmi_writeb(hdmi, coeff_a >> 8, HDMI_CSC_COEF_A1_MSB + i * 2);
493 hdmi_writeb(hdmi, coeff_b & 0xff, HDMI_CSC_COEF_B1_LSB + i * 2);
494 hdmi_writeb(hdmi, coeff_b >> 8, HDMI_CSC_COEF_B1_MSB + i * 2);
Andy Yanb5878332014-12-05 14:23:52 +0800495 hdmi_writeb(hdmi, coeff_c & 0xff, HDMI_CSC_COEF_C1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000496 hdmi_writeb(hdmi, coeff_c >> 8, HDMI_CSC_COEF_C1_MSB + i * 2);
497 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200498
Russell King812bc612013-11-04 12:42:02 +0000499 hdmi_modb(hdmi, csc_scale, HDMI_CSC_SCALE_CSCSCALE_MASK,
500 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200501}
502
Andy Yanb21f4b62014-12-05 14:26:31 +0800503static void hdmi_video_csc(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200504{
505 int color_depth = 0;
506 int interpolation = HDMI_CSC_CFG_INTMODE_DISABLE;
507 int decimation = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200508
509 /* YCC422 interpolation to 444 mode */
510 if (is_color_space_interpolation(hdmi))
511 interpolation = HDMI_CSC_CFG_INTMODE_CHROMA_INT_FORMULA1;
512 else if (is_color_space_decimation(hdmi))
513 decimation = HDMI_CSC_CFG_DECMODE_CHROMA_INT_FORMULA3;
514
515 if (hdmi->hdmi_data.enc_color_depth == 8)
516 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_24BPP;
517 else if (hdmi->hdmi_data.enc_color_depth == 10)
518 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_30BPP;
519 else if (hdmi->hdmi_data.enc_color_depth == 12)
520 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_36BPP;
521 else if (hdmi->hdmi_data.enc_color_depth == 16)
522 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_48BPP;
523 else
524 return;
525
526 /* Configure the CSC registers */
527 hdmi_writeb(hdmi, interpolation | decimation, HDMI_CSC_CFG);
Russell King812bc612013-11-04 12:42:02 +0000528 hdmi_modb(hdmi, color_depth, HDMI_CSC_SCALE_CSC_COLORDE_PTH_MASK,
529 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200530
Andy Yanb21f4b62014-12-05 14:26:31 +0800531 dw_hdmi_update_csc_coeffs(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200532}
533
534/*
535 * HDMI video packetizer is used to packetize the data.
536 * for example, if input is YCC422 mode or repeater is used,
537 * data should be repacked this module can be bypassed.
538 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800539static void hdmi_video_packetize(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200540{
541 unsigned int color_depth = 0;
542 unsigned int remap_size = HDMI_VP_REMAP_YCC422_16bit;
543 unsigned int output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_PP;
544 struct hdmi_data_info *hdmi_data = &hdmi->hdmi_data;
Russell Kingbebdf662013-11-04 12:55:30 +0000545 u8 val, vp_conf;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200546
Andy Yanb5878332014-12-05 14:23:52 +0800547 if (hdmi_data->enc_out_format == RGB ||
548 hdmi_data->enc_out_format == YCBCR444) {
549 if (!hdmi_data->enc_color_depth) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200550 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800551 } else if (hdmi_data->enc_color_depth == 8) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200552 color_depth = 4;
553 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800554 } else if (hdmi_data->enc_color_depth == 10) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200555 color_depth = 5;
Andy Yanb5878332014-12-05 14:23:52 +0800556 } else if (hdmi_data->enc_color_depth == 12) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200557 color_depth = 6;
Andy Yanb5878332014-12-05 14:23:52 +0800558 } else if (hdmi_data->enc_color_depth == 16) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200559 color_depth = 7;
Andy Yanb5878332014-12-05 14:23:52 +0800560 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200561 return;
Andy Yanb5878332014-12-05 14:23:52 +0800562 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200563 } else if (hdmi_data->enc_out_format == YCBCR422_8BITS) {
564 if (!hdmi_data->enc_color_depth ||
565 hdmi_data->enc_color_depth == 8)
566 remap_size = HDMI_VP_REMAP_YCC422_16bit;
567 else if (hdmi_data->enc_color_depth == 10)
568 remap_size = HDMI_VP_REMAP_YCC422_20bit;
569 else if (hdmi_data->enc_color_depth == 12)
570 remap_size = HDMI_VP_REMAP_YCC422_24bit;
571 else
572 return;
573 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422;
Andy Yanb5878332014-12-05 14:23:52 +0800574 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200575 return;
Andy Yanb5878332014-12-05 14:23:52 +0800576 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200577
578 /* set the packetizer registers */
579 val = ((color_depth << HDMI_VP_PR_CD_COLOR_DEPTH_OFFSET) &
580 HDMI_VP_PR_CD_COLOR_DEPTH_MASK) |
581 ((hdmi_data->pix_repet_factor <<
582 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_OFFSET) &
583 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_MASK);
584 hdmi_writeb(hdmi, val, HDMI_VP_PR_CD);
585
Russell King812bc612013-11-04 12:42:02 +0000586 hdmi_modb(hdmi, HDMI_VP_STUFF_PR_STUFFING_STUFFING_MODE,
587 HDMI_VP_STUFF_PR_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200588
589 /* Data from pixel repeater block */
590 if (hdmi_data->pix_repet_factor > 1) {
Russell Kingbebdf662013-11-04 12:55:30 +0000591 vp_conf = HDMI_VP_CONF_PR_EN_ENABLE |
592 HDMI_VP_CONF_BYPASS_SELECT_PIX_REPEATER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200593 } else { /* data from packetizer block */
Russell Kingbebdf662013-11-04 12:55:30 +0000594 vp_conf = HDMI_VP_CONF_PR_EN_DISABLE |
595 HDMI_VP_CONF_BYPASS_SELECT_VID_PACKETIZER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200596 }
597
Russell Kingbebdf662013-11-04 12:55:30 +0000598 hdmi_modb(hdmi, vp_conf,
599 HDMI_VP_CONF_PR_EN_MASK |
600 HDMI_VP_CONF_BYPASS_SELECT_MASK, HDMI_VP_CONF);
601
Russell King812bc612013-11-04 12:42:02 +0000602 hdmi_modb(hdmi, 1 << HDMI_VP_STUFF_IDEFAULT_PHASE_OFFSET,
603 HDMI_VP_STUFF_IDEFAULT_PHASE_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200604
605 hdmi_writeb(hdmi, remap_size, HDMI_VP_REMAP);
606
607 if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_PP) {
Russell Kingbebdf662013-11-04 12:55:30 +0000608 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
609 HDMI_VP_CONF_PP_EN_ENABLE |
610 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200611 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422) {
Russell Kingbebdf662013-11-04 12:55:30 +0000612 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
613 HDMI_VP_CONF_PP_EN_DISABLE |
614 HDMI_VP_CONF_YCC422_EN_ENABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200615 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS) {
Russell Kingbebdf662013-11-04 12:55:30 +0000616 vp_conf = HDMI_VP_CONF_BYPASS_EN_ENABLE |
617 HDMI_VP_CONF_PP_EN_DISABLE |
618 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200619 } else {
620 return;
621 }
622
Russell Kingbebdf662013-11-04 12:55:30 +0000623 hdmi_modb(hdmi, vp_conf,
624 HDMI_VP_CONF_BYPASS_EN_MASK | HDMI_VP_CONF_PP_EN_ENMASK |
625 HDMI_VP_CONF_YCC422_EN_MASK, HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200626
Russell King812bc612013-11-04 12:42:02 +0000627 hdmi_modb(hdmi, HDMI_VP_STUFF_PP_STUFFING_STUFFING_MODE |
628 HDMI_VP_STUFF_YCC422_STUFFING_STUFFING_MODE,
629 HDMI_VP_STUFF_PP_STUFFING_MASK |
630 HDMI_VP_STUFF_YCC422_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200631
Russell King812bc612013-11-04 12:42:02 +0000632 hdmi_modb(hdmi, output_select, HDMI_VP_CONF_OUTPUT_SELECTOR_MASK,
633 HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200634}
635
Andy Yanb21f4b62014-12-05 14:26:31 +0800636static inline void hdmi_phy_test_clear(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800637 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200638{
Russell King812bc612013-11-04 12:42:02 +0000639 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLR_OFFSET,
640 HDMI_PHY_TST0_TSTCLR_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200641}
642
Andy Yanb21f4b62014-12-05 14:26:31 +0800643static inline void hdmi_phy_test_enable(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800644 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200645{
Russell King812bc612013-11-04 12:42:02 +0000646 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTEN_OFFSET,
647 HDMI_PHY_TST0_TSTEN_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200648}
649
Andy Yanb21f4b62014-12-05 14:26:31 +0800650static inline void hdmi_phy_test_clock(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800651 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200652{
Russell King812bc612013-11-04 12:42:02 +0000653 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLK_OFFSET,
654 HDMI_PHY_TST0_TSTCLK_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200655}
656
Andy Yanb21f4b62014-12-05 14:26:31 +0800657static inline void hdmi_phy_test_din(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800658 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200659{
660 hdmi_writeb(hdmi, bit, HDMI_PHY_TST1);
661}
662
Andy Yanb21f4b62014-12-05 14:26:31 +0800663static inline void hdmi_phy_test_dout(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800664 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200665{
666 hdmi_writeb(hdmi, bit, HDMI_PHY_TST2);
667}
668
Andy Yanb21f4b62014-12-05 14:26:31 +0800669static bool hdmi_phy_wait_i2c_done(struct dw_hdmi *hdmi, int msec)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200670{
Andy Yana4d3b8b2014-12-05 14:31:09 +0800671 u32 val;
672
673 while ((val = hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200674 if (msec-- == 0)
675 return false;
Emil Renner Berthing0e6bcf32014-03-30 00:21:21 +0100676 udelay(1000);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200677 }
Andy Yana4d3b8b2014-12-05 14:31:09 +0800678 hdmi_writeb(hdmi, val, HDMI_IH_I2CMPHY_STAT0);
679
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200680 return true;
681}
682
Andy Yanb21f4b62014-12-05 14:26:31 +0800683static void __hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
Andy Yanb5878332014-12-05 14:23:52 +0800684 unsigned char addr)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200685{
686 hdmi_writeb(hdmi, 0xFF, HDMI_IH_I2CMPHY_STAT0);
687 hdmi_writeb(hdmi, addr, HDMI_PHY_I2CM_ADDRESS_ADDR);
688 hdmi_writeb(hdmi, (unsigned char)(data >> 8),
Andy Yanb5878332014-12-05 14:23:52 +0800689 HDMI_PHY_I2CM_DATAO_1_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200690 hdmi_writeb(hdmi, (unsigned char)(data >> 0),
Andy Yanb5878332014-12-05 14:23:52 +0800691 HDMI_PHY_I2CM_DATAO_0_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200692 hdmi_writeb(hdmi, HDMI_PHY_I2CM_OPERATION_ADDR_WRITE,
Andy Yanb5878332014-12-05 14:23:52 +0800693 HDMI_PHY_I2CM_OPERATION_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200694 hdmi_phy_wait_i2c_done(hdmi, 1000);
695}
696
Andy Yanb21f4b62014-12-05 14:26:31 +0800697static int hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
Andy Yanb5878332014-12-05 14:23:52 +0800698 unsigned char addr)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200699{
700 __hdmi_phy_i2c_write(hdmi, data, addr);
701 return 0;
702}
703
Andy Yanb21f4b62014-12-05 14:26:31 +0800704static void dw_hdmi_phy_enable_power(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200705{
706 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
707 HDMI_PHY_CONF0_PDZ_OFFSET,
708 HDMI_PHY_CONF0_PDZ_MASK);
709}
710
Andy Yanb21f4b62014-12-05 14:26:31 +0800711static void dw_hdmi_phy_enable_tmds(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200712{
713 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
714 HDMI_PHY_CONF0_ENTMDS_OFFSET,
715 HDMI_PHY_CONF0_ENTMDS_MASK);
716}
717
Andy Yand346c142014-12-05 14:31:53 +0800718static void dw_hdmi_phy_enable_spare(struct dw_hdmi *hdmi, u8 enable)
719{
720 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
721 HDMI_PHY_CONF0_SPARECTRL_OFFSET,
722 HDMI_PHY_CONF0_SPARECTRL_MASK);
723}
724
Andy Yanb21f4b62014-12-05 14:26:31 +0800725static void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200726{
727 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
728 HDMI_PHY_CONF0_GEN2_PDDQ_OFFSET,
729 HDMI_PHY_CONF0_GEN2_PDDQ_MASK);
730}
731
Andy Yanb21f4b62014-12-05 14:26:31 +0800732static void dw_hdmi_phy_gen2_txpwron(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200733{
734 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
735 HDMI_PHY_CONF0_GEN2_TXPWRON_OFFSET,
736 HDMI_PHY_CONF0_GEN2_TXPWRON_MASK);
737}
738
Andy Yanb21f4b62014-12-05 14:26:31 +0800739static void dw_hdmi_phy_sel_data_en_pol(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200740{
741 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
742 HDMI_PHY_CONF0_SELDATAENPOL_OFFSET,
743 HDMI_PHY_CONF0_SELDATAENPOL_MASK);
744}
745
Andy Yanb21f4b62014-12-05 14:26:31 +0800746static void dw_hdmi_phy_sel_interface_control(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200747{
748 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
749 HDMI_PHY_CONF0_SELDIPIF_OFFSET,
750 HDMI_PHY_CONF0_SELDIPIF_MASK);
751}
752
Andy Yanb21f4b62014-12-05 14:26:31 +0800753static int hdmi_phy_configure(struct dw_hdmi *hdmi, unsigned char prep,
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200754 unsigned char res, int cscon)
755{
Russell King3e46f152013-11-04 11:24:00 +0000756 unsigned res_idx, i;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200757 u8 val, msec;
Yakir Yangca44b9d2015-03-31 23:55:59 -0400758 const struct dw_hdmi_plat_data *plat_data = hdmi->plat_data;
759 const struct dw_hdmi_mpll_config *mpll_config = plat_data->mpll_cfg;
760 const struct dw_hdmi_curr_ctrl *curr_ctrl = plat_data->cur_ctr;
Yakir Yang034705a2015-03-31 23:56:10 -0400761 const struct dw_hdmi_phy_config *phy_config = plat_data->phy_config;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200762
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200763 if (prep)
764 return -EINVAL;
Russell King3e46f152013-11-04 11:24:00 +0000765
766 switch (res) {
767 case 0: /* color resolution 0 is 8 bit colour depth */
768 case 8:
Andy Yanb21f4b62014-12-05 14:26:31 +0800769 res_idx = DW_HDMI_RES_8;
Russell King3e46f152013-11-04 11:24:00 +0000770 break;
771 case 10:
Andy Yanb21f4b62014-12-05 14:26:31 +0800772 res_idx = DW_HDMI_RES_10;
Russell King3e46f152013-11-04 11:24:00 +0000773 break;
774 case 12:
Andy Yanb21f4b62014-12-05 14:26:31 +0800775 res_idx = DW_HDMI_RES_12;
Russell King3e46f152013-11-04 11:24:00 +0000776 break;
777 default:
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200778 return -EINVAL;
Russell King3e46f152013-11-04 11:24:00 +0000779 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200780
781 /* Enable csc path */
782 if (cscon)
783 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_IN_PATH;
784 else
785 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_BYPASS;
786
787 hdmi_writeb(hdmi, val, HDMI_MC_FLOWCTRL);
788
789 /* gen2 tx power off */
Andy Yanb21f4b62014-12-05 14:26:31 +0800790 dw_hdmi_phy_gen2_txpwron(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200791
792 /* gen2 pddq */
Andy Yanb21f4b62014-12-05 14:26:31 +0800793 dw_hdmi_phy_gen2_pddq(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200794
795 /* PHY reset */
796 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_DEASSERT, HDMI_MC_PHYRSTZ);
797 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_ASSERT, HDMI_MC_PHYRSTZ);
798
799 hdmi_writeb(hdmi, HDMI_MC_HEACPHY_RST_ASSERT, HDMI_MC_HEACPHY_RST);
800
801 hdmi_phy_test_clear(hdmi, 1);
802 hdmi_writeb(hdmi, HDMI_PHY_I2CM_SLAVE_ADDR_PHY_GEN2,
Andy Yanb5878332014-12-05 14:23:52 +0800803 HDMI_PHY_I2CM_SLAVE_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200804 hdmi_phy_test_clear(hdmi, 0);
805
Russell King3e46f152013-11-04 11:24:00 +0000806 /* PLL/MPLL Cfg - always match on final entry */
Andy Yanaaa757a2014-12-05 14:25:50 +0800807 for (i = 0; mpll_config[i].mpixelclock != (~0UL); i++)
Russell King3e46f152013-11-04 11:24:00 +0000808 if (hdmi->hdmi_data.video_mode.mpixelclock <=
809 mpll_config[i].mpixelclock)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200810 break;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200811
Russell King3e46f152013-11-04 11:24:00 +0000812 hdmi_phy_i2c_write(hdmi, mpll_config[i].res[res_idx].cpce, 0x06);
813 hdmi_phy_i2c_write(hdmi, mpll_config[i].res[res_idx].gmp, 0x15);
814
Andy Yanaaa757a2014-12-05 14:25:50 +0800815 for (i = 0; curr_ctrl[i].mpixelclock != (~0UL); i++)
Russell King3e46f152013-11-04 11:24:00 +0000816 if (hdmi->hdmi_data.video_mode.mpixelclock <=
817 curr_ctrl[i].mpixelclock)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200818 break;
Russell King3e46f152013-11-04 11:24:00 +0000819
Andy Yanaaa757a2014-12-05 14:25:50 +0800820 if (curr_ctrl[i].mpixelclock == (~0UL)) {
Andy Yanb5878332014-12-05 14:23:52 +0800821 dev_err(hdmi->dev, "Pixel clock %d - unsupported by HDMI\n",
822 hdmi->hdmi_data.video_mode.mpixelclock);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200823 return -EINVAL;
824 }
825
Russell King3e46f152013-11-04 11:24:00 +0000826 /* CURRCTRL */
827 hdmi_phy_i2c_write(hdmi, curr_ctrl[i].curr[res_idx], 0x10);
828
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200829 hdmi_phy_i2c_write(hdmi, 0x0000, 0x13); /* PLLPHBYCTRL */
830 hdmi_phy_i2c_write(hdmi, 0x0006, 0x17);
Andy Yanaaa757a2014-12-05 14:25:50 +0800831
Yakir Yang034705a2015-03-31 23:56:10 -0400832 for (i = 0; phy_config[i].mpixelclock != (~0UL); i++)
Andy Yanaaa757a2014-12-05 14:25:50 +0800833 if (hdmi->hdmi_data.video_mode.mpixelclock <=
Yakir Yang034705a2015-03-31 23:56:10 -0400834 phy_config[i].mpixelclock)
Andy Yanaaa757a2014-12-05 14:25:50 +0800835 break;
836
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200837 /* RESISTANCE TERM 133Ohm Cfg */
Yakir Yang034705a2015-03-31 23:56:10 -0400838 hdmi_phy_i2c_write(hdmi, phy_config[i].term, 0x19); /* TXTERM */
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200839 /* PREEMP Cgf 0.00 */
Yakir Yang034705a2015-03-31 23:56:10 -0400840 hdmi_phy_i2c_write(hdmi, phy_config[i].sym_ctr, 0x09); /* CKSYMTXCTRL */
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200841 /* TX/CK LVL 10 */
Yakir Yang034705a2015-03-31 23:56:10 -0400842 hdmi_phy_i2c_write(hdmi, phy_config[i].vlev_ctr, 0x0E); /* VLEVCTRL */
843
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200844 /* REMOVE CLK TERM */
845 hdmi_phy_i2c_write(hdmi, 0x8000, 0x05); /* CKCALCTRL */
846
Andy Yanb21f4b62014-12-05 14:26:31 +0800847 dw_hdmi_phy_enable_power(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200848
849 /* toggle TMDS enable */
Andy Yanb21f4b62014-12-05 14:26:31 +0800850 dw_hdmi_phy_enable_tmds(hdmi, 0);
851 dw_hdmi_phy_enable_tmds(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200852
853 /* gen2 tx power on */
Andy Yanb21f4b62014-12-05 14:26:31 +0800854 dw_hdmi_phy_gen2_txpwron(hdmi, 1);
855 dw_hdmi_phy_gen2_pddq(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200856
Andy Yan12b9f202015-01-07 15:48:27 +0800857 if (hdmi->dev_type == RK3288_HDMI)
858 dw_hdmi_phy_enable_spare(hdmi, 1);
859
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200860 /*Wait for PHY PLL lock */
861 msec = 5;
862 do {
863 val = hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_TX_PHY_LOCK;
864 if (!val)
865 break;
866
867 if (msec == 0) {
868 dev_err(hdmi->dev, "PHY PLL not locked\n");
869 return -ETIMEDOUT;
870 }
871
872 udelay(1000);
873 msec--;
874 } while (1);
875
876 return 0;
877}
878
Andy Yanb21f4b62014-12-05 14:26:31 +0800879static int dw_hdmi_phy_init(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200880{
881 int i, ret;
882 bool cscon = false;
883
884 /*check csc whether needed activated in HDMI mode */
885 cscon = (is_color_space_conversion(hdmi) &&
886 !hdmi->hdmi_data.video_mode.mdvi);
887
888 /* HDMI Phy spec says to do the phy initialization sequence twice */
889 for (i = 0; i < 2; i++) {
Andy Yanb21f4b62014-12-05 14:26:31 +0800890 dw_hdmi_phy_sel_data_en_pol(hdmi, 1);
891 dw_hdmi_phy_sel_interface_control(hdmi, 0);
892 dw_hdmi_phy_enable_tmds(hdmi, 0);
893 dw_hdmi_phy_enable_power(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200894
895 /* Enable CSC */
896 ret = hdmi_phy_configure(hdmi, 0, 8, cscon);
897 if (ret)
898 return ret;
899 }
900
901 hdmi->phy_enabled = true;
902 return 0;
903}
904
Andy Yanb21f4b62014-12-05 14:26:31 +0800905static void hdmi_tx_hdcp_config(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200906{
Russell King812bc612013-11-04 12:42:02 +0000907 u8 de;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200908
909 if (hdmi->hdmi_data.video_mode.mdataenablepolarity)
910 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_HIGH;
911 else
912 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_LOW;
913
914 /* disable rx detect */
Russell King812bc612013-11-04 12:42:02 +0000915 hdmi_modb(hdmi, HDMI_A_HDCPCFG0_RXDETECT_DISABLE,
916 HDMI_A_HDCPCFG0_RXDETECT_MASK, HDMI_A_HDCPCFG0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200917
Russell King812bc612013-11-04 12:42:02 +0000918 hdmi_modb(hdmi, de, HDMI_A_VIDPOLCFG_DATAENPOL_MASK, HDMI_A_VIDPOLCFG);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200919
Russell King812bc612013-11-04 12:42:02 +0000920 hdmi_modb(hdmi, HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_DISABLE,
921 HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_MASK, HDMI_A_HDCPCFG1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200922}
923
Andy Yanb21f4b62014-12-05 14:26:31 +0800924static void hdmi_config_AVI(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200925{
926 u8 val, pix_fmt, under_scan;
927 u8 act_ratio, coded_ratio, colorimetry, ext_colorimetry;
928 bool aspect_16_9;
929
930 aspect_16_9 = false; /* FIXME */
931
932 /* AVI Data Byte 1 */
933 if (hdmi->hdmi_data.enc_out_format == YCBCR444)
934 pix_fmt = HDMI_FC_AVICONF0_PIX_FMT_YCBCR444;
935 else if (hdmi->hdmi_data.enc_out_format == YCBCR422_8BITS)
936 pix_fmt = HDMI_FC_AVICONF0_PIX_FMT_YCBCR422;
937 else
938 pix_fmt = HDMI_FC_AVICONF0_PIX_FMT_RGB;
939
940 under_scan = HDMI_FC_AVICONF0_SCAN_INFO_NODATA;
941
942 /*
943 * Active format identification data is present in the AVI InfoFrame.
944 * Under scan info, no bar data
945 */
946 val = pix_fmt | under_scan |
947 HDMI_FC_AVICONF0_ACTIVE_FMT_INFO_PRESENT |
948 HDMI_FC_AVICONF0_BAR_DATA_NO_DATA;
949
950 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF0);
951
952 /* AVI Data Byte 2 -Set the Aspect Ratio */
953 if (aspect_16_9) {
954 act_ratio = HDMI_FC_AVICONF1_ACTIVE_ASPECT_RATIO_16_9;
955 coded_ratio = HDMI_FC_AVICONF1_CODED_ASPECT_RATIO_16_9;
956 } else {
957 act_ratio = HDMI_FC_AVICONF1_ACTIVE_ASPECT_RATIO_4_3;
958 coded_ratio = HDMI_FC_AVICONF1_CODED_ASPECT_RATIO_4_3;
959 }
960
961 /* Set up colorimetry */
962 if (hdmi->hdmi_data.enc_out_format == XVYCC444) {
963 colorimetry = HDMI_FC_AVICONF1_COLORIMETRY_EXTENDED_INFO;
Sachin Kamat5a819ed2014-01-28 10:33:16 +0530964 if (hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200965 ext_colorimetry =
966 HDMI_FC_AVICONF2_EXT_COLORIMETRY_XVYCC601;
Sachin Kamat5a819ed2014-01-28 10:33:16 +0530967 else /*hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_709*/
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200968 ext_colorimetry =
969 HDMI_FC_AVICONF2_EXT_COLORIMETRY_XVYCC709;
970 } else if (hdmi->hdmi_data.enc_out_format != RGB) {
Sachin Kamat5a819ed2014-01-28 10:33:16 +0530971 if (hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200972 colorimetry = HDMI_FC_AVICONF1_COLORIMETRY_SMPTE;
Sachin Kamat5a819ed2014-01-28 10:33:16 +0530973 else /*hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_709*/
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200974 colorimetry = HDMI_FC_AVICONF1_COLORIMETRY_ITUR;
975 ext_colorimetry = HDMI_FC_AVICONF2_EXT_COLORIMETRY_XVYCC601;
976 } else { /* Carries no data */
977 colorimetry = HDMI_FC_AVICONF1_COLORIMETRY_NO_DATA;
978 ext_colorimetry = HDMI_FC_AVICONF2_EXT_COLORIMETRY_XVYCC601;
979 }
980
981 val = colorimetry | coded_ratio | act_ratio;
982 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF1);
983
984 /* AVI Data Byte 3 */
985 val = HDMI_FC_AVICONF2_IT_CONTENT_NO_DATA | ext_colorimetry |
986 HDMI_FC_AVICONF2_RGB_QUANT_DEFAULT |
987 HDMI_FC_AVICONF2_SCALING_NONE;
988 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF2);
989
990 /* AVI Data Byte 4 */
991 hdmi_writeb(hdmi, hdmi->vic, HDMI_FC_AVIVID);
992
993 /* AVI Data Byte 5- set up input and output pixel repetition */
994 val = (((hdmi->hdmi_data.video_mode.mpixelrepetitioninput + 1) <<
995 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_OFFSET) &
996 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_MASK) |
997 ((hdmi->hdmi_data.video_mode.mpixelrepetitionoutput <<
998 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_OFFSET) &
999 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_MASK);
1000 hdmi_writeb(hdmi, val, HDMI_FC_PRCONF);
1001
1002 /* IT Content and quantization range = don't care */
1003 val = HDMI_FC_AVICONF3_IT_CONTENT_TYPE_GRAPHICS |
1004 HDMI_FC_AVICONF3_QUANT_RANGE_LIMITED;
1005 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF3);
1006
1007 /* AVI Data Bytes 6-13 */
1008 hdmi_writeb(hdmi, 0, HDMI_FC_AVIETB0);
1009 hdmi_writeb(hdmi, 0, HDMI_FC_AVIETB1);
1010 hdmi_writeb(hdmi, 0, HDMI_FC_AVISBB0);
1011 hdmi_writeb(hdmi, 0, HDMI_FC_AVISBB1);
1012 hdmi_writeb(hdmi, 0, HDMI_FC_AVIELB0);
1013 hdmi_writeb(hdmi, 0, HDMI_FC_AVIELB1);
1014 hdmi_writeb(hdmi, 0, HDMI_FC_AVISRB0);
1015 hdmi_writeb(hdmi, 0, HDMI_FC_AVISRB1);
1016}
1017
Andy Yanb21f4b62014-12-05 14:26:31 +08001018static void hdmi_av_composer(struct dw_hdmi *hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001019 const struct drm_display_mode *mode)
1020{
1021 u8 inv_val;
1022 struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode;
1023 int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len;
1024
1025 vmode->mhsyncpolarity = !!(mode->flags & DRM_MODE_FLAG_PHSYNC);
1026 vmode->mvsyncpolarity = !!(mode->flags & DRM_MODE_FLAG_PVSYNC);
1027 vmode->minterlaced = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
1028 vmode->mpixelclock = mode->clock * 1000;
1029
1030 dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock);
1031
1032 /* Set up HDMI_FC_INVIDCONF */
1033 inv_val = (hdmi->hdmi_data.hdcp_enable ?
1034 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE :
1035 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE);
1036
1037 inv_val |= (vmode->mvsyncpolarity ?
1038 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_HIGH :
1039 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_LOW);
1040
1041 inv_val |= (vmode->mhsyncpolarity ?
1042 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_HIGH :
1043 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_LOW);
1044
1045 inv_val |= (vmode->mdataenablepolarity ?
1046 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_HIGH :
1047 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_LOW);
1048
1049 if (hdmi->vic == 39)
1050 inv_val |= HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH;
1051 else
1052 inv_val |= (vmode->minterlaced ?
1053 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH :
1054 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_LOW);
1055
1056 inv_val |= (vmode->minterlaced ?
1057 HDMI_FC_INVIDCONF_IN_I_P_INTERLACED :
1058 HDMI_FC_INVIDCONF_IN_I_P_PROGRESSIVE);
1059
1060 inv_val |= (vmode->mdvi ?
1061 HDMI_FC_INVIDCONF_DVI_MODEZ_DVI_MODE :
1062 HDMI_FC_INVIDCONF_DVI_MODEZ_HDMI_MODE);
1063
1064 hdmi_writeb(hdmi, inv_val, HDMI_FC_INVIDCONF);
1065
1066 /* Set up horizontal active pixel width */
1067 hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1);
1068 hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0);
1069
1070 /* Set up vertical active lines */
1071 hdmi_writeb(hdmi, mode->vdisplay >> 8, HDMI_FC_INVACTV1);
1072 hdmi_writeb(hdmi, mode->vdisplay, HDMI_FC_INVACTV0);
1073
1074 /* Set up horizontal blanking pixel region width */
1075 hblank = mode->htotal - mode->hdisplay;
1076 hdmi_writeb(hdmi, hblank >> 8, HDMI_FC_INHBLANK1);
1077 hdmi_writeb(hdmi, hblank, HDMI_FC_INHBLANK0);
1078
1079 /* Set up vertical blanking pixel region width */
1080 vblank = mode->vtotal - mode->vdisplay;
1081 hdmi_writeb(hdmi, vblank, HDMI_FC_INVBLANK);
1082
1083 /* Set up HSYNC active edge delay width (in pixel clks) */
1084 h_de_hs = mode->hsync_start - mode->hdisplay;
1085 hdmi_writeb(hdmi, h_de_hs >> 8, HDMI_FC_HSYNCINDELAY1);
1086 hdmi_writeb(hdmi, h_de_hs, HDMI_FC_HSYNCINDELAY0);
1087
1088 /* Set up VSYNC active edge delay (in lines) */
1089 v_de_vs = mode->vsync_start - mode->vdisplay;
1090 hdmi_writeb(hdmi, v_de_vs, HDMI_FC_VSYNCINDELAY);
1091
1092 /* Set up HSYNC active pulse width (in pixel clks) */
1093 hsync_len = mode->hsync_end - mode->hsync_start;
1094 hdmi_writeb(hdmi, hsync_len >> 8, HDMI_FC_HSYNCINWIDTH1);
1095 hdmi_writeb(hdmi, hsync_len, HDMI_FC_HSYNCINWIDTH0);
1096
1097 /* Set up VSYNC active edge delay (in lines) */
1098 vsync_len = mode->vsync_end - mode->vsync_start;
1099 hdmi_writeb(hdmi, vsync_len, HDMI_FC_VSYNCINWIDTH);
1100}
1101
Andy Yanb21f4b62014-12-05 14:26:31 +08001102static void dw_hdmi_phy_disable(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001103{
1104 if (!hdmi->phy_enabled)
1105 return;
1106
Andy Yanb21f4b62014-12-05 14:26:31 +08001107 dw_hdmi_phy_enable_tmds(hdmi, 0);
1108 dw_hdmi_phy_enable_power(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001109
1110 hdmi->phy_enabled = false;
1111}
1112
1113/* HDMI Initialization Step B.4 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001114static void dw_hdmi_enable_video_path(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001115{
1116 u8 clkdis;
1117
1118 /* control period minimum duration */
1119 hdmi_writeb(hdmi, 12, HDMI_FC_CTRLDUR);
1120 hdmi_writeb(hdmi, 32, HDMI_FC_EXCTRLDUR);
1121 hdmi_writeb(hdmi, 1, HDMI_FC_EXCTRLSPAC);
1122
1123 /* Set to fill TMDS data channels */
1124 hdmi_writeb(hdmi, 0x0B, HDMI_FC_CH0PREAM);
1125 hdmi_writeb(hdmi, 0x16, HDMI_FC_CH1PREAM);
1126 hdmi_writeb(hdmi, 0x21, HDMI_FC_CH2PREAM);
1127
1128 /* Enable pixel clock and tmds data path */
1129 clkdis = 0x7F;
1130 clkdis &= ~HDMI_MC_CLKDIS_PIXELCLK_DISABLE;
1131 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1132
1133 clkdis &= ~HDMI_MC_CLKDIS_TMDSCLK_DISABLE;
1134 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1135
1136 /* Enable csc path */
1137 if (is_color_space_conversion(hdmi)) {
1138 clkdis &= ~HDMI_MC_CLKDIS_CSCCLK_DISABLE;
1139 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1140 }
1141}
1142
Andy Yanb21f4b62014-12-05 14:26:31 +08001143static void hdmi_enable_audio_clk(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001144{
Russell King812bc612013-11-04 12:42:02 +00001145 hdmi_modb(hdmi, 0, HDMI_MC_CLKDIS_AUDCLK_DISABLE, HDMI_MC_CLKDIS);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001146}
1147
1148/* Workaround to clear the overflow condition */
Andy Yanb21f4b62014-12-05 14:26:31 +08001149static void dw_hdmi_clear_overflow(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001150{
1151 int count;
1152 u8 val;
1153
1154 /* TMDS software reset */
1155 hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, HDMI_MC_SWRSTZ);
1156
1157 val = hdmi_readb(hdmi, HDMI_FC_INVIDCONF);
1158 if (hdmi->dev_type == IMX6DL_HDMI) {
1159 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1160 return;
1161 }
1162
1163 for (count = 0; count < 4; count++)
1164 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1165}
1166
Andy Yanb21f4b62014-12-05 14:26:31 +08001167static void hdmi_enable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001168{
1169 hdmi_writeb(hdmi, 0, HDMI_FC_MASK2);
1170 hdmi_writeb(hdmi, 0, HDMI_IH_MUTE_FC_STAT2);
1171}
1172
Andy Yanb21f4b62014-12-05 14:26:31 +08001173static void hdmi_disable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001174{
1175 hdmi_writeb(hdmi, HDMI_IH_MUTE_FC_STAT2_OVERFLOW_MASK,
1176 HDMI_IH_MUTE_FC_STAT2);
1177}
1178
Andy Yanb21f4b62014-12-05 14:26:31 +08001179static int dw_hdmi_setup(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001180{
1181 int ret;
1182
1183 hdmi_disable_overflow_interrupts(hdmi);
1184
1185 hdmi->vic = drm_match_cea_mode(mode);
1186
1187 if (!hdmi->vic) {
1188 dev_dbg(hdmi->dev, "Non-CEA mode used in HDMI\n");
1189 hdmi->hdmi_data.video_mode.mdvi = true;
1190 } else {
1191 dev_dbg(hdmi->dev, "CEA mode used vic=%d\n", hdmi->vic);
1192 hdmi->hdmi_data.video_mode.mdvi = false;
1193 }
1194
1195 if ((hdmi->vic == 6) || (hdmi->vic == 7) ||
Andy Yanb5878332014-12-05 14:23:52 +08001196 (hdmi->vic == 21) || (hdmi->vic == 22) ||
1197 (hdmi->vic == 2) || (hdmi->vic == 3) ||
1198 (hdmi->vic == 17) || (hdmi->vic == 18))
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301199 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001200 else
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301201 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001202
1203 if ((hdmi->vic == 10) || (hdmi->vic == 11) ||
Andy Yanb5878332014-12-05 14:23:52 +08001204 (hdmi->vic == 12) || (hdmi->vic == 13) ||
1205 (hdmi->vic == 14) || (hdmi->vic == 15) ||
1206 (hdmi->vic == 25) || (hdmi->vic == 26) ||
1207 (hdmi->vic == 27) || (hdmi->vic == 28) ||
1208 (hdmi->vic == 29) || (hdmi->vic == 30) ||
1209 (hdmi->vic == 35) || (hdmi->vic == 36) ||
1210 (hdmi->vic == 37) || (hdmi->vic == 38))
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001211 hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 1;
1212 else
1213 hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 0;
1214
1215 hdmi->hdmi_data.video_mode.mpixelrepetitioninput = 0;
1216
1217 /* TODO: Get input format from IPU (via FB driver interface) */
1218 hdmi->hdmi_data.enc_in_format = RGB;
1219
1220 hdmi->hdmi_data.enc_out_format = RGB;
1221
1222 hdmi->hdmi_data.enc_color_depth = 8;
1223 hdmi->hdmi_data.pix_repet_factor = 0;
1224 hdmi->hdmi_data.hdcp_enable = 0;
1225 hdmi->hdmi_data.video_mode.mdataenablepolarity = true;
1226
1227 /* HDMI Initialization Step B.1 */
1228 hdmi_av_composer(hdmi, mode);
1229
1230 /* HDMI Initializateion Step B.2 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001231 ret = dw_hdmi_phy_init(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001232 if (ret)
1233 return ret;
1234
1235 /* HDMI Initialization Step B.3 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001236 dw_hdmi_enable_video_path(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001237
1238 /* not for DVI mode */
Andy Yanb5878332014-12-05 14:23:52 +08001239 if (hdmi->hdmi_data.video_mode.mdvi) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001240 dev_dbg(hdmi->dev, "%s DVI mode\n", __func__);
Andy Yanb5878332014-12-05 14:23:52 +08001241 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001242 dev_dbg(hdmi->dev, "%s CEA mode\n", __func__);
1243
1244 /* HDMI Initialization Step E - Configure audio */
1245 hdmi_clk_regenerator_update_pixel_clock(hdmi);
1246 hdmi_enable_audio_clk(hdmi);
1247
1248 /* HDMI Initialization Step F - Configure AVI InfoFrame */
1249 hdmi_config_AVI(hdmi);
1250 }
1251
1252 hdmi_video_packetize(hdmi);
1253 hdmi_video_csc(hdmi);
1254 hdmi_video_sample(hdmi);
1255 hdmi_tx_hdcp_config(hdmi);
1256
Andy Yanb21f4b62014-12-05 14:26:31 +08001257 dw_hdmi_clear_overflow(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001258 if (hdmi->cable_plugin && !hdmi->hdmi_data.video_mode.mdvi)
1259 hdmi_enable_overflow_interrupts(hdmi);
1260
1261 return 0;
1262}
1263
1264/* Wait until we are registered to enable interrupts */
Andy Yanb21f4b62014-12-05 14:26:31 +08001265static int dw_hdmi_fb_registered(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001266{
1267 hdmi_writeb(hdmi, HDMI_PHY_I2CM_INT_ADDR_DONE_POL,
1268 HDMI_PHY_I2CM_INT_ADDR);
1269
1270 hdmi_writeb(hdmi, HDMI_PHY_I2CM_CTLINT_ADDR_NAC_POL |
1271 HDMI_PHY_I2CM_CTLINT_ADDR_ARBITRATION_POL,
1272 HDMI_PHY_I2CM_CTLINT_ADDR);
1273
1274 /* enable cable hot plug irq */
1275 hdmi_writeb(hdmi, (u8)~HDMI_PHY_HPD, HDMI_PHY_MASK0);
1276
1277 /* Clear Hotplug interrupts */
1278 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD, HDMI_IH_PHY_STAT0);
1279
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001280 return 0;
1281}
1282
Andy Yanb21f4b62014-12-05 14:26:31 +08001283static void initialize_hdmi_ih_mutes(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001284{
1285 u8 ih_mute;
1286
1287 /*
1288 * Boot up defaults are:
1289 * HDMI_IH_MUTE = 0x03 (disabled)
1290 * HDMI_IH_MUTE_* = 0x00 (enabled)
1291 *
1292 * Disable top level interrupt bits in HDMI block
1293 */
1294 ih_mute = hdmi_readb(hdmi, HDMI_IH_MUTE) |
1295 HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1296 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT;
1297
1298 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1299
1300 /* by default mask all interrupts */
1301 hdmi_writeb(hdmi, 0xff, HDMI_VP_MASK);
1302 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK0);
1303 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK1);
1304 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK2);
1305 hdmi_writeb(hdmi, 0xff, HDMI_PHY_MASK0);
1306 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_INT_ADDR);
1307 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_CTLINT_ADDR);
1308 hdmi_writeb(hdmi, 0xff, HDMI_AUD_INT);
1309 hdmi_writeb(hdmi, 0xff, HDMI_AUD_SPDIFINT);
1310 hdmi_writeb(hdmi, 0xff, HDMI_AUD_HBR_MASK);
1311 hdmi_writeb(hdmi, 0xff, HDMI_GP_MASK);
1312 hdmi_writeb(hdmi, 0xff, HDMI_A_APIINTMSK);
1313 hdmi_writeb(hdmi, 0xff, HDMI_CEC_MASK);
1314 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_INT);
1315 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_CTLINT);
1316
1317 /* Disable interrupts in the IH_MUTE_* registers */
1318 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT0);
1319 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT1);
1320 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT2);
1321 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AS_STAT0);
1322 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_PHY_STAT0);
1323 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CM_STAT0);
1324 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_CEC_STAT0);
1325 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_VP_STAT0);
1326 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CMPHY_STAT0);
1327 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AHBDMAAUD_STAT0);
1328
1329 /* Enable top level interrupt bits in HDMI block */
1330 ih_mute &= ~(HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1331 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT);
1332 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1333}
1334
Andy Yanb21f4b62014-12-05 14:26:31 +08001335static void dw_hdmi_poweron(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001336{
Andy Yanb21f4b62014-12-05 14:26:31 +08001337 dw_hdmi_setup(hdmi, &hdmi->previous_mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001338}
1339
Andy Yanb21f4b62014-12-05 14:26:31 +08001340static void dw_hdmi_poweroff(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001341{
Andy Yanb21f4b62014-12-05 14:26:31 +08001342 dw_hdmi_phy_disable(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001343}
1344
Andy Yanb21f4b62014-12-05 14:26:31 +08001345static void dw_hdmi_bridge_mode_set(struct drm_bridge *bridge,
Steve Longerbeameb10d632014-12-18 18:00:24 -08001346 struct drm_display_mode *orig_mode,
1347 struct drm_display_mode *mode)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001348{
Andy Yanb21f4b62014-12-05 14:26:31 +08001349 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001350
Andy Yanb21f4b62014-12-05 14:26:31 +08001351 dw_hdmi_setup(hdmi, mode);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001352
1353 /* Store the display mode for plugin/DKMS poweron events */
1354 memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode));
1355}
1356
Andy Yanb21f4b62014-12-05 14:26:31 +08001357static bool dw_hdmi_bridge_mode_fixup(struct drm_bridge *bridge,
1358 const struct drm_display_mode *mode,
1359 struct drm_display_mode *adjusted_mode)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001360{
1361 return true;
1362}
1363
Andy Yanb21f4b62014-12-05 14:26:31 +08001364static void dw_hdmi_bridge_disable(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001365{
Andy Yanb21f4b62014-12-05 14:26:31 +08001366 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001367
Andy Yanb21f4b62014-12-05 14:26:31 +08001368 dw_hdmi_poweroff(hdmi);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001369}
1370
Andy Yanb21f4b62014-12-05 14:26:31 +08001371static void dw_hdmi_bridge_enable(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001372{
Andy Yanb21f4b62014-12-05 14:26:31 +08001373 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001374
Andy Yanb21f4b62014-12-05 14:26:31 +08001375 dw_hdmi_poweron(hdmi);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001376}
1377
Andy Yanb21f4b62014-12-05 14:26:31 +08001378static void dw_hdmi_bridge_nop(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001379{
1380 /* do nothing */
1381}
1382
Andy Yanb21f4b62014-12-05 14:26:31 +08001383static enum drm_connector_status
1384dw_hdmi_connector_detect(struct drm_connector *connector, bool force)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001385{
Andy Yanb21f4b62014-12-05 14:26:31 +08001386 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Russell Kingd94905e2013-11-03 22:23:24 +00001387 connector);
Russell King98dbead2014-04-18 10:46:45 +01001388
1389 return hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD ?
1390 connector_status_connected : connector_status_disconnected;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001391}
1392
Andy Yanb21f4b62014-12-05 14:26:31 +08001393static int dw_hdmi_connector_get_modes(struct drm_connector *connector)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001394{
Andy Yanb21f4b62014-12-05 14:26:31 +08001395 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001396 connector);
1397 struct edid *edid;
Doug Anderson6c7e66e2015-06-04 11:04:36 -07001398 int ret = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001399
1400 if (!hdmi->ddc)
1401 return 0;
1402
1403 edid = drm_get_edid(connector, hdmi->ddc);
1404 if (edid) {
1405 dev_dbg(hdmi->dev, "got edid: width[%d] x height[%d]\n",
1406 edid->width_cm, edid->height_cm);
1407
1408 drm_mode_connector_update_edid_property(connector, edid);
1409 ret = drm_add_edid_modes(connector, edid);
1410 kfree(edid);
1411 } else {
1412 dev_dbg(hdmi->dev, "failed to get edid\n");
1413 }
1414
Doug Anderson6c7e66e2015-06-04 11:04:36 -07001415 return ret;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001416}
1417
Andy Yan632d0352014-12-05 14:30:21 +08001418static enum drm_mode_status
1419dw_hdmi_connector_mode_valid(struct drm_connector *connector,
1420 struct drm_display_mode *mode)
1421{
1422 struct dw_hdmi *hdmi = container_of(connector,
1423 struct dw_hdmi, connector);
1424 enum drm_mode_status mode_status = MODE_OK;
1425
1426 if (hdmi->plat_data->mode_valid)
1427 mode_status = hdmi->plat_data->mode_valid(connector, mode);
1428
1429 return mode_status;
1430}
1431
Andy Yanb21f4b62014-12-05 14:26:31 +08001432static struct drm_encoder *dw_hdmi_connector_best_encoder(struct drm_connector
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001433 *connector)
1434{
Andy Yanb21f4b62014-12-05 14:26:31 +08001435 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001436 connector);
1437
Andy Yan3d1b35a2014-12-05 14:25:05 +08001438 return hdmi->encoder;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001439}
1440
Andy Yanb21f4b62014-12-05 14:26:31 +08001441static void dw_hdmi_connector_destroy(struct drm_connector *connector)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001442{
Andy Yan3d1b35a2014-12-05 14:25:05 +08001443 drm_connector_unregister(connector);
1444 drm_connector_cleanup(connector);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001445}
1446
Andy Yanb21f4b62014-12-05 14:26:31 +08001447static struct drm_connector_funcs dw_hdmi_connector_funcs = {
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001448 .dpms = drm_helper_connector_dpms,
1449 .fill_modes = drm_helper_probe_single_connector_modes,
Andy Yanb21f4b62014-12-05 14:26:31 +08001450 .detect = dw_hdmi_connector_detect,
1451 .destroy = dw_hdmi_connector_destroy,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001452};
1453
Andy Yanb21f4b62014-12-05 14:26:31 +08001454static struct drm_connector_helper_funcs dw_hdmi_connector_helper_funcs = {
1455 .get_modes = dw_hdmi_connector_get_modes,
Andy Yan632d0352014-12-05 14:30:21 +08001456 .mode_valid = dw_hdmi_connector_mode_valid,
Andy Yanb21f4b62014-12-05 14:26:31 +08001457 .best_encoder = dw_hdmi_connector_best_encoder,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001458};
1459
Fabio Estevamcf88fca2015-04-02 19:11:04 -03001460static struct drm_bridge_funcs dw_hdmi_bridge_funcs = {
Andy Yanb21f4b62014-12-05 14:26:31 +08001461 .enable = dw_hdmi_bridge_enable,
1462 .disable = dw_hdmi_bridge_disable,
1463 .pre_enable = dw_hdmi_bridge_nop,
1464 .post_disable = dw_hdmi_bridge_nop,
1465 .mode_set = dw_hdmi_bridge_mode_set,
1466 .mode_fixup = dw_hdmi_bridge_mode_fixup,
Andy Yan3d1b35a2014-12-05 14:25:05 +08001467};
1468
Andy Yanb21f4b62014-12-05 14:26:31 +08001469static irqreturn_t dw_hdmi_hardirq(int irq, void *dev_id)
Russell Kingd94905e2013-11-03 22:23:24 +00001470{
Andy Yanb21f4b62014-12-05 14:26:31 +08001471 struct dw_hdmi *hdmi = dev_id;
Russell Kingd94905e2013-11-03 22:23:24 +00001472 u8 intr_stat;
1473
1474 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
1475 if (intr_stat)
1476 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
1477
1478 return intr_stat ? IRQ_WAKE_THREAD : IRQ_NONE;
1479}
1480
Andy Yanb21f4b62014-12-05 14:26:31 +08001481static irqreturn_t dw_hdmi_irq(int irq, void *dev_id)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001482{
Andy Yanb21f4b62014-12-05 14:26:31 +08001483 struct dw_hdmi *hdmi = dev_id;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001484 u8 intr_stat;
1485 u8 phy_int_pol;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001486
1487 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
1488
1489 phy_int_pol = hdmi_readb(hdmi, HDMI_PHY_POL0);
1490
1491 if (intr_stat & HDMI_IH_PHY_STAT0_HPD) {
1492 if (phy_int_pol & HDMI_PHY_HPD) {
1493 dev_dbg(hdmi->dev, "EVENT=plugin\n");
1494
Russell King812bc612013-11-04 12:42:02 +00001495 hdmi_modb(hdmi, 0, HDMI_PHY_HPD, HDMI_PHY_POL0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001496
Andy Yanb21f4b62014-12-05 14:26:31 +08001497 dw_hdmi_poweron(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001498 } else {
1499 dev_dbg(hdmi->dev, "EVENT=plugout\n");
1500
Gulsah Kose256a38b2014-03-09 20:11:07 +02001501 hdmi_modb(hdmi, HDMI_PHY_HPD, HDMI_PHY_HPD,
Andy Yanb5878332014-12-05 14:23:52 +08001502 HDMI_PHY_POL0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001503
Andy Yanb21f4b62014-12-05 14:26:31 +08001504 dw_hdmi_poweroff(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001505 }
Russell Kingd94905e2013-11-03 22:23:24 +00001506 drm_helper_hpd_irq_event(hdmi->connector.dev);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001507 }
1508
1509 hdmi_writeb(hdmi, intr_stat, HDMI_IH_PHY_STAT0);
Russell Kingd94905e2013-11-03 22:23:24 +00001510 hdmi_writeb(hdmi, ~HDMI_IH_PHY_STAT0_HPD, HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001511
1512 return IRQ_HANDLED;
1513}
1514
Andy Yanb21f4b62014-12-05 14:26:31 +08001515static int dw_hdmi_register(struct drm_device *drm, struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001516{
Andy Yan3d1b35a2014-12-05 14:25:05 +08001517 struct drm_encoder *encoder = hdmi->encoder;
1518 struct drm_bridge *bridge;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001519 int ret;
1520
Andy Yan3d1b35a2014-12-05 14:25:05 +08001521 bridge = devm_kzalloc(drm->dev, sizeof(*bridge), GFP_KERNEL);
1522 if (!bridge) {
1523 DRM_ERROR("Failed to allocate drm bridge\n");
1524 return -ENOMEM;
1525 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001526
Andy Yan3d1b35a2014-12-05 14:25:05 +08001527 hdmi->bridge = bridge;
1528 bridge->driver_private = hdmi;
Fabio Estevamb5217bf2015-01-27 10:21:49 -02001529 bridge->funcs = &dw_hdmi_bridge_funcs;
1530 ret = drm_bridge_attach(drm, bridge);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001531 if (ret) {
1532 DRM_ERROR("Failed to initialize bridge with drm\n");
1533 return -EINVAL;
1534 }
1535
1536 encoder->bridge = bridge;
Russell Kingd94905e2013-11-03 22:23:24 +00001537 hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001538
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001539 drm_connector_helper_add(&hdmi->connector,
Andy Yanb21f4b62014-12-05 14:26:31 +08001540 &dw_hdmi_connector_helper_funcs);
1541 drm_connector_init(drm, &hdmi->connector, &dw_hdmi_connector_funcs,
Russell King1b3f7672013-11-03 13:30:48 +00001542 DRM_MODE_CONNECTOR_HDMIA);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001543
Andy Yan3d1b35a2014-12-05 14:25:05 +08001544 hdmi->connector.encoder = encoder;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001545
Andy Yan3d1b35a2014-12-05 14:25:05 +08001546 drm_mode_connector_attach_encoder(&hdmi->connector, encoder);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001547
1548 return 0;
1549}
1550
Andy Yanb21f4b62014-12-05 14:26:31 +08001551int dw_hdmi_bind(struct device *dev, struct device *master,
Andy Yan3d1b35a2014-12-05 14:25:05 +08001552 void *data, struct drm_encoder *encoder,
1553 struct resource *iores, int irq,
1554 const struct dw_hdmi_plat_data *plat_data)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001555{
Russell King1b3f7672013-11-03 13:30:48 +00001556 struct drm_device *drm = data;
Russell King17b50012013-11-03 11:23:34 +00001557 struct device_node *np = dev->of_node;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001558 struct device_node *ddc_node;
Andy Yanb21f4b62014-12-05 14:26:31 +08001559 struct dw_hdmi *hdmi;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001560 int ret;
Andy Yan0cd9d142014-12-05 14:28:24 +08001561 u32 val = 1;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001562
Russell King17b50012013-11-03 11:23:34 +00001563 hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001564 if (!hdmi)
1565 return -ENOMEM;
1566
Andy Yan3d1b35a2014-12-05 14:25:05 +08001567 hdmi->plat_data = plat_data;
Russell King17b50012013-11-03 11:23:34 +00001568 hdmi->dev = dev;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001569 hdmi->dev_type = plat_data->dev_type;
Russell King40678382013-11-07 15:35:06 +00001570 hdmi->sample_rate = 48000;
1571 hdmi->ratio = 100;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001572 hdmi->encoder = encoder;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001573
Russell King6bcf4952015-02-02 11:01:08 +00001574 mutex_init(&hdmi->audio_mutex);
1575
Andy Yan0cd9d142014-12-05 14:28:24 +08001576 of_property_read_u32(np, "reg-io-width", &val);
1577
1578 switch (val) {
1579 case 4:
1580 hdmi->write = dw_hdmi_writel;
1581 hdmi->read = dw_hdmi_readl;
1582 break;
1583 case 1:
1584 hdmi->write = dw_hdmi_writeb;
1585 hdmi->read = dw_hdmi_readb;
1586 break;
1587 default:
1588 dev_err(dev, "reg-io-width must be 1 or 4\n");
1589 return -EINVAL;
1590 }
1591
Philipp Zabelb5d45902014-03-05 10:20:56 +01001592 ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001593 if (ddc_node) {
1594 hdmi->ddc = of_find_i2c_adapter_by_node(ddc_node);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001595 of_node_put(ddc_node);
Andy Yanc2c38482014-12-05 14:24:28 +08001596 if (!hdmi->ddc) {
1597 dev_dbg(hdmi->dev, "failed to read ddc node\n");
1598 return -EPROBE_DEFER;
1599 }
1600
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001601 } else {
1602 dev_dbg(hdmi->dev, "no ddc property found\n");
1603 }
1604
Russell King17b50012013-11-03 11:23:34 +00001605 hdmi->regs = devm_ioremap_resource(dev, iores);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001606 if (IS_ERR(hdmi->regs))
1607 return PTR_ERR(hdmi->regs);
1608
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001609 hdmi->isfr_clk = devm_clk_get(hdmi->dev, "isfr");
1610 if (IS_ERR(hdmi->isfr_clk)) {
1611 ret = PTR_ERR(hdmi->isfr_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001612 dev_err(hdmi->dev, "Unable to get HDMI isfr clk: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001613 return ret;
1614 }
1615
1616 ret = clk_prepare_enable(hdmi->isfr_clk);
1617 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001618 dev_err(hdmi->dev, "Cannot enable HDMI isfr clock: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001619 return ret;
1620 }
1621
1622 hdmi->iahb_clk = devm_clk_get(hdmi->dev, "iahb");
1623 if (IS_ERR(hdmi->iahb_clk)) {
1624 ret = PTR_ERR(hdmi->iahb_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001625 dev_err(hdmi->dev, "Unable to get HDMI iahb clk: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001626 goto err_isfr;
1627 }
1628
1629 ret = clk_prepare_enable(hdmi->iahb_clk);
1630 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001631 dev_err(hdmi->dev, "Cannot enable HDMI iahb clock: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001632 goto err_isfr;
1633 }
1634
1635 /* Product and revision IDs */
Russell King17b50012013-11-03 11:23:34 +00001636 dev_info(dev,
Andy Yanb5878332014-12-05 14:23:52 +08001637 "Detected HDMI controller 0x%x:0x%x:0x%x:0x%x\n",
1638 hdmi_readb(hdmi, HDMI_DESIGN_ID),
1639 hdmi_readb(hdmi, HDMI_REVISION_ID),
1640 hdmi_readb(hdmi, HDMI_PRODUCT_ID0),
1641 hdmi_readb(hdmi, HDMI_PRODUCT_ID1));
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001642
1643 initialize_hdmi_ih_mutes(hdmi);
1644
Philipp Zabel639a2022015-01-07 13:43:50 +01001645 ret = devm_request_threaded_irq(dev, irq, dw_hdmi_hardirq,
1646 dw_hdmi_irq, IRQF_SHARED,
1647 dev_name(dev), hdmi);
1648 if (ret)
Fabio Estevamb33ef612015-01-27 10:54:12 -02001649 goto err_iahb;
Philipp Zabel639a2022015-01-07 13:43:50 +01001650
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001651 /*
1652 * To prevent overflows in HDMI_IH_FC_STAT2, set the clk regenerator
1653 * N and cts values before enabling phy
1654 */
1655 hdmi_init_clk_regenerator(hdmi);
1656
1657 /*
1658 * Configure registers related to HDMI interrupt
1659 * generation before registering IRQ.
1660 */
1661 hdmi_writeb(hdmi, HDMI_PHY_HPD, HDMI_PHY_POL0);
1662
1663 /* Clear Hotplug interrupts */
1664 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD, HDMI_IH_PHY_STAT0);
1665
Andy Yanb21f4b62014-12-05 14:26:31 +08001666 ret = dw_hdmi_fb_registered(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001667 if (ret)
1668 goto err_iahb;
1669
Andy Yanb21f4b62014-12-05 14:26:31 +08001670 ret = dw_hdmi_register(drm, hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001671 if (ret)
1672 goto err_iahb;
1673
Russell Kingd94905e2013-11-03 22:23:24 +00001674 /* Unmute interrupts */
1675 hdmi_writeb(hdmi, ~HDMI_IH_PHY_STAT0_HPD, HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001676
Russell King17b50012013-11-03 11:23:34 +00001677 dev_set_drvdata(dev, hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001678
1679 return 0;
1680
1681err_iahb:
1682 clk_disable_unprepare(hdmi->iahb_clk);
1683err_isfr:
1684 clk_disable_unprepare(hdmi->isfr_clk);
1685
1686 return ret;
1687}
Andy Yanb21f4b62014-12-05 14:26:31 +08001688EXPORT_SYMBOL_GPL(dw_hdmi_bind);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001689
Andy Yanb21f4b62014-12-05 14:26:31 +08001690void dw_hdmi_unbind(struct device *dev, struct device *master, void *data)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001691{
Andy Yanb21f4b62014-12-05 14:26:31 +08001692 struct dw_hdmi *hdmi = dev_get_drvdata(dev);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001693
Russell Kingd94905e2013-11-03 22:23:24 +00001694 /* Disable all interrupts */
1695 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
1696
Russell King1b3f7672013-11-03 13:30:48 +00001697 hdmi->connector.funcs->destroy(&hdmi->connector);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001698 hdmi->encoder->funcs->destroy(hdmi->encoder);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001699
1700 clk_disable_unprepare(hdmi->iahb_clk);
1701 clk_disable_unprepare(hdmi->isfr_clk);
1702 i2c_put_adapter(hdmi->ddc);
Russell King17b50012013-11-03 11:23:34 +00001703}
Andy Yanb21f4b62014-12-05 14:26:31 +08001704EXPORT_SYMBOL_GPL(dw_hdmi_unbind);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001705
1706MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
Andy Yan3d1b35a2014-12-05 14:25:05 +08001707MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>");
1708MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
Andy Yanb21f4b62014-12-05 14:26:31 +08001709MODULE_DESCRIPTION("DW HDMI transmitter driver");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001710MODULE_LICENSE("GPL");
Andy Yanb21f4b62014-12-05 14:26:31 +08001711MODULE_ALIAS("platform:dw-hdmi");