blob: 4ee8f800504b9dafa04d72f73af894cb4af4bbb1 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_IRQ_VECTORS_H
2#define _ASM_X86_IRQ_VECTORS_H
Thomas Gleixner9b7dc562008-05-02 20:10:09 +02003
4#include <linux/threads.h>
5
6#define NMI_VECTOR 0x02
7
8/*
9 * IDT vectors usable for external interrupt sources start
10 * at 0x20:
11 */
12#define FIRST_EXTERNAL_VECTOR 0x20
13
14#ifdef CONFIG_X86_32
15# define SYSCALL_VECTOR 0x80
16#else
17# define IA32_SYSCALL_VECTOR 0x80
18#endif
19
20/*
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020021 * Reserve the lowest usable priority level 0x20 - 0x2f for triggering
Yinghai Lu497c9a12008-08-19 20:50:28 -070022 * cleanup after irq migration.
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020023 */
24#define IRQ_MOVE_CLEANUP_VECTOR FIRST_EXTERNAL_VECTOR
25
26/*
Yinghai Lu497c9a12008-08-19 20:50:28 -070027 * Vectors 0x30-0x3f are used for ISA interrupts.
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020028 */
29#define IRQ0_VECTOR (FIRST_EXTERNAL_VECTOR + 0x10)
30#define IRQ1_VECTOR (IRQ0_VECTOR + 1)
31#define IRQ2_VECTOR (IRQ0_VECTOR + 2)
32#define IRQ3_VECTOR (IRQ0_VECTOR + 3)
33#define IRQ4_VECTOR (IRQ0_VECTOR + 4)
34#define IRQ5_VECTOR (IRQ0_VECTOR + 5)
35#define IRQ6_VECTOR (IRQ0_VECTOR + 6)
36#define IRQ7_VECTOR (IRQ0_VECTOR + 7)
37#define IRQ8_VECTOR (IRQ0_VECTOR + 8)
38#define IRQ9_VECTOR (IRQ0_VECTOR + 9)
39#define IRQ10_VECTOR (IRQ0_VECTOR + 10)
40#define IRQ11_VECTOR (IRQ0_VECTOR + 11)
41#define IRQ12_VECTOR (IRQ0_VECTOR + 12)
42#define IRQ13_VECTOR (IRQ0_VECTOR + 13)
43#define IRQ14_VECTOR (IRQ0_VECTOR + 14)
44#define IRQ15_VECTOR (IRQ0_VECTOR + 15)
45
46/*
47 * Special IRQ vectors used by the SMP architecture, 0xf0-0xff
48 *
49 * some of the following vectors are 'rare', they are merged
50 * into a single vector (CALL_FUNCTION_VECTOR) to save vector space.
51 * TLB, reschedule and local APIC vectors are performance-critical.
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020052 */
53#ifdef CONFIG_X86_32
54
55# define SPURIOUS_APIC_VECTOR 0xff
56# define ERROR_APIC_VECTOR 0xfe
Tejun Heo6dd01be2009-01-21 17:26:06 +090057# define RESCHEDULE_VECTOR 0xfd
58# define CALL_FUNCTION_VECTOR 0xfc
59# define CALL_FUNCTION_SINGLE_VECTOR 0xfb
60# define THERMAL_APIC_VECTOR 0xfa
61/* 0xf1 - 0xf9 : free */
62# define INVALIDATE_TLB_VECTOR 0xf0
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020063
64#else
65
Tejun Heo6dd01be2009-01-21 17:26:06 +090066# define SPURIOUS_APIC_VECTOR 0xff
67# define ERROR_APIC_VECTOR 0xfe
68# define RESCHEDULE_VECTOR 0xfd
69# define CALL_FUNCTION_VECTOR 0xfc
70# define CALL_FUNCTION_SINGLE_VECTOR 0xfb
71# define THERMAL_APIC_VECTOR 0xfa
72# define THRESHOLD_APIC_VECTOR 0xf9
73# define UV_BAU_MESSAGE 0xf8
74# define INVALIDATE_TLB_VECTOR_END 0xf7
75# define INVALIDATE_TLB_VECTOR_START 0xf0 /* f0-f7 used for TLB flush */
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020076
77#define NUM_INVALIDATE_TLB_VECTORS 8
78
79#endif
80
81/*
82 * Local APIC timer IRQ vector is on a different priority level,
83 * to work around the 'lost local interrupt if more than 2 IRQ
84 * sources per level' errata.
85 */
86#define LOCAL_TIMER_VECTOR 0xef
87
88/*
89 * First APIC vector available to drivers: (vectors 0x30-0xee) we
90 * start at 0x31(0x41) to spread out vectors evenly between priority
91 * levels. (0x80 is the syscall vector)
92 */
Yinghai Lu497c9a12008-08-19 20:50:28 -070093#define FIRST_DEVICE_VECTOR (IRQ15_VECTOR + 2)
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020094
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020095#define NR_VECTORS 256
96
97#define FPU_IRQ 13
98
99#define FIRST_VM86_IRQ 3
100#define LAST_VM86_IRQ 15
101#define invalid_vm86_irq(irq) ((irq) < 3 || (irq) > 15)
102
Yinghai Lu99d093d2008-12-05 18:58:32 -0800103#define NR_IRQS_LEGACY 16
104
Yinghai Lu7db282f2008-11-05 23:36:48 -0800105#if defined(CONFIG_X86_IO_APIC) && !defined(CONFIG_X86_VOYAGER)
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800106
Mike Travis9332fcc2009-01-10 22:24:07 -0800107#include <asm/apicnum.h> /* need MAX_IO_APICS */
108
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800109#ifndef CONFIG_SPARSE_IRQ
Eric W. Biederman3c7569b2008-08-10 00:35:50 -0700110# if NR_CPUS < MAX_IO_APICS
111# define NR_IRQS (NR_VECTORS + (32 * NR_CPUS))
112# else
113# define NR_IRQS (NR_VECTORS + (32 * MAX_IO_APICS))
114# endif
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800115#else
Mike Travis9332fcc2009-01-10 22:24:07 -0800116
Yinghai Lu4a046d12009-01-12 17:39:24 -0800117# define NR_IRQS \
118 ((8 * NR_CPUS) > (32 * MAX_IO_APICS) ? \
Mike Travis9332fcc2009-01-10 22:24:07 -0800119 (NR_VECTORS + (8 * NR_CPUS)) : \
120 (NR_VECTORS + (32 * MAX_IO_APICS))) \
121
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800122#endif
Eric W. Biederman3c7569b2008-08-10 00:35:50 -0700123
Yinghai Lu7db282f2008-11-05 23:36:48 -0800124#elif defined(CONFIG_X86_VOYAGER)
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200125
126# define NR_IRQS 224
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200127
Yinghai Lu7db282f2008-11-05 23:36:48 -0800128#else /* IO_APIC || VOYAGER */
Yinghai Lu1b489762008-11-04 14:10:13 -0800129
130# define NR_IRQS 16
131
132#endif
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200133
134/* Voyager specific defines */
135/* These define the CPIs we use in linux */
136#define VIC_CPI_LEVEL0 0
137#define VIC_CPI_LEVEL1 1
138/* now the fake CPIs */
139#define VIC_TIMER_CPI 2
140#define VIC_INVALIDATE_CPI 3
141#define VIC_RESCHEDULE_CPI 4
142#define VIC_ENABLE_IRQ_CPI 5
143#define VIC_CALL_FUNCTION_CPI 6
Ingo Molnar1a781a72008-07-15 21:55:59 +0200144#define VIC_CALL_FUNCTION_SINGLE_CPI 7
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200145
146/* Now the QIC CPIs: Since we don't need the two initial levels,
147 * these are 2 less than the VIC CPIs */
148#define QIC_CPI_OFFSET 1
149#define QIC_TIMER_CPI (VIC_TIMER_CPI - QIC_CPI_OFFSET)
150#define QIC_INVALIDATE_CPI (VIC_INVALIDATE_CPI - QIC_CPI_OFFSET)
151#define QIC_RESCHEDULE_CPI (VIC_RESCHEDULE_CPI - QIC_CPI_OFFSET)
152#define QIC_ENABLE_IRQ_CPI (VIC_ENABLE_IRQ_CPI - QIC_CPI_OFFSET)
153#define QIC_CALL_FUNCTION_CPI (VIC_CALL_FUNCTION_CPI - QIC_CPI_OFFSET)
Ingo Molnar1a781a72008-07-15 21:55:59 +0200154#define QIC_CALL_FUNCTION_SINGLE_CPI (VIC_CALL_FUNCTION_SINGLE_CPI - QIC_CPI_OFFSET)
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200155
156#define VIC_START_FAKE_CPI VIC_TIMER_CPI
Ingo Molnar1a781a72008-07-15 21:55:59 +0200157#define VIC_END_FAKE_CPI VIC_CALL_FUNCTION_SINGLE_CPI
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200158
159/* this is the SYS_INT CPI. */
160#define VIC_SYS_INT 8
161#define VIC_CMN_INT 15
162
163/* This is the boot CPI for alternate processors. It gets overwritten
164 * by the above once the system has activated all available processors */
165#define VIC_CPU_BOOT_CPI VIC_CPI_LEVEL0
166#define VIC_CPU_BOOT_ERRATA_CPI (VIC_CPI_LEVEL0 + 8)
167
168
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700169#endif /* _ASM_X86_IRQ_VECTORS_H */