blob: a0065765ed2df1db7c0f603ec8c502002830572b [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <ttm/ttm_bo_api.h>
33#include <ttm/ttm_bo_driver.h>
34#include <ttm/ttm_placement.h>
35#include <ttm/ttm_module.h>
36#include <ttm/ttm_page_alloc.h>
37#include <drm/drmP.h>
38#include <drm/amdgpu_drm.h>
39#include <linux/seq_file.h>
40#include <linux/slab.h>
41#include <linux/swiotlb.h>
42#include <linux/swap.h>
43#include <linux/pagemap.h>
44#include <linux/debugfs.h>
45#include "amdgpu.h"
46#include "bif/bif_4_1_d.h"
47
48#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
49
50static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
51static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
52
53static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
54{
55 struct amdgpu_mman *mman;
56 struct amdgpu_device *adev;
57
58 mman = container_of(bdev, struct amdgpu_mman, bdev);
59 adev = container_of(mman, struct amdgpu_device, mman);
60 return adev;
61}
62
63
64/*
65 * Global memory.
66 */
67static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
68{
69 return ttm_mem_global_init(ref->object);
70}
71
72static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
73{
74 ttm_mem_global_release(ref->object);
75}
76
77static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
78{
79 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010080 struct amdgpu_ring *ring;
81 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040082 int r;
83
84 adev->mman.mem_global_referenced = false;
85 global_ref = &adev->mman.mem_global_ref;
86 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
87 global_ref->size = sizeof(struct ttm_mem_global);
88 global_ref->init = &amdgpu_ttm_mem_global_init;
89 global_ref->release = &amdgpu_ttm_mem_global_release;
90 r = drm_global_item_ref(global_ref);
91 if (r != 0) {
92 DRM_ERROR("Failed setting up TTM memory accounting "
93 "subsystem.\n");
94 return r;
95 }
96
97 adev->mman.bo_global_ref.mem_glob =
98 adev->mman.mem_global_ref.object;
99 global_ref = &adev->mman.bo_global_ref.ref;
100 global_ref->global_type = DRM_GLOBAL_TTM_BO;
101 global_ref->size = sizeof(struct ttm_bo_global);
102 global_ref->init = &ttm_bo_global_init;
103 global_ref->release = &ttm_bo_global_release;
104 r = drm_global_item_ref(global_ref);
105 if (r != 0) {
106 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
107 drm_global_item_unref(&adev->mman.mem_global_ref);
108 return r;
109 }
110
Christian König703297c2016-02-10 14:20:50 +0100111 ring = adev->mman.buffer_funcs_ring;
112 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
113 r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
114 rq, amdgpu_sched_jobs);
115 if (r != 0) {
116 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
117 drm_global_item_unref(&adev->mman.mem_global_ref);
118 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
119 return r;
120 }
121
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100123
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400124 return 0;
125}
126
127static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
128{
129 if (adev->mman.mem_global_referenced) {
Christian König703297c2016-02-10 14:20:50 +0100130 amd_sched_entity_fini(adev->mman.entity.sched,
131 &adev->mman.entity);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400132 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
133 drm_global_item_unref(&adev->mman.mem_global_ref);
134 adev->mman.mem_global_referenced = false;
135 }
136}
137
138static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
139{
140 return 0;
141}
142
143static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
144 struct ttm_mem_type_manager *man)
145{
146 struct amdgpu_device *adev;
147
148 adev = amdgpu_get_adev(bdev);
149
150 switch (type) {
151 case TTM_PL_SYSTEM:
152 /* System memory */
153 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
154 man->available_caching = TTM_PL_MASK_CACHING;
155 man->default_caching = TTM_PL_FLAG_CACHED;
156 break;
157 case TTM_PL_TT:
158 man->func = &ttm_bo_manager_func;
159 man->gpu_offset = adev->mc.gtt_start;
160 man->available_caching = TTM_PL_MASK_CACHING;
161 man->default_caching = TTM_PL_FLAG_CACHED;
162 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
163 break;
164 case TTM_PL_VRAM:
165 /* "On-card" video ram */
166 man->func = &ttm_bo_manager_func;
167 man->gpu_offset = adev->mc.vram_start;
168 man->flags = TTM_MEMTYPE_FLAG_FIXED |
169 TTM_MEMTYPE_FLAG_MAPPABLE;
170 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
171 man->default_caching = TTM_PL_FLAG_WC;
172 break;
173 case AMDGPU_PL_GDS:
174 case AMDGPU_PL_GWS:
175 case AMDGPU_PL_OA:
176 /* On-chip GDS memory*/
177 man->func = &ttm_bo_manager_func;
178 man->gpu_offset = 0;
179 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
180 man->available_caching = TTM_PL_FLAG_UNCACHED;
181 man->default_caching = TTM_PL_FLAG_UNCACHED;
182 break;
183 default:
184 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
185 return -EINVAL;
186 }
187 return 0;
188}
189
190static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
191 struct ttm_placement *placement)
192{
193 struct amdgpu_bo *rbo;
194 static struct ttm_place placements = {
195 .fpfn = 0,
196 .lpfn = 0,
197 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
198 };
199
200 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
201 placement->placement = &placements;
202 placement->busy_placement = &placements;
203 placement->num_placement = 1;
204 placement->num_busy_placement = 1;
205 return;
206 }
207 rbo = container_of(bo, struct amdgpu_bo, tbo);
208 switch (bo->mem.mem_type) {
209 case TTM_PL_VRAM:
210 if (rbo->adev->mman.buffer_funcs_ring->ready == false)
211 amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
212 else
213 amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_GTT);
214 break;
215 case TTM_PL_TT:
216 default:
217 amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
218 }
219 *placement = rbo->placement;
220}
221
222static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
223{
224 struct amdgpu_bo *rbo = container_of(bo, struct amdgpu_bo, tbo);
225
226 return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
227}
228
229static void amdgpu_move_null(struct ttm_buffer_object *bo,
230 struct ttm_mem_reg *new_mem)
231{
232 struct ttm_mem_reg *old_mem = &bo->mem;
233
234 BUG_ON(old_mem->mm_node != NULL);
235 *old_mem = *new_mem;
236 new_mem->mm_node = NULL;
237}
238
239static int amdgpu_move_blit(struct ttm_buffer_object *bo,
240 bool evict, bool no_wait_gpu,
241 struct ttm_mem_reg *new_mem,
242 struct ttm_mem_reg *old_mem)
243{
244 struct amdgpu_device *adev;
245 struct amdgpu_ring *ring;
246 uint64_t old_start, new_start;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800247 struct fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400248 int r;
249
250 adev = amdgpu_get_adev(bo->bdev);
251 ring = adev->mman.buffer_funcs_ring;
252 old_start = old_mem->start << PAGE_SHIFT;
253 new_start = new_mem->start << PAGE_SHIFT;
254
255 switch (old_mem->mem_type) {
256 case TTM_PL_VRAM:
257 old_start += adev->mc.vram_start;
258 break;
259 case TTM_PL_TT:
260 old_start += adev->mc.gtt_start;
261 break;
262 default:
263 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
264 return -EINVAL;
265 }
266 switch (new_mem->mem_type) {
267 case TTM_PL_VRAM:
268 new_start += adev->mc.vram_start;
269 break;
270 case TTM_PL_TT:
271 new_start += adev->mc.gtt_start;
272 break;
273 default:
274 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
275 return -EINVAL;
276 }
277 if (!ring->ready) {
278 DRM_ERROR("Trying to move memory with ring turned off.\n");
279 return -EINVAL;
280 }
281
282 BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
283
284 r = amdgpu_copy_buffer(ring, old_start, new_start,
285 new_mem->num_pages * PAGE_SIZE, /* bytes */
286 bo->resv, &fence);
287 /* FIXME: handle copy error */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800288 r = ttm_bo_move_accel_cleanup(bo, fence,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400289 evict, no_wait_gpu, new_mem);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800290 fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400291 return r;
292}
293
294static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
295 bool evict, bool interruptible,
296 bool no_wait_gpu,
297 struct ttm_mem_reg *new_mem)
298{
299 struct amdgpu_device *adev;
300 struct ttm_mem_reg *old_mem = &bo->mem;
301 struct ttm_mem_reg tmp_mem;
302 struct ttm_place placements;
303 struct ttm_placement placement;
304 int r;
305
306 adev = amdgpu_get_adev(bo->bdev);
307 tmp_mem = *new_mem;
308 tmp_mem.mm_node = NULL;
309 placement.num_placement = 1;
310 placement.placement = &placements;
311 placement.num_busy_placement = 1;
312 placement.busy_placement = &placements;
313 placements.fpfn = 0;
314 placements.lpfn = 0;
315 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
316 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
317 interruptible, no_wait_gpu);
318 if (unlikely(r)) {
319 return r;
320 }
321
322 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
323 if (unlikely(r)) {
324 goto out_cleanup;
325 }
326
327 r = ttm_tt_bind(bo->ttm, &tmp_mem);
328 if (unlikely(r)) {
329 goto out_cleanup;
330 }
331 r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
332 if (unlikely(r)) {
333 goto out_cleanup;
334 }
335 r = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
336out_cleanup:
337 ttm_bo_mem_put(bo, &tmp_mem);
338 return r;
339}
340
341static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
342 bool evict, bool interruptible,
343 bool no_wait_gpu,
344 struct ttm_mem_reg *new_mem)
345{
346 struct amdgpu_device *adev;
347 struct ttm_mem_reg *old_mem = &bo->mem;
348 struct ttm_mem_reg tmp_mem;
349 struct ttm_placement placement;
350 struct ttm_place placements;
351 int r;
352
353 adev = amdgpu_get_adev(bo->bdev);
354 tmp_mem = *new_mem;
355 tmp_mem.mm_node = NULL;
356 placement.num_placement = 1;
357 placement.placement = &placements;
358 placement.num_busy_placement = 1;
359 placement.busy_placement = &placements;
360 placements.fpfn = 0;
361 placements.lpfn = 0;
362 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
363 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
364 interruptible, no_wait_gpu);
365 if (unlikely(r)) {
366 return r;
367 }
368 r = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
369 if (unlikely(r)) {
370 goto out_cleanup;
371 }
372 r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
373 if (unlikely(r)) {
374 goto out_cleanup;
375 }
376out_cleanup:
377 ttm_bo_mem_put(bo, &tmp_mem);
378 return r;
379}
380
381static int amdgpu_bo_move(struct ttm_buffer_object *bo,
382 bool evict, bool interruptible,
383 bool no_wait_gpu,
384 struct ttm_mem_reg *new_mem)
385{
386 struct amdgpu_device *adev;
Michel Dänzer104ece92016-03-28 12:53:02 +0900387 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400388 struct ttm_mem_reg *old_mem = &bo->mem;
389 int r;
390
Michel Dänzer104ece92016-03-28 12:53:02 +0900391 /* Can't move a pinned BO */
392 abo = container_of(bo, struct amdgpu_bo, tbo);
393 if (WARN_ON_ONCE(abo->pin_count > 0))
394 return -EINVAL;
395
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400396 adev = amdgpu_get_adev(bo->bdev);
397 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
398 amdgpu_move_null(bo, new_mem);
399 return 0;
400 }
401 if ((old_mem->mem_type == TTM_PL_TT &&
402 new_mem->mem_type == TTM_PL_SYSTEM) ||
403 (old_mem->mem_type == TTM_PL_SYSTEM &&
404 new_mem->mem_type == TTM_PL_TT)) {
405 /* bind is enough */
406 amdgpu_move_null(bo, new_mem);
407 return 0;
408 }
409 if (adev->mman.buffer_funcs == NULL ||
410 adev->mman.buffer_funcs_ring == NULL ||
411 !adev->mman.buffer_funcs_ring->ready) {
412 /* use memcpy */
413 goto memcpy;
414 }
415
416 if (old_mem->mem_type == TTM_PL_VRAM &&
417 new_mem->mem_type == TTM_PL_SYSTEM) {
418 r = amdgpu_move_vram_ram(bo, evict, interruptible,
419 no_wait_gpu, new_mem);
420 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
421 new_mem->mem_type == TTM_PL_VRAM) {
422 r = amdgpu_move_ram_vram(bo, evict, interruptible,
423 no_wait_gpu, new_mem);
424 } else {
425 r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
426 }
427
428 if (r) {
429memcpy:
430 r = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
431 if (r) {
432 return r;
433 }
434 }
435
436 /* update statistics */
437 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
438 return 0;
439}
440
441static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
442{
443 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
444 struct amdgpu_device *adev = amdgpu_get_adev(bdev);
445
446 mem->bus.addr = NULL;
447 mem->bus.offset = 0;
448 mem->bus.size = mem->num_pages << PAGE_SHIFT;
449 mem->bus.base = 0;
450 mem->bus.is_iomem = false;
451 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
452 return -EINVAL;
453 switch (mem->mem_type) {
454 case TTM_PL_SYSTEM:
455 /* system memory */
456 return 0;
457 case TTM_PL_TT:
458 break;
459 case TTM_PL_VRAM:
460 mem->bus.offset = mem->start << PAGE_SHIFT;
461 /* check if it's visible */
462 if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
463 return -EINVAL;
464 mem->bus.base = adev->mc.aper_base;
465 mem->bus.is_iomem = true;
466#ifdef __alpha__
467 /*
468 * Alpha: use bus.addr to hold the ioremap() return,
469 * so we can modify bus.base below.
470 */
471 if (mem->placement & TTM_PL_FLAG_WC)
472 mem->bus.addr =
473 ioremap_wc(mem->bus.base + mem->bus.offset,
474 mem->bus.size);
475 else
476 mem->bus.addr =
477 ioremap_nocache(mem->bus.base + mem->bus.offset,
478 mem->bus.size);
479
480 /*
481 * Alpha: Use just the bus offset plus
482 * the hose/domain memory base for bus.base.
483 * It then can be used to build PTEs for VRAM
484 * access, as done in ttm_bo_vm_fault().
485 */
486 mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
487 adev->ddev->hose->dense_mem_base;
488#endif
489 break;
490 default:
491 return -EINVAL;
492 }
493 return 0;
494}
495
496static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
497{
498}
499
500/*
501 * TTM backend functions.
502 */
Christian König637dd3b2016-03-03 14:24:57 +0100503struct amdgpu_ttm_gup_task_list {
504 struct list_head list;
505 struct task_struct *task;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400506};
507
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400508struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100509 struct ttm_dma_tt ttm;
510 struct amdgpu_device *adev;
511 u64 offset;
512 uint64_t userptr;
513 struct mm_struct *usermm;
514 uint32_t userflags;
515 spinlock_t guptasklock;
516 struct list_head guptasks;
Christian König2f568db2016-02-23 12:36:59 +0100517 atomic_t mmu_invalidations;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400518};
519
Christian König2f568db2016-02-23 12:36:59 +0100520int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400521{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400522 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König2f568db2016-02-23 12:36:59 +0100523 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
524 unsigned pinned = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400525 int r;
526
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400527 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
Christian König2f568db2016-02-23 12:36:59 +0100528 /* check that we only use anonymous memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400529 to prevent problems with writeback */
530 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
531 struct vm_area_struct *vma;
532
533 vma = find_vma(gtt->usermm, gtt->userptr);
534 if (!vma || vma->vm_file || vma->vm_end < end)
535 return -EPERM;
536 }
537
538 do {
539 unsigned num_pages = ttm->num_pages - pinned;
540 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
Christian König2f568db2016-02-23 12:36:59 +0100541 struct page **p = pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100542 struct amdgpu_ttm_gup_task_list guptask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400543
Christian König637dd3b2016-03-03 14:24:57 +0100544 guptask.task = current;
545 spin_lock(&gtt->guptasklock);
546 list_add(&guptask.list, &gtt->guptasks);
547 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400548
Linus Torvalds266c73b2016-03-21 13:48:00 -0700549 r = get_user_pages(userptr, num_pages, write, 0, p, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100550
551 spin_lock(&gtt->guptasklock);
552 list_del(&guptask.list);
553 spin_unlock(&gtt->guptasklock);
554
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400555 if (r < 0)
556 goto release_pages;
557
558 pinned += r;
559
560 } while (pinned < ttm->num_pages);
561
Christian König2f568db2016-02-23 12:36:59 +0100562 return 0;
563
564release_pages:
565 release_pages(pages, pinned, 0);
566 return r;
567}
568
569/* prepare the sg table with the user pages */
570static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
571{
572 struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
573 struct amdgpu_ttm_tt *gtt = (void *)ttm;
574 unsigned nents;
575 int r;
576
577 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
578 enum dma_data_direction direction = write ?
579 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
580
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400581 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
582 ttm->num_pages << PAGE_SHIFT,
583 GFP_KERNEL);
584 if (r)
585 goto release_sg;
586
587 r = -ENOMEM;
588 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
589 if (nents != ttm->sg->nents)
590 goto release_sg;
591
592 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
593 gtt->ttm.dma_address, ttm->num_pages);
594
595 return 0;
596
597release_sg:
598 kfree(ttm->sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400599 return r;
600}
601
602static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
603{
604 struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
605 struct amdgpu_ttm_tt *gtt = (void *)ttm;
monk.liudd08fae2015-05-07 14:19:18 -0400606 struct sg_page_iter sg_iter;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400607
608 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
609 enum dma_data_direction direction = write ?
610 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
611
612 /* double check that we don't free the table twice */
613 if (!ttm->sg->sgl)
614 return;
615
616 /* free the sg table and pages again */
617 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
618
monk.liudd08fae2015-05-07 14:19:18 -0400619 for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
620 struct page *page = sg_page_iter_page(&sg_iter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400621 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
622 set_page_dirty(page);
623
624 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300625 put_page(page);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400626 }
627
628 sg_free_table(ttm->sg);
629}
630
631static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
632 struct ttm_mem_reg *bo_mem)
633{
634 struct amdgpu_ttm_tt *gtt = (void*)ttm;
635 uint32_t flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
636 int r;
637
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800638 if (gtt->userptr) {
639 r = amdgpu_ttm_tt_pin_userptr(ttm);
640 if (r) {
641 DRM_ERROR("failed to pin userptr\n");
642 return r;
643 }
644 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400645 gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
646 if (!ttm->num_pages) {
647 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
648 ttm->num_pages, bo_mem, ttm);
649 }
650
651 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
652 bo_mem->mem_type == AMDGPU_PL_GWS ||
653 bo_mem->mem_type == AMDGPU_PL_OA)
654 return -EINVAL;
655
656 r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
657 ttm->pages, gtt->ttm.dma_address, flags);
658
659 if (r) {
660 DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
661 ttm->num_pages, (unsigned)gtt->offset);
662 return r;
663 }
664 return 0;
665}
666
667static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
668{
669 struct amdgpu_ttm_tt *gtt = (void *)ttm;
670
671 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
672 if (gtt->adev->gart.ready)
673 amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
674
675 if (gtt->userptr)
676 amdgpu_ttm_tt_unpin_userptr(ttm);
677
678 return 0;
679}
680
681static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
682{
683 struct amdgpu_ttm_tt *gtt = (void *)ttm;
684
685 ttm_dma_tt_fini(&gtt->ttm);
686 kfree(gtt);
687}
688
689static struct ttm_backend_func amdgpu_backend_func = {
690 .bind = &amdgpu_ttm_backend_bind,
691 .unbind = &amdgpu_ttm_backend_unbind,
692 .destroy = &amdgpu_ttm_backend_destroy,
693};
694
695static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
696 unsigned long size, uint32_t page_flags,
697 struct page *dummy_read_page)
698{
699 struct amdgpu_device *adev;
700 struct amdgpu_ttm_tt *gtt;
701
702 adev = amdgpu_get_adev(bdev);
703
704 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
705 if (gtt == NULL) {
706 return NULL;
707 }
708 gtt->ttm.ttm.func = &amdgpu_backend_func;
709 gtt->adev = adev;
710 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
711 kfree(gtt);
712 return NULL;
713 }
714 return &gtt->ttm.ttm;
715}
716
717static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
718{
719 struct amdgpu_device *adev;
720 struct amdgpu_ttm_tt *gtt = (void *)ttm;
721 unsigned i;
722 int r;
723 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
724
725 if (ttm->state != tt_unpopulated)
726 return 0;
727
728 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +0530729 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400730 if (!ttm->sg)
731 return -ENOMEM;
732
733 ttm->page_flags |= TTM_PAGE_FLAG_SG;
734 ttm->state = tt_unbound;
735 return 0;
736 }
737
738 if (slave && ttm->sg) {
739 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
740 gtt->ttm.dma_address, ttm->num_pages);
741 ttm->state = tt_unbound;
742 return 0;
743 }
744
745 adev = amdgpu_get_adev(ttm->bdev);
746
747#ifdef CONFIG_SWIOTLB
748 if (swiotlb_nr_tbl()) {
749 return ttm_dma_populate(&gtt->ttm, adev->dev);
750 }
751#endif
752
753 r = ttm_pool_populate(ttm);
754 if (r) {
755 return r;
756 }
757
758 for (i = 0; i < ttm->num_pages; i++) {
759 gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
760 0, PAGE_SIZE,
761 PCI_DMA_BIDIRECTIONAL);
762 if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
Rasmus Villemoes09ccbb72016-02-15 19:41:45 +0100763 while (i--) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400764 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
765 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
766 gtt->ttm.dma_address[i] = 0;
767 }
768 ttm_pool_unpopulate(ttm);
769 return -EFAULT;
770 }
771 }
772 return 0;
773}
774
775static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
776{
777 struct amdgpu_device *adev;
778 struct amdgpu_ttm_tt *gtt = (void *)ttm;
779 unsigned i;
780 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
781
782 if (gtt && gtt->userptr) {
783 kfree(ttm->sg);
784 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
785 return;
786 }
787
788 if (slave)
789 return;
790
791 adev = amdgpu_get_adev(ttm->bdev);
792
793#ifdef CONFIG_SWIOTLB
794 if (swiotlb_nr_tbl()) {
795 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
796 return;
797 }
798#endif
799
800 for (i = 0; i < ttm->num_pages; i++) {
801 if (gtt->ttm.dma_address[i]) {
802 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
803 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
804 }
805 }
806
807 ttm_pool_unpopulate(ttm);
808}
809
810int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
811 uint32_t flags)
812{
813 struct amdgpu_ttm_tt *gtt = (void *)ttm;
814
815 if (gtt == NULL)
816 return -EINVAL;
817
818 gtt->userptr = addr;
819 gtt->usermm = current->mm;
820 gtt->userflags = flags;
Christian König637dd3b2016-03-03 14:24:57 +0100821 spin_lock_init(&gtt->guptasklock);
822 INIT_LIST_HEAD(&gtt->guptasks);
Christian König2f568db2016-02-23 12:36:59 +0100823 atomic_set(&gtt->mmu_invalidations, 0);
Christian König637dd3b2016-03-03 14:24:57 +0100824
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400825 return 0;
826}
827
Christian Königcc325d12016-02-08 11:08:35 +0100828struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400829{
830 struct amdgpu_ttm_tt *gtt = (void *)ttm;
831
832 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +0100833 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400834
Christian Königcc325d12016-02-08 11:08:35 +0100835 return gtt->usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400836}
837
Christian Königcc1de6e2016-02-08 10:57:22 +0100838bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
839 unsigned long end)
840{
841 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +0100842 struct amdgpu_ttm_gup_task_list *entry;
Christian Königcc1de6e2016-02-08 10:57:22 +0100843 unsigned long size;
844
Christian König637dd3b2016-03-03 14:24:57 +0100845 if (gtt == NULL || !gtt->userptr)
Christian Königcc1de6e2016-02-08 10:57:22 +0100846 return false;
847
848 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
849 if (gtt->userptr > end || gtt->userptr + size <= start)
850 return false;
851
Christian König637dd3b2016-03-03 14:24:57 +0100852 spin_lock(&gtt->guptasklock);
853 list_for_each_entry(entry, &gtt->guptasks, list) {
854 if (entry->task == current) {
855 spin_unlock(&gtt->guptasklock);
856 return false;
857 }
858 }
859 spin_unlock(&gtt->guptasklock);
860
Christian König2f568db2016-02-23 12:36:59 +0100861 atomic_inc(&gtt->mmu_invalidations);
862
Christian Königcc1de6e2016-02-08 10:57:22 +0100863 return true;
864}
865
Christian König2f568db2016-02-23 12:36:59 +0100866bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
867 int *last_invalidated)
868{
869 struct amdgpu_ttm_tt *gtt = (void *)ttm;
870 int prev_invalidated = *last_invalidated;
871
872 *last_invalidated = atomic_read(&gtt->mmu_invalidations);
873 return prev_invalidated != *last_invalidated;
874}
875
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400876bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
877{
878 struct amdgpu_ttm_tt *gtt = (void *)ttm;
879
880 if (gtt == NULL)
881 return false;
882
883 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
884}
885
886uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
887 struct ttm_mem_reg *mem)
888{
889 uint32_t flags = 0;
890
891 if (mem && mem->mem_type != TTM_PL_SYSTEM)
892 flags |= AMDGPU_PTE_VALID;
893
Christian König6d999052015-12-04 13:32:55 +0100894 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400895 flags |= AMDGPU_PTE_SYSTEM;
896
Christian König6d999052015-12-04 13:32:55 +0100897 if (ttm->caching_state == tt_cached)
898 flags |= AMDGPU_PTE_SNOOPED;
899 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400900
Ken Wang8f3c1622016-02-03 19:17:53 +0800901 if (adev->asic_type >= CHIP_TONGA)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400902 flags |= AMDGPU_PTE_EXECUTABLE;
903
904 flags |= AMDGPU_PTE_READABLE;
905
906 if (!amdgpu_ttm_tt_is_readonly(ttm))
907 flags |= AMDGPU_PTE_WRITEABLE;
908
909 return flags;
910}
911
Christian König29b32592016-04-15 17:19:16 +0200912static void amdgpu_ttm_lru_removal(struct ttm_buffer_object *tbo)
913{
914 struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
915 unsigned i, j;
916
917 for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
918 struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
919
920 for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
921 if (&tbo->lru == lru->lru[j])
922 lru->lru[j] = tbo->lru.prev;
923
924 if (&tbo->swap == lru->swap_lru)
925 lru->swap_lru = tbo->swap.prev;
926 }
927}
928
929static struct amdgpu_mman_lru *amdgpu_ttm_lru(struct ttm_buffer_object *tbo)
930{
931 struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
932 unsigned log2_size = min(ilog2(tbo->num_pages),
933 AMDGPU_TTM_LRU_SIZE - 1);
934
935 return &adev->mman.log2_size[log2_size];
936}
937
938static struct list_head *amdgpu_ttm_lru_tail(struct ttm_buffer_object *tbo)
939{
940 struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
941 struct list_head *res = lru->lru[tbo->mem.mem_type];
942
943 lru->lru[tbo->mem.mem_type] = &tbo->lru;
944
945 return res;
946}
947
948static struct list_head *amdgpu_ttm_swap_lru_tail(struct ttm_buffer_object *tbo)
949{
950 struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
951 struct list_head *res = lru->swap_lru;
952
953 lru->swap_lru = &tbo->swap;
954
955 return res;
956}
957
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400958static struct ttm_bo_driver amdgpu_bo_driver = {
959 .ttm_tt_create = &amdgpu_ttm_tt_create,
960 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
961 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
962 .invalidate_caches = &amdgpu_invalidate_caches,
963 .init_mem_type = &amdgpu_init_mem_type,
964 .evict_flags = &amdgpu_evict_flags,
965 .move = &amdgpu_bo_move,
966 .verify_access = &amdgpu_verify_access,
967 .move_notify = &amdgpu_bo_move_notify,
968 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
969 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
970 .io_mem_free = &amdgpu_ttm_io_mem_free,
Christian König29b32592016-04-15 17:19:16 +0200971 .lru_removal = &amdgpu_ttm_lru_removal,
972 .lru_tail = &amdgpu_ttm_lru_tail,
973 .swap_lru_tail = &amdgpu_ttm_swap_lru_tail,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400974};
975
976int amdgpu_ttm_init(struct amdgpu_device *adev)
977{
Christian König29b32592016-04-15 17:19:16 +0200978 unsigned i, j;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400979 int r;
980
981 r = amdgpu_ttm_global_init(adev);
982 if (r) {
983 return r;
984 }
985 /* No others user of address space so set it to 0 */
986 r = ttm_bo_device_init(&adev->mman.bdev,
987 adev->mman.bo_global_ref.ref.object,
988 &amdgpu_bo_driver,
989 adev->ddev->anon_inode->i_mapping,
990 DRM_FILE_PAGE_OFFSET,
991 adev->need_dma32);
992 if (r) {
993 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
994 return r;
995 }
Christian König29b32592016-04-15 17:19:16 +0200996
997 for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
998 struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
999
1000 for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
1001 lru->lru[j] = &adev->mman.bdev.man[j].lru;
1002 lru->swap_lru = &adev->mman.bdev.glob->swap_lru;
1003 }
1004
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001005 adev->mman.initialized = true;
1006 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1007 adev->mc.real_vram_size >> PAGE_SHIFT);
1008 if (r) {
1009 DRM_ERROR("Failed initializing VRAM heap.\n");
1010 return r;
1011 }
1012 /* Change the size here instead of the init above so only lpfn is affected */
1013 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
1014
1015 r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
Alex Deucher857d9132015-08-27 00:14:16 -04001016 AMDGPU_GEM_DOMAIN_VRAM,
1017 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
Christian König72d76682015-09-03 17:34:59 +02001018 NULL, NULL, &adev->stollen_vga_memory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001019 if (r) {
1020 return r;
1021 }
1022 r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
1023 if (r)
1024 return r;
1025 r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
1026 amdgpu_bo_unreserve(adev->stollen_vga_memory);
1027 if (r) {
1028 amdgpu_bo_unref(&adev->stollen_vga_memory);
1029 return r;
1030 }
1031 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1032 (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
1033 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
1034 adev->mc.gtt_size >> PAGE_SHIFT);
1035 if (r) {
1036 DRM_ERROR("Failed initializing GTT heap.\n");
1037 return r;
1038 }
1039 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1040 (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
1041
1042 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1043 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1044 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1045 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1046 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1047 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1048 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1049 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1050 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1051 /* GDS Memory */
1052 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1053 adev->gds.mem.total_size >> PAGE_SHIFT);
1054 if (r) {
1055 DRM_ERROR("Failed initializing GDS heap.\n");
1056 return r;
1057 }
1058
1059 /* GWS */
1060 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1061 adev->gds.gws.total_size >> PAGE_SHIFT);
1062 if (r) {
1063 DRM_ERROR("Failed initializing gws heap.\n");
1064 return r;
1065 }
1066
1067 /* OA */
1068 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1069 adev->gds.oa.total_size >> PAGE_SHIFT);
1070 if (r) {
1071 DRM_ERROR("Failed initializing oa heap.\n");
1072 return r;
1073 }
1074
1075 r = amdgpu_ttm_debugfs_init(adev);
1076 if (r) {
1077 DRM_ERROR("Failed to init debugfs\n");
1078 return r;
1079 }
1080 return 0;
1081}
1082
1083void amdgpu_ttm_fini(struct amdgpu_device *adev)
1084{
1085 int r;
1086
1087 if (!adev->mman.initialized)
1088 return;
1089 amdgpu_ttm_debugfs_fini(adev);
1090 if (adev->stollen_vga_memory) {
1091 r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
1092 if (r == 0) {
1093 amdgpu_bo_unpin(adev->stollen_vga_memory);
1094 amdgpu_bo_unreserve(adev->stollen_vga_memory);
1095 }
1096 amdgpu_bo_unref(&adev->stollen_vga_memory);
1097 }
1098 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1099 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
1100 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1101 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1102 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
1103 ttm_bo_device_release(&adev->mman.bdev);
1104 amdgpu_gart_fini(adev);
1105 amdgpu_ttm_global_fini(adev);
1106 adev->mman.initialized = false;
1107 DRM_INFO("amdgpu: ttm finalized\n");
1108}
1109
1110/* this should only be called at bootup or when userspace
1111 * isn't running */
1112void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
1113{
1114 struct ttm_mem_type_manager *man;
1115
1116 if (!adev->mman.initialized)
1117 return;
1118
1119 man = &adev->mman.bdev.man[TTM_PL_VRAM];
1120 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
1121 man->size = size >> PAGE_SHIFT;
1122}
1123
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001124int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1125{
1126 struct drm_file *file_priv;
1127 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001128
Christian Könige176fe172015-05-27 10:22:47 +02001129 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001130 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001131
1132 file_priv = filp->private_data;
1133 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001134 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001135 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001136
1137 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001138}
1139
1140int amdgpu_copy_buffer(struct amdgpu_ring *ring,
1141 uint64_t src_offset,
1142 uint64_t dst_offset,
1143 uint32_t byte_count,
1144 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001145 struct fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001146{
1147 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001148 struct amdgpu_job *job;
1149
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001150 uint32_t max_bytes;
1151 unsigned num_loops, num_dw;
1152 unsigned i;
1153 int r;
1154
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001155 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1156 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1157 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1158
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001159 /* for IB padding */
1160 while (num_dw & 0x7)
1161 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001162
Christian Königd71518b2016-02-01 12:20:25 +01001163 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1164 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001165 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001166
1167 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001168 r = amdgpu_sync_resv(adev, &job->sync, resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001169 AMDGPU_FENCE_OWNER_UNDEFINED);
1170 if (r) {
1171 DRM_ERROR("sync failed (%d).\n", r);
1172 goto error_free;
1173 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001174 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001175
1176 for (i = 0; i < num_loops; i++) {
1177 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1178
Christian Königd71518b2016-02-01 12:20:25 +01001179 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1180 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001181
1182 src_offset += cur_size_in_bytes;
1183 dst_offset += cur_size_in_bytes;
1184 byte_count -= cur_size_in_bytes;
1185 }
1186
Christian Königd71518b2016-02-01 12:20:25 +01001187 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1188 WARN_ON(job->ibs[0].length_dw > num_dw);
Christian König703297c2016-02-10 14:20:50 +01001189 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1190 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001191 if (r)
1192 goto error_free;
1193
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001194 return 0;
Christian Königd71518b2016-02-01 12:20:25 +01001195
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001196error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001197 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001198 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001199}
1200
1201#if defined(CONFIG_DEBUG_FS)
1202
1203static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1204{
1205 struct drm_info_node *node = (struct drm_info_node *)m->private;
1206 unsigned ttm_pl = *(int *)node->info_ent->data;
1207 struct drm_device *dev = node->minor->dev;
1208 struct amdgpu_device *adev = dev->dev_private;
1209 struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
1210 int ret;
1211 struct ttm_bo_global *glob = adev->mman.bdev.glob;
1212
1213 spin_lock(&glob->lru_lock);
1214 ret = drm_mm_dump_table(m, mm);
1215 spin_unlock(&glob->lru_lock);
Chunming Zhoua2ef8a92015-09-22 18:20:50 +08001216 if (ttm_pl == TTM_PL_VRAM)
Arnd Bergmanne1b35f62015-11-10 13:17:55 +01001217 seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
Chunming Zhoua2ef8a92015-09-22 18:20:50 +08001218 adev->mman.bdev.man[ttm_pl].size,
Arnd Bergmanne1b35f62015-11-10 13:17:55 +01001219 (u64)atomic64_read(&adev->vram_usage) >> 20,
1220 (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001221 return ret;
1222}
1223
1224static int ttm_pl_vram = TTM_PL_VRAM;
1225static int ttm_pl_tt = TTM_PL_TT;
1226
Nils Wallménius06ab6832016-05-02 12:46:15 -04001227static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001228 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1229 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1230 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1231#ifdef CONFIG_SWIOTLB
1232 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1233#endif
1234};
1235
1236static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1237 size_t size, loff_t *pos)
1238{
1239 struct amdgpu_device *adev = f->f_inode->i_private;
1240 ssize_t result = 0;
1241 int r;
1242
1243 if (size & 0x3 || *pos & 0x3)
1244 return -EINVAL;
1245
1246 while (size) {
1247 unsigned long flags;
1248 uint32_t value;
1249
1250 if (*pos >= adev->mc.mc_vram_size)
1251 return result;
1252
1253 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1254 WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1255 WREG32(mmMM_INDEX_HI, *pos >> 31);
1256 value = RREG32(mmMM_DATA);
1257 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1258
1259 r = put_user(value, (uint32_t *)buf);
1260 if (r)
1261 return r;
1262
1263 result += 4;
1264 buf += 4;
1265 *pos += 4;
1266 size -= 4;
1267 }
1268
1269 return result;
1270}
1271
1272static const struct file_operations amdgpu_ttm_vram_fops = {
1273 .owner = THIS_MODULE,
1274 .read = amdgpu_ttm_vram_read,
1275 .llseek = default_llseek
1276};
1277
Christian Königa1d29472016-03-30 14:42:57 +02001278#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1279
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001280static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1281 size_t size, loff_t *pos)
1282{
1283 struct amdgpu_device *adev = f->f_inode->i_private;
1284 ssize_t result = 0;
1285 int r;
1286
1287 while (size) {
1288 loff_t p = *pos / PAGE_SIZE;
1289 unsigned off = *pos & ~PAGE_MASK;
1290 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1291 struct page *page;
1292 void *ptr;
1293
1294 if (p >= adev->gart.num_cpu_pages)
1295 return result;
1296
1297 page = adev->gart.pages[p];
1298 if (page) {
1299 ptr = kmap(page);
1300 ptr += off;
1301
1302 r = copy_to_user(buf, ptr, cur_size);
1303 kunmap(adev->gart.pages[p]);
1304 } else
1305 r = clear_user(buf, cur_size);
1306
1307 if (r)
1308 return -EFAULT;
1309
1310 result += cur_size;
1311 buf += cur_size;
1312 *pos += cur_size;
1313 size -= cur_size;
1314 }
1315
1316 return result;
1317}
1318
1319static const struct file_operations amdgpu_ttm_gtt_fops = {
1320 .owner = THIS_MODULE,
1321 .read = amdgpu_ttm_gtt_read,
1322 .llseek = default_llseek
1323};
1324
1325#endif
1326
Christian Königa1d29472016-03-30 14:42:57 +02001327#endif
1328
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001329static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
1330{
1331#if defined(CONFIG_DEBUG_FS)
1332 unsigned count;
1333
1334 struct drm_minor *minor = adev->ddev->primary;
1335 struct dentry *ent, *root = minor->debugfs_root;
1336
1337 ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
1338 adev, &amdgpu_ttm_vram_fops);
1339 if (IS_ERR(ent))
1340 return PTR_ERR(ent);
1341 i_size_write(ent->d_inode, adev->mc.mc_vram_size);
1342 adev->mman.vram = ent;
1343
Christian Königa1d29472016-03-30 14:42:57 +02001344#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001345 ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
1346 adev, &amdgpu_ttm_gtt_fops);
1347 if (IS_ERR(ent))
1348 return PTR_ERR(ent);
1349 i_size_write(ent->d_inode, adev->mc.gtt_size);
1350 adev->mman.gtt = ent;
1351
Christian Königa1d29472016-03-30 14:42:57 +02001352#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001353 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
1354
1355#ifdef CONFIG_SWIOTLB
1356 if (!swiotlb_nr_tbl())
1357 --count;
1358#endif
1359
1360 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
1361#else
1362
1363 return 0;
1364#endif
1365}
1366
1367static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
1368{
1369#if defined(CONFIG_DEBUG_FS)
1370
1371 debugfs_remove(adev->mman.vram);
1372 adev->mman.vram = NULL;
1373
Christian Königa1d29472016-03-30 14:42:57 +02001374#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001375 debugfs_remove(adev->mman.gtt);
1376 adev->mman.gtt = NULL;
1377#endif
Christian Königa1d29472016-03-30 14:42:57 +02001378
1379#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001380}