blob: a37bdf4f8e9b6ef6ef132f67cba64f65d283e152 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Stephen Rothwell568d7c72016-03-17 15:30:49 +110027#include <linux/pagemap.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040028#include <drm/drmP.h>
29#include <drm/amdgpu_drm.h>
30#include "amdgpu.h"
31#include "amdgpu_trace.h"
32
Christian König91acbeb2015-12-14 16:42:31 +010033static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König758ac172016-05-06 22:14:00 +020034 struct drm_amdgpu_cs_chunk_fence *data,
35 uint32_t *offset)
Christian König91acbeb2015-12-14 16:42:31 +010036{
37 struct drm_gem_object *gobj;
Christian Königaa290402016-09-09 11:21:43 +020038 unsigned long size;
Christian König91acbeb2015-12-14 16:42:31 +010039
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010040 gobj = drm_gem_object_lookup(p->filp, data->handle);
Christian König91acbeb2015-12-14 16:42:31 +010041 if (gobj == NULL)
42 return -EINVAL;
43
Christian König758ac172016-05-06 22:14:00 +020044 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
Christian König91acbeb2015-12-14 16:42:31 +010045 p->uf_entry.priority = 0;
46 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
47 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +010048 p->uf_entry.user_pages = NULL;
Christian Königaa290402016-09-09 11:21:43 +020049
50 size = amdgpu_bo_size(p->uf_entry.robj);
51 if (size != PAGE_SIZE || (data->offset + 8) > size)
52 return -EINVAL;
53
Christian König758ac172016-05-06 22:14:00 +020054 *offset = data->offset;
Christian König91acbeb2015-12-14 16:42:31 +010055
56 drm_gem_object_unreference_unlocked(gobj);
Christian König758ac172016-05-06 22:14:00 +020057
58 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
59 amdgpu_bo_unref(&p->uf_entry.robj);
60 return -EINVAL;
61 }
62
Christian König91acbeb2015-12-14 16:42:31 +010063 return 0;
64}
65
Alex Deucherd38ceaf2015-04-20 16:55:21 -040066int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
67{
Christian König4c0b2422016-02-01 11:20:37 +010068 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Monk Liuc5637832016-04-19 20:11:32 +080069 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040070 union drm_amdgpu_cs *cs = data;
71 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +030072 uint64_t *chunk_array;
Christian König50838c82016-02-03 13:44:52 +010073 unsigned size, num_ibs = 0;
Christian König758ac172016-05-06 22:14:00 +020074 uint32_t uf_offset = 0;
Dan Carpenter54313502015-09-25 14:36:55 +030075 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +030076 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040077
Dan Carpenter1d263472015-09-23 13:59:28 +030078 if (cs->in.num_chunks == 0)
79 return 0;
80
81 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
82 if (!chunk_array)
83 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040084
Christian König3cb485f2015-05-11 15:34:59 +020085 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
86 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +030087 ret = -EINVAL;
88 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +020089 }
Dan Carpenter1d263472015-09-23 13:59:28 +030090
Alex Deucherd38ceaf2015-04-20 16:55:21 -040091 /* get chunks */
Alex Xief4e7c7c2017-04-05 16:54:34 -040092 chunk_array_user = (uint64_t __user *)(uintptr_t)(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093 if (copy_from_user(chunk_array, chunk_array_user,
94 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +030095 ret = -EFAULT;
Christian König2a7d9bd2015-12-18 20:33:52 +010096 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040097 }
98
99 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800100 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400101 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300102 if (!p->chunks) {
103 ret = -ENOMEM;
Christian König2a7d9bd2015-12-18 20:33:52 +0100104 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105 }
106
107 for (i = 0; i < p->nchunks; i++) {
108 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
109 struct drm_amdgpu_cs_chunk user_chunk;
110 uint32_t __user *cdata;
111
Alex Xief4e7c7c2017-04-05 16:54:34 -0400112 chunk_ptr = (void __user *)(uintptr_t)chunk_array[i];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400113 if (copy_from_user(&user_chunk, chunk_ptr,
114 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300115 ret = -EFAULT;
116 i--;
117 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400118 }
119 p->chunks[i].chunk_id = user_chunk.chunk_id;
120 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121
122 size = p->chunks[i].length_dw;
Alex Xief4e7c7c2017-04-05 16:54:34 -0400123 cdata = (void __user *)(uintptr_t)user_chunk.chunk_data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400124
Michal Hocko20981052017-05-17 14:23:12 +0200125 p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300127 ret = -ENOMEM;
128 i--;
129 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130 }
131 size *= sizeof(uint32_t);
132 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300133 ret = -EFAULT;
134 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135 }
136
Christian König9a5e8fb2015-06-23 17:07:03 +0200137 switch (p->chunks[i].chunk_id) {
138 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100139 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200140 break;
141
142 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400143 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100144 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300145 ret = -EINVAL;
146 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147 }
Christian König91acbeb2015-12-14 16:42:31 +0100148
Christian König758ac172016-05-06 22:14:00 +0200149 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
150 &uf_offset);
Christian König91acbeb2015-12-14 16:42:31 +0100151 if (ret)
152 goto free_partial_kdata;
153
Christian König9a5e8fb2015-06-23 17:07:03 +0200154 break;
155
Christian König2b48d322015-06-19 17:31:29 +0200156 case AMDGPU_CHUNK_ID_DEPENDENCIES:
157 break;
158
Christian König9a5e8fb2015-06-23 17:07:03 +0200159 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300160 ret = -EINVAL;
161 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400162 }
163 }
164
Monk Liuc5637832016-04-19 20:11:32 +0800165 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
Christian König50838c82016-02-03 13:44:52 +0100166 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100167 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400168
Christian Königb5f5acb2016-06-29 13:26:41 +0200169 if (p->uf_entry.robj)
170 p->job->uf_addr = uf_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300172 return 0;
173
174free_all_kdata:
175 i = p->nchunks - 1;
176free_partial_kdata:
177 for (; i >= 0; i--)
Michal Hocko20981052017-05-17 14:23:12 +0200178 kvfree(p->chunks[i].kdata);
Dan Carpenter1d263472015-09-23 13:59:28 +0300179 kfree(p->chunks);
Dave Airlie607523d2017-03-10 12:13:04 +1000180 p->chunks = NULL;
181 p->nchunks = 0;
Christian König2a7d9bd2015-12-18 20:33:52 +0100182put_ctx:
Dan Carpenter1d263472015-09-23 13:59:28 +0300183 amdgpu_ctx_put(p->ctx);
184free_chunk:
185 kfree(chunk_array);
186
187 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400188}
189
Marek Olšák95844d22016-08-17 23:49:27 +0200190/* Convert microseconds to bytes. */
191static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
192{
193 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
194 return 0;
195
196 /* Since accum_us is incremented by a million per second, just
197 * multiply it by the number of MB/s to get the number of bytes.
198 */
199 return us << adev->mm_stats.log2_max_MBps;
200}
201
202static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
203{
204 if (!adev->mm_stats.log2_max_MBps)
205 return 0;
206
207 return bytes >> adev->mm_stats.log2_max_MBps;
208}
209
210/* Returns how many bytes TTM can move right now. If no bytes can be moved,
211 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
212 * which means it can go over the threshold once. If that happens, the driver
213 * will be in debt and no other buffer migrations can be done until that debt
214 * is repaid.
215 *
216 * This approach allows moving a buffer of any size (it's important to allow
217 * that).
218 *
219 * The currency is simply time in microseconds and it increases as the clock
220 * ticks. The accumulated microseconds (us) are converted to bytes and
221 * returned.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400222 */
223static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev)
224{
Marek Olšák95844d22016-08-17 23:49:27 +0200225 s64 time_us, increment_us;
226 u64 max_bytes;
227 u64 free_vram, total_vram, used_vram;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400228
Marek Olšák95844d22016-08-17 23:49:27 +0200229 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
230 * throttling.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400231 *
Marek Olšák95844d22016-08-17 23:49:27 +0200232 * It means that in order to get full max MBps, at least 5 IBs per
233 * second must be submitted and not more than 200ms apart from each
234 * other.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400235 */
Marek Olšák95844d22016-08-17 23:49:27 +0200236 const s64 us_upper_bound = 200000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400237
Marek Olšák95844d22016-08-17 23:49:27 +0200238 if (!adev->mm_stats.log2_max_MBps)
239 return 0;
240
241 total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
242 used_vram = atomic64_read(&adev->vram_usage);
243 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
244
245 spin_lock(&adev->mm_stats.lock);
246
247 /* Increase the amount of accumulated us. */
248 time_us = ktime_to_us(ktime_get());
249 increment_us = time_us - adev->mm_stats.last_update_us;
250 adev->mm_stats.last_update_us = time_us;
251 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
252 us_upper_bound);
253
254 /* This prevents the short period of low performance when the VRAM
255 * usage is low and the driver is in debt or doesn't have enough
256 * accumulated us to fill VRAM quickly.
257 *
258 * The situation can occur in these cases:
259 * - a lot of VRAM is freed by userspace
260 * - the presence of a big buffer causes a lot of evictions
261 * (solution: split buffers into smaller ones)
262 *
263 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
264 * accum_us to a positive number.
265 */
266 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
267 s64 min_us;
268
269 /* Be more aggresive on dGPUs. Try to fill a portion of free
270 * VRAM now.
271 */
272 if (!(adev->flags & AMD_IS_APU))
273 min_us = bytes_to_us(adev, free_vram / 4);
274 else
275 min_us = 0; /* Reset accum_us on APUs. */
276
277 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
278 }
279
280 /* This returns 0 if the driver is in debt to disallow (optional)
281 * buffer moves.
282 */
283 max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
284
285 spin_unlock(&adev->mm_stats.lock);
286 return max_bytes;
287}
288
289/* Report how many bytes have really been moved for the last command
290 * submission. This can result in a debt that can stop buffer migrations
291 * temporarily.
292 */
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100293void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes)
Marek Olšák95844d22016-08-17 23:49:27 +0200294{
295 spin_lock(&adev->mm_stats.lock);
296 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
297 spin_unlock(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400298}
299
Chunming Zhou14fd8332016-08-04 13:05:46 +0800300static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
301 struct amdgpu_bo *bo)
302{
Christian Königa7d64de2016-09-15 14:58:48 +0200303 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800304 u64 initial_bytes_moved;
305 uint32_t domain;
306 int r;
307
308 if (bo->pin_count)
309 return 0;
310
Marek Olšák95844d22016-08-17 23:49:27 +0200311 /* Don't move this buffer if we have depleted our allowance
312 * to move it. Don't move anything if the threshold is zero.
Chunming Zhou14fd8332016-08-04 13:05:46 +0800313 */
Marek Olšák95844d22016-08-17 23:49:27 +0200314 if (p->bytes_moved < p->bytes_moved_threshold)
Chunming Zhou14fd8332016-08-04 13:05:46 +0800315 domain = bo->prefered_domains;
316 else
317 domain = bo->allowed_domains;
318
319retry:
320 amdgpu_ttm_placement_from_domain(bo, domain);
Christian Königa7d64de2016-09-15 14:58:48 +0200321 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800322 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
Christian Königa7d64de2016-09-15 14:58:48 +0200323 p->bytes_moved += atomic64_read(&adev->num_bytes_moved) -
Chunming Zhou14fd8332016-08-04 13:05:46 +0800324 initial_bytes_moved;
325
Christian König1abdc3d2016-08-31 17:28:11 +0200326 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
327 domain = bo->allowed_domains;
328 goto retry;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800329 }
330
331 return r;
332}
333
Christian König662bfa62016-09-01 12:13:18 +0200334/* Last resort, try to evict something from the current working set */
335static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
Christian Königf7da30d2016-09-28 12:03:04 +0200336 struct amdgpu_bo *validated)
Christian König662bfa62016-09-01 12:13:18 +0200337{
Christian Königf7da30d2016-09-28 12:03:04 +0200338 uint32_t domain = validated->allowed_domains;
Christian König662bfa62016-09-01 12:13:18 +0200339 int r;
340
341 if (!p->evictable)
342 return false;
343
344 for (;&p->evictable->tv.head != &p->validated;
345 p->evictable = list_prev_entry(p->evictable, tv.head)) {
346
347 struct amdgpu_bo_list_entry *candidate = p->evictable;
348 struct amdgpu_bo *bo = candidate->robj;
Christian Königa7d64de2016-09-15 14:58:48 +0200349 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Christian König662bfa62016-09-01 12:13:18 +0200350 u64 initial_bytes_moved;
351 uint32_t other;
352
353 /* If we reached our current BO we can forget it */
Christian Königf7da30d2016-09-28 12:03:04 +0200354 if (candidate->robj == validated)
Christian König662bfa62016-09-01 12:13:18 +0200355 break;
356
357 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
358
359 /* Check if this BO is in one of the domains we need space for */
360 if (!(other & domain))
361 continue;
362
363 /* Check if we can move this BO somewhere else */
364 other = bo->allowed_domains & ~domain;
365 if (!other)
366 continue;
367
368 /* Good we can try to move this BO somewhere else */
369 amdgpu_ttm_placement_from_domain(bo, other);
Christian Königa7d64de2016-09-15 14:58:48 +0200370 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Christian König662bfa62016-09-01 12:13:18 +0200371 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
Christian Königa7d64de2016-09-15 14:58:48 +0200372 p->bytes_moved += atomic64_read(&adev->num_bytes_moved) -
Christian König662bfa62016-09-01 12:13:18 +0200373 initial_bytes_moved;
374
375 if (unlikely(r))
376 break;
377
378 p->evictable = list_prev_entry(p->evictable, tv.head);
379 list_move(&candidate->tv.head, &p->validated);
380
381 return true;
382 }
383
384 return false;
385}
386
Christian Königf7da30d2016-09-28 12:03:04 +0200387static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
388{
389 struct amdgpu_cs_parser *p = param;
390 int r;
391
392 do {
393 r = amdgpu_cs_bo_validate(p, bo);
394 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
395 if (r)
396 return r;
397
398 if (bo->shadow)
Alex Xie1cd99a82016-11-30 17:19:40 -0500399 r = amdgpu_cs_bo_validate(p, bo->shadow);
Christian Königf7da30d2016-09-28 12:03:04 +0200400
401 return r;
402}
403
Baoyou Xie761c2e82016-09-03 13:57:14 +0800404static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200405 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400406{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400407 struct amdgpu_bo_list_entry *lobj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400408 int r;
409
Christian Königa5b75052015-09-03 16:40:39 +0200410 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100411 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100412 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100413 struct mm_struct *usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400414
Christian Königcc325d12016-02-08 11:08:35 +0100415 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
416 if (usermm && usermm != current->mm)
417 return -EPERM;
418
Christian König2f568db2016-02-23 12:36:59 +0100419 /* Check if we have user pages and nobody bound the BO already */
420 if (lobj->user_pages && bo->tbo.ttm->state != tt_bound) {
421 size_t size = sizeof(struct page *);
422
423 size *= bo->tbo.ttm->num_pages;
424 memcpy(bo->tbo.ttm->pages, lobj->user_pages, size);
425 binding_userptr = true;
426 }
427
Christian König662bfa62016-09-01 12:13:18 +0200428 if (p->evictable == lobj)
429 p->evictable = NULL;
430
Christian Königf7da30d2016-09-28 12:03:04 +0200431 r = amdgpu_cs_validate(p, bo);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800432 if (r)
Christian König36409d122015-12-21 20:31:35 +0100433 return r;
Christian König662bfa62016-09-01 12:13:18 +0200434
Christian König2f568db2016-02-23 12:36:59 +0100435 if (binding_userptr) {
Michal Hocko20981052017-05-17 14:23:12 +0200436 kvfree(lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100437 lobj->user_pages = NULL;
438 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400439 }
440 return 0;
441}
442
Christian König2a7d9bd2015-12-18 20:33:52 +0100443static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
444 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400445{
446 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100447 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200448 struct list_head duplicates;
monk.liu840d5142015-04-27 15:19:20 +0800449 bool need_mmap_lock = false;
Christian König2f568db2016-02-23 12:36:59 +0100450 unsigned i, tries = 10;
Christian König636ce252015-12-18 21:26:47 +0100451 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400452
Christian König2a7d9bd2015-12-18 20:33:52 +0100453 INIT_LIST_HEAD(&p->validated);
454
455 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800456 if (p->bo_list) {
Christian König211dff52016-02-22 15:40:59 +0100457 need_mmap_lock = p->bo_list->first_userptr !=
458 p->bo_list->num_entries;
Christian König636ce252015-12-18 21:26:47 +0100459 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
monk.liu840d5142015-04-27 15:19:20 +0800460 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400461
Christian König3c0eea62015-12-11 14:39:05 +0100462 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100463 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400464
Christian König758ac172016-05-06 22:14:00 +0200465 if (p->uf_entry.robj)
Christian König91acbeb2015-12-14 16:42:31 +0100466 list_add(&p->uf_entry.tv.head, &p->validated);
467
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400468 if (need_mmap_lock)
469 down_read(&current->mm->mmap_sem);
470
Christian König2f568db2016-02-23 12:36:59 +0100471 while (1) {
472 struct list_head need_pages;
473 unsigned i;
474
475 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
476 &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200477 if (unlikely(r != 0)) {
jimqu57d7f9b2016-10-20 14:58:04 +0800478 if (r != -ERESTARTSYS)
479 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100480 goto error_free_pages;
Marek Olšákf1037952016-07-30 00:48:39 +0200481 }
Christian König2f568db2016-02-23 12:36:59 +0100482
483 /* Without a BO list we don't have userptr BOs */
484 if (!p->bo_list)
485 break;
486
487 INIT_LIST_HEAD(&need_pages);
488 for (i = p->bo_list->first_userptr;
489 i < p->bo_list->num_entries; ++i) {
490
491 e = &p->bo_list->array[i];
492
493 if (amdgpu_ttm_tt_userptr_invalidated(e->robj->tbo.ttm,
494 &e->user_invalidated) && e->user_pages) {
495
496 /* We acquired a page array, but somebody
497 * invalidated it. Free it an try again
498 */
499 release_pages(e->user_pages,
500 e->robj->tbo.ttm->num_pages,
501 false);
Michal Hocko20981052017-05-17 14:23:12 +0200502 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100503 e->user_pages = NULL;
504 }
505
506 if (e->robj->tbo.ttm->state != tt_bound &&
507 !e->user_pages) {
508 list_del(&e->tv.head);
509 list_add(&e->tv.head, &need_pages);
510
511 amdgpu_bo_unreserve(e->robj);
512 }
513 }
514
515 if (list_empty(&need_pages))
516 break;
517
518 /* Unreserve everything again. */
519 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
520
Marek Olšákf1037952016-07-30 00:48:39 +0200521 /* We tried too many times, just abort */
Christian König2f568db2016-02-23 12:36:59 +0100522 if (!--tries) {
523 r = -EDEADLK;
Marek Olšákf1037952016-07-30 00:48:39 +0200524 DRM_ERROR("deadlock in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100525 goto error_free_pages;
526 }
527
Alex Xieeb0f0372017-06-08 14:53:26 -0400528 /* Fill the page arrays for all userptrs. */
Christian König2f568db2016-02-23 12:36:59 +0100529 list_for_each_entry(e, &need_pages, tv.head) {
530 struct ttm_tt *ttm = e->robj->tbo.ttm;
531
Michal Hocko20981052017-05-17 14:23:12 +0200532 e->user_pages = kvmalloc_array(ttm->num_pages,
533 sizeof(struct page*),
534 GFP_KERNEL | __GFP_ZERO);
Christian König2f568db2016-02-23 12:36:59 +0100535 if (!e->user_pages) {
536 r = -ENOMEM;
Marek Olšákf1037952016-07-30 00:48:39 +0200537 DRM_ERROR("calloc failure in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100538 goto error_free_pages;
539 }
540
541 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
542 if (r) {
Marek Olšákf1037952016-07-30 00:48:39 +0200543 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
Michal Hocko20981052017-05-17 14:23:12 +0200544 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100545 e->user_pages = NULL;
546 goto error_free_pages;
547 }
548 }
549
550 /* And try again. */
551 list_splice(&need_pages, &p->validated);
552 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400553
Christian Königf69f90a12015-12-21 19:47:42 +0100554 p->bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(p->adev);
555 p->bytes_moved = 0;
Christian König662bfa62016-09-01 12:13:18 +0200556 p->evictable = list_last_entry(&p->validated,
557 struct amdgpu_bo_list_entry,
558 tv.head);
Christian Königf69f90a12015-12-21 19:47:42 +0100559
Christian Königf7da30d2016-09-28 12:03:04 +0200560 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
561 amdgpu_cs_validate, p);
562 if (r) {
563 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
564 goto error_validate;
565 }
566
Christian Königf69f90a12015-12-21 19:47:42 +0100567 r = amdgpu_cs_list_validate(p, &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200568 if (r) {
569 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
Christian Königa5b75052015-09-03 16:40:39 +0200570 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200571 }
Christian Königa5b75052015-09-03 16:40:39 +0200572
Christian Königf69f90a12015-12-21 19:47:42 +0100573 r = amdgpu_cs_list_validate(p, &p->validated);
Marek Olšákf1037952016-07-30 00:48:39 +0200574 if (r) {
575 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
Christian Königa8480302016-01-05 16:03:39 +0100576 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200577 }
Christian Königa8480302016-01-05 16:03:39 +0100578
Marek Olšák95844d22016-08-17 23:49:27 +0200579 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved);
580
Christian König5a712a82016-06-21 16:28:15 +0200581 fpriv->vm.last_eviction_counter =
582 atomic64_read(&p->adev->num_evictions);
583
Christian Königa8480302016-01-05 16:03:39 +0100584 if (p->bo_list) {
Christian Königd88bf582016-05-06 17:50:03 +0200585 struct amdgpu_bo *gds = p->bo_list->gds_obj;
586 struct amdgpu_bo *gws = p->bo_list->gws_obj;
587 struct amdgpu_bo *oa = p->bo_list->oa_obj;
Christian Königa8480302016-01-05 16:03:39 +0100588 struct amdgpu_vm *vm = &fpriv->vm;
589 unsigned i;
590
591 for (i = 0; i < p->bo_list->num_entries; i++) {
592 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
593
594 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
595 }
Christian Königd88bf582016-05-06 17:50:03 +0200596
597 if (gds) {
598 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
599 p->job->gds_size = amdgpu_bo_size(gds);
600 }
601 if (gws) {
602 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
603 p->job->gws_size = amdgpu_bo_size(gws);
604 }
605 if (oa) {
606 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
607 p->job->oa_size = amdgpu_bo_size(oa);
608 }
Christian Königa8480302016-01-05 16:03:39 +0100609 }
Christian Königa5b75052015-09-03 16:40:39 +0200610
Christian Königc855e252016-09-05 17:00:57 +0200611 if (!r && p->uf_entry.robj) {
612 struct amdgpu_bo *uf = p->uf_entry.robj;
613
Christian Königbb990bb2016-09-09 16:32:33 +0200614 r = amdgpu_ttm_bind(&uf->tbo, &uf->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200615 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
616 }
Christian Königb5f5acb2016-06-29 13:26:41 +0200617
Christian Königa5b75052015-09-03 16:40:39 +0200618error_validate:
Christian Königeceb8a12016-01-11 15:35:21 +0100619 if (r) {
620 amdgpu_vm_move_pt_bos_in_lru(p->adev, &fpriv->vm);
Christian Königa5b75052015-09-03 16:40:39 +0200621 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
Christian Königeceb8a12016-01-11 15:35:21 +0100622 }
Christian Königa5b75052015-09-03 16:40:39 +0200623
Christian König2f568db2016-02-23 12:36:59 +0100624error_free_pages:
625
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400626 if (need_mmap_lock)
627 up_read(&current->mm->mmap_sem);
628
Christian König2f568db2016-02-23 12:36:59 +0100629 if (p->bo_list) {
630 for (i = p->bo_list->first_userptr;
631 i < p->bo_list->num_entries; ++i) {
632 e = &p->bo_list->array[i];
633
634 if (!e->user_pages)
635 continue;
636
637 release_pages(e->user_pages,
638 e->robj->tbo.ttm->num_pages,
639 false);
Michal Hocko20981052017-05-17 14:23:12 +0200640 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100641 }
642 }
643
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400644 return r;
645}
646
647static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
648{
649 struct amdgpu_bo_list_entry *e;
650 int r;
651
652 list_for_each_entry(e, &p->validated, tv.head) {
653 struct reservation_object *resv = e->robj->tbo.resv;
Christian Könige86f9ce2016-02-08 12:13:05 +0100654 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400655
656 if (r)
657 return r;
658 }
659 return 0;
660}
661
Christian König984810f2015-11-14 21:05:35 +0100662/**
663 * cs_parser_fini() - clean parser states
664 * @parser: parser structure holding parsing context.
665 * @error: error number
666 *
667 * If error is set than unvalidate buffer, otherwise just free memory
668 * used by parsing context.
669 **/
670static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800671{
Christian Königeceb8a12016-01-11 15:35:21 +0100672 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König984810f2015-11-14 21:05:35 +0100673 unsigned i;
674
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400675 if (!error) {
Nicolai Hähnle28b8d662016-01-27 11:04:19 -0500676 amdgpu_vm_move_pt_bos_in_lru(parser->adev, &fpriv->vm);
677
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400678 ttm_eu_fence_buffer_objects(&parser->ticket,
Christian König984810f2015-11-14 21:05:35 +0100679 &parser->validated,
680 parser->fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400681 } else if (backoff) {
682 ttm_eu_backoff_reservation(&parser->ticket,
683 &parser->validated);
684 }
Chris Wilsonf54d1862016-10-25 13:00:45 +0100685 dma_fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100686
Christian König3cb485f2015-05-11 15:34:59 +0200687 if (parser->ctx)
688 amdgpu_ctx_put(parser->ctx);
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800689 if (parser->bo_list)
690 amdgpu_bo_list_put(parser->bo_list);
691
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400692 for (i = 0; i < parser->nchunks; i++)
Michal Hocko20981052017-05-17 14:23:12 +0200693 kvfree(parser->chunks[i].kdata);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400694 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100695 if (parser->job)
696 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100697 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400698}
699
Junwei Zhangb85891b2017-01-16 13:59:01 +0800700static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400701{
702 struct amdgpu_device *adev = p->adev;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800703 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
704 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400705 struct amdgpu_bo_va *bo_va;
706 struct amdgpu_bo *bo;
707 int i, r;
708
Christian König194d2162016-10-12 15:13:52 +0200709 r = amdgpu_vm_update_directories(adev, vm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400710 if (r)
711 return r;
712
Christian Königa24960f2016-10-12 13:20:52 +0200713 r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_dir_update);
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200714 if (r)
715 return r;
716
Nicolai Hähnlef3467812017-03-23 19:36:31 +0100717 r = amdgpu_vm_clear_freed(adev, vm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400718 if (r)
719 return r;
720
Junwei Zhangb85891b2017-01-16 13:59:01 +0800721 r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
722 if (r)
723 return r;
724
725 r = amdgpu_sync_fence(adev, &p->job->sync,
726 fpriv->prt_va->last_pt_update);
727 if (r)
728 return r;
729
Monk Liu24936642017-01-09 15:54:32 +0800730 if (amdgpu_sriov_vf(adev)) {
731 struct dma_fence *f;
732 bo_va = vm->csa_bo_va;
733 BUG_ON(!bo_va);
734 r = amdgpu_vm_bo_update(adev, bo_va, false);
735 if (r)
736 return r;
737
738 f = bo_va->last_pt_update;
739 r = amdgpu_sync_fence(adev, &p->job->sync, f);
740 if (r)
741 return r;
742 }
743
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400744 if (p->bo_list) {
745 for (i = 0; i < p->bo_list->num_entries; i++) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100746 struct dma_fence *f;
Christian König91e1a522015-07-06 22:06:40 +0200747
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400748 /* ignore duplicates */
749 bo = p->bo_list->array[i].robj;
750 if (!bo)
751 continue;
752
753 bo_va = p->bo_list->array[i].bo_va;
754 if (bo_va == NULL)
755 continue;
756
Christian König99e124f2016-08-16 14:43:17 +0200757 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400758 if (r)
759 return r;
760
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800761 f = bo_va->last_pt_update;
Christian Könige86f9ce2016-02-08 12:13:05 +0100762 r = amdgpu_sync_fence(adev, &p->job->sync, f);
Christian König91e1a522015-07-06 22:06:40 +0200763 if (r)
764 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400765 }
Christian Königb495bd32015-09-10 14:00:35 +0200766
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400767 }
768
Christian Könige86f9ce2016-02-08 12:13:05 +0100769 r = amdgpu_vm_clear_invalids(adev, vm, &p->job->sync);
Christian Königb495bd32015-09-10 14:00:35 +0200770
771 if (amdgpu_vm_debug && p->bo_list) {
772 /* Invalidate all BOs to test for userspace bugs */
773 for (i = 0; i < p->bo_list->num_entries; i++) {
774 /* ignore duplicates */
775 bo = p->bo_list->array[i].robj;
776 if (!bo)
777 continue;
778
779 amdgpu_vm_bo_invalidate(adev, bo);
780 }
781 }
782
783 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400784}
785
786static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100787 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400788{
Christian Königb07c60c2016-01-31 12:29:04 +0100789 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400790 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100791 struct amdgpu_ring *ring = p->job->ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400792 int i, r;
793
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400794 /* Only for UVD/VCE VM emulation */
Christian Königb07c60c2016-01-31 12:29:04 +0100795 if (ring->funcs->parse_cs) {
796 for (i = 0; i < p->job->num_ibs; i++) {
797 r = amdgpu_ring_parse_cs(ring, p, i);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400798 if (r)
799 return r;
800 }
Christian König45088ef2016-10-05 16:49:19 +0200801 }
802
803 if (p->job->vm) {
Christian König67003a12016-10-12 14:46:26 +0200804 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->root.bo);
Christian König9a795882016-06-22 14:25:55 +0200805
Junwei Zhangb85891b2017-01-16 13:59:01 +0800806 r = amdgpu_bo_vm_update_pte(p);
Christian König9a795882016-06-22 14:25:55 +0200807 if (r)
808 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400809 }
810
Christian König9a795882016-06-22 14:25:55 +0200811 return amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400812}
813
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400814static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
815 struct amdgpu_cs_parser *parser)
816{
817 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
818 struct amdgpu_vm *vm = &fpriv->vm;
819 int i, j;
Monk Liu9a1b3af2017-03-08 15:51:13 +0800820 int r, ce_preempt = 0, de_preempt = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400821
Christian König50838c82016-02-03 13:44:52 +0100822 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400823 struct amdgpu_cs_chunk *chunk;
824 struct amdgpu_ib *ib;
825 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400826 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400827
828 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100829 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400830 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
831
832 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
833 continue;
834
Monk Liu65333e42017-03-27 15:14:53 +0800835 if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && amdgpu_sriov_vf(adev)) {
Harry Wentlande51a3222017-03-28 11:29:53 -0400836 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
Monk Liu65333e42017-03-27 15:14:53 +0800837 if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
838 ce_preempt++;
839 else
840 de_preempt++;
Harry Wentlande51a3222017-03-28 11:29:53 -0400841 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800842
Monk Liu65333e42017-03-27 15:14:53 +0800843 /* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
844 if (ce_preempt > 1 || de_preempt > 1)
Monk Liue9d672b2017-03-15 12:18:57 +0800845 return -EINVAL;
Monk Liu65333e42017-03-27 15:14:53 +0800846 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800847
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500848 r = amdgpu_queue_mgr_map(adev, &parser->ctx->queue_mgr, chunk_ib->ip_type,
849 chunk_ib->ip_instance, chunk_ib->ring, &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200850 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400851 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400852
Monk Liu2a9ceb82017-03-28 11:00:03 +0800853 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
Monk Liu753ad492016-08-26 13:28:28 +0800854 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
855 if (!parser->ctx->preamble_presented) {
856 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
857 parser->ctx->preamble_presented = true;
858 }
859 }
860
Christian Königb07c60c2016-01-31 12:29:04 +0100861 if (parser->job->ring && parser->job->ring != ring)
862 return -EINVAL;
863
864 parser->job->ring = ring;
865
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400866 if (ring->funcs->parse_cs) {
Christian König4802ce12015-06-10 17:20:11 +0200867 struct amdgpu_bo_va_mapping *m;
Marek Olšák3ccec532015-06-02 17:44:49 +0200868 struct amdgpu_bo *aobj = NULL;
Christian König4802ce12015-06-10 17:20:11 +0200869 uint64_t offset;
870 uint8_t *kptr;
Marek Olšák3ccec532015-06-02 17:44:49 +0200871
Christian König4802ce12015-06-10 17:20:11 +0200872 m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
873 &aobj);
Marek Olšák3ccec532015-06-02 17:44:49 +0200874 if (!aobj) {
875 DRM_ERROR("IB va_start is invalid\n");
876 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400877 }
878
Christian König4802ce12015-06-10 17:20:11 +0200879 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
Christian Königa9f87f62017-03-30 14:03:59 +0200880 (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
Christian König4802ce12015-06-10 17:20:11 +0200881 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
882 return -EINVAL;
883 }
884
Marek Olšák3ccec532015-06-02 17:44:49 +0200885 /* the IB should be reserved at this point */
Christian König4802ce12015-06-10 17:20:11 +0200886 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400887 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400888 return r;
889 }
890
Christian Königa9f87f62017-03-30 14:03:59 +0200891 offset = m->start * AMDGPU_GPU_PAGE_SIZE;
Christian König4802ce12015-06-10 17:20:11 +0200892 kptr += chunk_ib->va_start - offset;
893
Christian König45088ef2016-10-05 16:49:19 +0200894 r = amdgpu_ib_get(adev, vm, chunk_ib->ib_bytes, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400895 if (r) {
896 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400897 return r;
898 }
899
900 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
901 amdgpu_bo_kunmap(aobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400902 } else {
Christian Königb07c60c2016-01-31 12:29:04 +0100903 r = amdgpu_ib_get(adev, vm, 0, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400904 if (r) {
905 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400906 return r;
907 }
908
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400909 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400910
Christian König45088ef2016-10-05 16:49:19 +0200911 ib->gpu_addr = chunk_ib->va_start;
Marek Olšák3ccec532015-06-02 17:44:49 +0200912 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800913 ib->flags = chunk_ib->flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400914 j++;
915 }
916
Christian König758ac172016-05-06 22:14:00 +0200917 /* UVD & VCE fw doesn't support user fences */
Christian Königb5f5acb2016-06-29 13:26:41 +0200918 if (parser->job->uf_addr && (
Christian König21cd9422016-10-05 15:36:39 +0200919 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
920 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
Christian König758ac172016-05-06 22:14:00 +0200921 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400922
923 return 0;
924}
925
Christian König2b48d322015-06-19 17:31:29 +0200926static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
927 struct amdgpu_cs_parser *p)
928{
Christian König76a1ea62015-07-06 19:42:10 +0200929 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2b48d322015-06-19 17:31:29 +0200930 int i, j, r;
931
Christian König2b48d322015-06-19 17:31:29 +0200932 for (i = 0; i < p->nchunks; ++i) {
933 struct drm_amdgpu_cs_chunk_dep *deps;
934 struct amdgpu_cs_chunk *chunk;
935 unsigned num_deps;
936
937 chunk = &p->chunks[i];
938
939 if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES)
940 continue;
941
942 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
943 num_deps = chunk->length_dw * 4 /
944 sizeof(struct drm_amdgpu_cs_chunk_dep);
945
946 for (j = 0; j < num_deps; ++j) {
Christian König2b48d322015-06-19 17:31:29 +0200947 struct amdgpu_ring *ring;
Christian König76a1ea62015-07-06 19:42:10 +0200948 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100949 struct dma_fence *fence;
Christian König2b48d322015-06-19 17:31:29 +0200950
Christian König76a1ea62015-07-06 19:42:10 +0200951 ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id);
952 if (ctx == NULL)
953 return -EINVAL;
954
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500955 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
956 deps[j].ip_type,
957 deps[j].ip_instance,
958 deps[j].ring, &ring);
959 if (r) {
960 amdgpu_ctx_put(ctx);
961 return r;
962 }
963
Christian König21c16bf2015-07-07 17:24:49 +0200964 fence = amdgpu_ctx_get_fence(ctx, ring,
965 deps[j].handle);
966 if (IS_ERR(fence)) {
967 r = PTR_ERR(fence);
Christian König76a1ea62015-07-06 19:42:10 +0200968 amdgpu_ctx_put(ctx);
Christian König2b48d322015-06-19 17:31:29 +0200969 return r;
Christian König21c16bf2015-07-07 17:24:49 +0200970
971 } else if (fence) {
Christian Könige86f9ce2016-02-08 12:13:05 +0100972 r = amdgpu_sync_fence(adev, &p->job->sync,
973 fence);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100974 dma_fence_put(fence);
Christian König21c16bf2015-07-07 17:24:49 +0200975 amdgpu_ctx_put(ctx);
976 if (r)
977 return r;
Christian König76a1ea62015-07-06 19:42:10 +0200978 }
Christian König2b48d322015-06-19 17:31:29 +0200979 }
980 }
981
982 return 0;
983}
984
Christian Königcd75dc62016-01-31 11:30:55 +0100985static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
986 union drm_amdgpu_cs *cs)
987{
Christian Königb07c60c2016-01-31 12:29:04 +0100988 struct amdgpu_ring *ring = p->job->ring;
Christian König92f25092016-05-06 15:57:42 +0200989 struct amd_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +0100990 struct amdgpu_job *job;
Monk Liue6869412016-03-07 12:49:55 +0800991 int r;
Christian Königcd75dc62016-01-31 11:30:55 +0100992
Christian König50838c82016-02-03 13:44:52 +0100993 job = p->job;
994 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +0100995
Christian König595a9cd2016-06-30 10:52:03 +0200996 r = amd_sched_job_init(&job->base, &ring->sched, entity, p->filp);
Monk Liue6869412016-03-07 12:49:55 +0800997 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +0100998 amdgpu_job_free(job);
Monk Liue6869412016-03-07 12:49:55 +0800999 return r;
Christian Königcd75dc62016-01-31 11:30:55 +01001000 }
1001
Monk Liue6869412016-03-07 12:49:55 +08001002 job->owner = p->filp;
Monk Liu3aecd242016-08-25 15:40:48 +08001003 job->fence_ctx = entity->fence_context;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001004 p->fence = dma_fence_get(&job->base.s_fence->finished);
Christian König595a9cd2016-06-30 10:52:03 +02001005 cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring, p->fence);
Christian König758ac172016-05-06 22:14:00 +02001006 job->uf_sequence = cs->out.handle;
Christian Königa5fb4ec2016-06-29 15:10:31 +02001007 amdgpu_job_free_resources(job);
Chunming Zhou10e709c2017-04-27 15:13:52 +08001008 amdgpu_cs_parser_fini(p, 0, true);
Christian Königcd75dc62016-01-31 11:30:55 +01001009
1010 trace_amdgpu_cs_ioctl(job);
1011 amd_sched_entity_push_job(&job->base);
1012
1013 return 0;
1014}
1015
Chunming Zhou049fc522015-07-21 14:36:51 +08001016int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1017{
1018 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +08001019 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Chunming Zhou049fc522015-07-21 14:36:51 +08001020 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +01001021 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +02001022 bool reserved_buffers = false;
1023 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +08001024
Christian König0c418f12015-09-01 15:13:53 +02001025 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +08001026 return -EBUSY;
Chunming Zhouf1892132017-05-15 16:48:27 +08001027 if (amdgpu_kms_vram_lost(adev, fpriv))
1028 return -ENODEV;
Chunming Zhou049fc522015-07-21 14:36:51 +08001029
Christian König7e52a812015-11-04 15:44:39 +01001030 parser.adev = adev;
1031 parser.filp = filp;
1032
1033 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001034 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +08001035 DRM_ERROR("Failed to initialize parser !\n");
Huang Ruia414cd72016-10-30 23:05:47 +08001036 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001037 }
Huang Ruia414cd72016-10-30 23:05:47 +08001038
Christian König2a7d9bd2015-12-18 20:33:52 +01001039 r = amdgpu_cs_parser_bos(&parser, data);
Huang Ruia414cd72016-10-30 23:05:47 +08001040 if (r) {
1041 if (r == -ENOMEM)
1042 DRM_ERROR("Not enough memory for command submission!\n");
1043 else if (r != -ERESTARTSYS)
1044 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1045 goto out;
Christian König26a69802015-08-18 21:09:33 +02001046 }
1047
Huang Ruia414cd72016-10-30 23:05:47 +08001048 reserved_buffers = true;
1049 r = amdgpu_cs_ib_fill(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +02001050 if (r)
1051 goto out;
1052
Huang Ruia414cd72016-10-30 23:05:47 +08001053 r = amdgpu_cs_dependencies(adev, &parser);
1054 if (r) {
1055 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1056 goto out;
1057 }
1058
Christian König50838c82016-02-03 13:44:52 +01001059 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +01001060 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +02001061
Christian König7e52a812015-11-04 15:44:39 +01001062 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +08001063 if (r)
1064 goto out;
1065
Christian König4acabfe2016-01-31 11:32:04 +01001066 r = amdgpu_cs_submit(&parser, cs);
Chunming Zhou10e709c2017-04-27 15:13:52 +08001067 if (r)
1068 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001069
Chunming Zhou10e709c2017-04-27 15:13:52 +08001070 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001071out:
Christian König7e52a812015-11-04 15:44:39 +01001072 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001073 return r;
1074}
1075
1076/**
1077 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1078 *
1079 * @dev: drm device
1080 * @data: data from userspace
1081 * @filp: file private
1082 *
1083 * Wait for the command submission identified by handle to finish.
1084 */
1085int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1086 struct drm_file *filp)
1087{
1088 union drm_amdgpu_wait_cs *wait = data;
1089 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +08001090 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001091 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +02001092 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001093 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001094 struct dma_fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001095 long r;
1096
Chunming Zhouf1892132017-05-15 16:48:27 +08001097 if (amdgpu_kms_vram_lost(adev, fpriv))
1098 return -ENODEV;
Christian König21c16bf2015-07-07 17:24:49 +02001099
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001100 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1101 if (ctx == NULL)
1102 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +08001103
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001104 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
1105 wait->in.ip_type, wait->in.ip_instance,
1106 wait->in.ring, &ring);
1107 if (r) {
1108 amdgpu_ctx_put(ctx);
1109 return r;
1110 }
1111
Chunming Zhou4b559c92015-07-21 15:53:04 +08001112 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1113 if (IS_ERR(fence))
1114 r = PTR_ERR(fence);
1115 else if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001116 r = dma_fence_wait_timeout(fence, true, timeout);
1117 dma_fence_put(fence);
Chunming Zhou4b559c92015-07-21 15:53:04 +08001118 } else
Christian König21c16bf2015-07-07 17:24:49 +02001119 r = 1;
1120
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001121 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001122 if (r < 0)
1123 return r;
1124
1125 memset(wait, 0, sizeof(*wait));
1126 wait->out.status = (r == 0);
1127
1128 return 0;
1129}
1130
1131/**
Junwei Zhangeef18a82016-11-04 16:16:10 -04001132 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1133 *
1134 * @adev: amdgpu device
1135 * @filp: file private
1136 * @user: drm_amdgpu_fence copied from user space
1137 */
1138static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1139 struct drm_file *filp,
1140 struct drm_amdgpu_fence *user)
1141{
1142 struct amdgpu_ring *ring;
1143 struct amdgpu_ctx *ctx;
1144 struct dma_fence *fence;
1145 int r;
1146
Junwei Zhangeef18a82016-11-04 16:16:10 -04001147 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1148 if (ctx == NULL)
1149 return ERR_PTR(-EINVAL);
1150
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001151 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr, user->ip_type,
1152 user->ip_instance, user->ring, &ring);
1153 if (r) {
1154 amdgpu_ctx_put(ctx);
1155 return ERR_PTR(r);
1156 }
1157
Junwei Zhangeef18a82016-11-04 16:16:10 -04001158 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1159 amdgpu_ctx_put(ctx);
1160
1161 return fence;
1162}
1163
1164/**
1165 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1166 *
1167 * @adev: amdgpu device
1168 * @filp: file private
1169 * @wait: wait parameters
1170 * @fences: array of drm_amdgpu_fence
1171 */
1172static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1173 struct drm_file *filp,
1174 union drm_amdgpu_wait_fences *wait,
1175 struct drm_amdgpu_fence *fences)
1176{
1177 uint32_t fence_count = wait->in.fence_count;
1178 unsigned int i;
1179 long r = 1;
1180
1181 for (i = 0; i < fence_count; i++) {
1182 struct dma_fence *fence;
1183 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1184
1185 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1186 if (IS_ERR(fence))
1187 return PTR_ERR(fence);
1188 else if (!fence)
1189 continue;
1190
1191 r = dma_fence_wait_timeout(fence, true, timeout);
Chunming Zhou32df87d2017-04-07 17:05:45 +08001192 dma_fence_put(fence);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001193 if (r < 0)
1194 return r;
1195
1196 if (r == 0)
1197 break;
1198 }
1199
1200 memset(wait, 0, sizeof(*wait));
1201 wait->out.status = (r > 0);
1202
1203 return 0;
1204}
1205
1206/**
1207 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1208 *
1209 * @adev: amdgpu device
1210 * @filp: file private
1211 * @wait: wait parameters
1212 * @fences: array of drm_amdgpu_fence
1213 */
1214static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1215 struct drm_file *filp,
1216 union drm_amdgpu_wait_fences *wait,
1217 struct drm_amdgpu_fence *fences)
1218{
1219 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1220 uint32_t fence_count = wait->in.fence_count;
1221 uint32_t first = ~0;
1222 struct dma_fence **array;
1223 unsigned int i;
1224 long r;
1225
1226 /* Prepare the fence array */
1227 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1228
1229 if (array == NULL)
1230 return -ENOMEM;
1231
1232 for (i = 0; i < fence_count; i++) {
1233 struct dma_fence *fence;
1234
1235 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1236 if (IS_ERR(fence)) {
1237 r = PTR_ERR(fence);
1238 goto err_free_fence_array;
1239 } else if (fence) {
1240 array[i] = fence;
1241 } else { /* NULL, the fence has been already signaled */
1242 r = 1;
1243 goto out;
1244 }
1245 }
1246
1247 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1248 &first);
1249 if (r < 0)
1250 goto err_free_fence_array;
1251
1252out:
1253 memset(wait, 0, sizeof(*wait));
1254 wait->out.status = (r > 0);
1255 wait->out.first_signaled = first;
1256 /* set return value 0 to indicate success */
1257 r = 0;
1258
1259err_free_fence_array:
1260 for (i = 0; i < fence_count; i++)
1261 dma_fence_put(array[i]);
1262 kfree(array);
1263
1264 return r;
1265}
1266
1267/**
1268 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1269 *
1270 * @dev: drm device
1271 * @data: data from userspace
1272 * @filp: file private
1273 */
1274int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1275 struct drm_file *filp)
1276{
1277 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +08001278 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001279 union drm_amdgpu_wait_fences *wait = data;
1280 uint32_t fence_count = wait->in.fence_count;
1281 struct drm_amdgpu_fence *fences_user;
1282 struct drm_amdgpu_fence *fences;
1283 int r;
1284
Chunming Zhouf1892132017-05-15 16:48:27 +08001285 if (amdgpu_kms_vram_lost(adev, fpriv))
1286 return -ENODEV;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001287 /* Get the fences from userspace */
1288 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1289 GFP_KERNEL);
1290 if (fences == NULL)
1291 return -ENOMEM;
1292
Alex Xief4e7c7c2017-04-05 16:54:34 -04001293 fences_user = (void __user *)(uintptr_t)(wait->in.fences);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001294 if (copy_from_user(fences, fences_user,
1295 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1296 r = -EFAULT;
1297 goto err_free_fences;
1298 }
1299
1300 if (wait->in.wait_all)
1301 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1302 else
1303 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1304
1305err_free_fences:
1306 kfree(fences);
1307
1308 return r;
1309}
1310
1311/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001312 * amdgpu_cs_find_bo_va - find bo_va for VM address
1313 *
1314 * @parser: command submission parser context
1315 * @addr: VM address
1316 * @bo: resulting BO of the mapping found
1317 *
1318 * Search the buffer objects in the command submission context for a certain
1319 * virtual memory address. Returns allocation structure when found, NULL
1320 * otherwise.
1321 */
1322struct amdgpu_bo_va_mapping *
1323amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1324 uint64_t addr, struct amdgpu_bo **bo)
1325{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001326 struct amdgpu_bo_va_mapping *mapping;
Christian König15486fd22015-12-22 16:06:12 +01001327 unsigned i;
1328
1329 if (!parser->bo_list)
1330 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001331
1332 addr /= AMDGPU_GPU_PAGE_SIZE;
1333
Christian König15486fd22015-12-22 16:06:12 +01001334 for (i = 0; i < parser->bo_list->num_entries; i++) {
1335 struct amdgpu_bo_list_entry *lobj;
1336
1337 lobj = &parser->bo_list->array[i];
1338 if (!lobj->bo_va)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001339 continue;
1340
Christian König15486fd22015-12-22 16:06:12 +01001341 list_for_each_entry(mapping, &lobj->bo_va->valids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02001342 if (mapping->start > addr ||
1343 addr > mapping->last)
Christian König7fc11952015-07-30 11:53:42 +02001344 continue;
1345
Christian König15486fd22015-12-22 16:06:12 +01001346 *bo = lobj->bo_va->bo;
Christian König7fc11952015-07-30 11:53:42 +02001347 return mapping;
1348 }
1349
Christian König15486fd22015-12-22 16:06:12 +01001350 list_for_each_entry(mapping, &lobj->bo_va->invalids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02001351 if (mapping->start > addr ||
1352 addr > mapping->last)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001353 continue;
1354
Christian König15486fd22015-12-22 16:06:12 +01001355 *bo = lobj->bo_va->bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001356 return mapping;
1357 }
1358 }
1359
1360 return NULL;
1361}
Christian Königc855e252016-09-05 17:00:57 +02001362
1363/**
1364 * amdgpu_cs_sysvm_access_required - make BOs accessible by the system VM
1365 *
1366 * @parser: command submission parser context
1367 *
1368 * Helper for UVD/VCE VM emulation, make sure BOs are accessible by the system VM.
1369 */
1370int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser)
1371{
1372 unsigned i;
1373 int r;
1374
1375 if (!parser->bo_list)
1376 return 0;
1377
1378 for (i = 0; i < parser->bo_list->num_entries; i++) {
1379 struct amdgpu_bo *bo = parser->bo_list->array[i].robj;
1380
Christian Königbb990bb2016-09-09 16:32:33 +02001381 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +02001382 if (unlikely(r))
1383 return r;
Christian König03f48dd2016-08-15 17:00:22 +02001384
1385 if (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
1386 continue;
1387
1388 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1389 amdgpu_ttm_placement_from_domain(bo, bo->allowed_domains);
1390 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
1391 if (unlikely(r))
1392 return r;
Christian Königc855e252016-09-05 17:00:57 +02001393 }
1394
1395 return 0;
1396}