blob: 57301f5936fa33238077692533085a4d7467d00d [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Stephen Rothwell568d7c72016-03-17 15:30:49 +110027#include <linux/pagemap.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040028#include <drm/drmP.h>
29#include <drm/amdgpu_drm.h>
30#include "amdgpu.h"
31#include "amdgpu_trace.h"
32
Alex Deucherd38ceaf2015-04-20 16:55:21 -040033int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
34 u32 ip_instance, u32 ring,
35 struct amdgpu_ring **out_ring)
36{
37 /* Right now all IPs have only one instance - multiple rings. */
38 if (ip_instance != 0) {
39 DRM_ERROR("invalid ip instance: %d\n", ip_instance);
40 return -EINVAL;
41 }
42
43 switch (ip_type) {
44 default:
45 DRM_ERROR("unknown ip type: %d\n", ip_type);
46 return -EINVAL;
47 case AMDGPU_HW_IP_GFX:
48 if (ring < adev->gfx.num_gfx_rings) {
49 *out_ring = &adev->gfx.gfx_ring[ring];
50 } else {
51 DRM_ERROR("only %d gfx rings are supported now\n",
52 adev->gfx.num_gfx_rings);
53 return -EINVAL;
54 }
55 break;
56 case AMDGPU_HW_IP_COMPUTE:
57 if (ring < adev->gfx.num_compute_rings) {
58 *out_ring = &adev->gfx.compute_ring[ring];
59 } else {
60 DRM_ERROR("only %d compute rings are supported now\n",
61 adev->gfx.num_compute_rings);
62 return -EINVAL;
63 }
64 break;
65 case AMDGPU_HW_IP_DMA:
Alex Deucherc113ea12015-10-08 16:30:37 -040066 if (ring < adev->sdma.num_instances) {
67 *out_ring = &adev->sdma.instance[ring].ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068 } else {
Alex Deucherc113ea12015-10-08 16:30:37 -040069 DRM_ERROR("only %d SDMA rings are supported\n",
70 adev->sdma.num_instances);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040071 return -EINVAL;
72 }
73 break;
74 case AMDGPU_HW_IP_UVD:
75 *out_ring = &adev->uvd.ring;
76 break;
77 case AMDGPU_HW_IP_VCE:
Alex Deucher034041f2017-01-11 16:11:48 -050078 if (ring < adev->vce.num_rings){
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079 *out_ring = &adev->vce.ring[ring];
80 } else {
Alex Deucher034041f2017-01-11 16:11:48 -050081 DRM_ERROR("only %d VCE rings are supported\n", adev->vce.num_rings);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040082 return -EINVAL;
83 }
84 break;
85 }
86 return 0;
87}
88
Christian König91acbeb2015-12-14 16:42:31 +010089static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König758ac172016-05-06 22:14:00 +020090 struct drm_amdgpu_cs_chunk_fence *data,
91 uint32_t *offset)
Christian König91acbeb2015-12-14 16:42:31 +010092{
93 struct drm_gem_object *gobj;
Christian Königaa290402016-09-09 11:21:43 +020094 unsigned long size;
Christian König91acbeb2015-12-14 16:42:31 +010095
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010096 gobj = drm_gem_object_lookup(p->filp, data->handle);
Christian König91acbeb2015-12-14 16:42:31 +010097 if (gobj == NULL)
98 return -EINVAL;
99
Christian König758ac172016-05-06 22:14:00 +0200100 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
Christian König91acbeb2015-12-14 16:42:31 +0100101 p->uf_entry.priority = 0;
102 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
103 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +0100104 p->uf_entry.user_pages = NULL;
Christian Königaa290402016-09-09 11:21:43 +0200105
106 size = amdgpu_bo_size(p->uf_entry.robj);
107 if (size != PAGE_SIZE || (data->offset + 8) > size)
108 return -EINVAL;
109
Christian König758ac172016-05-06 22:14:00 +0200110 *offset = data->offset;
Christian König91acbeb2015-12-14 16:42:31 +0100111
112 drm_gem_object_unreference_unlocked(gobj);
Christian König758ac172016-05-06 22:14:00 +0200113
114 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
115 amdgpu_bo_unref(&p->uf_entry.robj);
116 return -EINVAL;
117 }
118
Christian König91acbeb2015-12-14 16:42:31 +0100119 return 0;
120}
121
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
123{
Christian König4c0b2422016-02-01 11:20:37 +0100124 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Monk Liuc5637832016-04-19 20:11:32 +0800125 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126 union drm_amdgpu_cs *cs = data;
127 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +0300128 uint64_t *chunk_array;
Christian König50838c82016-02-03 13:44:52 +0100129 unsigned size, num_ibs = 0;
Christian König758ac172016-05-06 22:14:00 +0200130 uint32_t uf_offset = 0;
Dan Carpenter54313502015-09-25 14:36:55 +0300131 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +0300132 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400133
Dan Carpenter1d263472015-09-23 13:59:28 +0300134 if (cs->in.num_chunks == 0)
135 return 0;
136
137 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
138 if (!chunk_array)
139 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140
Christian König3cb485f2015-05-11 15:34:59 +0200141 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
142 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300143 ret = -EINVAL;
144 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +0200145 }
Dan Carpenter1d263472015-09-23 13:59:28 +0300146
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147 /* get chunks */
Arnd Bergmann028423b2015-10-07 09:41:27 +0200148 chunk_array_user = (uint64_t __user *)(unsigned long)(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400149 if (copy_from_user(chunk_array, chunk_array_user,
150 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300151 ret = -EFAULT;
Christian König2a7d9bd2015-12-18 20:33:52 +0100152 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400153 }
154
155 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800156 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400157 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300158 if (!p->chunks) {
159 ret = -ENOMEM;
Christian König2a7d9bd2015-12-18 20:33:52 +0100160 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400161 }
162
163 for (i = 0; i < p->nchunks; i++) {
164 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
165 struct drm_amdgpu_cs_chunk user_chunk;
166 uint32_t __user *cdata;
167
Arnd Bergmann028423b2015-10-07 09:41:27 +0200168 chunk_ptr = (void __user *)(unsigned long)chunk_array[i];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400169 if (copy_from_user(&user_chunk, chunk_ptr,
170 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300171 ret = -EFAULT;
172 i--;
173 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 }
175 p->chunks[i].chunk_id = user_chunk.chunk_id;
176 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400177
178 size = p->chunks[i].length_dw;
Arnd Bergmann028423b2015-10-07 09:41:27 +0200179 cdata = (void __user *)(unsigned long)user_chunk.chunk_data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180
181 p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
182 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300183 ret = -ENOMEM;
184 i--;
185 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400186 }
187 size *= sizeof(uint32_t);
188 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300189 ret = -EFAULT;
190 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400191 }
192
Christian König9a5e8fb2015-06-23 17:07:03 +0200193 switch (p->chunks[i].chunk_id) {
194 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100195 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200196 break;
197
198 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400199 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100200 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300201 ret = -EINVAL;
202 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400203 }
Christian König91acbeb2015-12-14 16:42:31 +0100204
Christian König758ac172016-05-06 22:14:00 +0200205 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
206 &uf_offset);
Christian König91acbeb2015-12-14 16:42:31 +0100207 if (ret)
208 goto free_partial_kdata;
209
Christian König9a5e8fb2015-06-23 17:07:03 +0200210 break;
211
Christian König2b48d322015-06-19 17:31:29 +0200212 case AMDGPU_CHUNK_ID_DEPENDENCIES:
213 break;
214
Christian König9a5e8fb2015-06-23 17:07:03 +0200215 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300216 ret = -EINVAL;
217 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400218 }
219 }
220
Monk Liuc5637832016-04-19 20:11:32 +0800221 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
Christian König50838c82016-02-03 13:44:52 +0100222 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100223 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400224
Christian Königb5f5acb2016-06-29 13:26:41 +0200225 if (p->uf_entry.robj)
226 p->job->uf_addr = uf_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400227 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300228 return 0;
229
230free_all_kdata:
231 i = p->nchunks - 1;
232free_partial_kdata:
233 for (; i >= 0; i--)
234 drm_free_large(p->chunks[i].kdata);
235 kfree(p->chunks);
Christian König2a7d9bd2015-12-18 20:33:52 +0100236put_ctx:
Dan Carpenter1d263472015-09-23 13:59:28 +0300237 amdgpu_ctx_put(p->ctx);
238free_chunk:
239 kfree(chunk_array);
240
241 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400242}
243
Marek Olšák95844d22016-08-17 23:49:27 +0200244/* Convert microseconds to bytes. */
245static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
246{
247 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
248 return 0;
249
250 /* Since accum_us is incremented by a million per second, just
251 * multiply it by the number of MB/s to get the number of bytes.
252 */
253 return us << adev->mm_stats.log2_max_MBps;
254}
255
256static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
257{
258 if (!adev->mm_stats.log2_max_MBps)
259 return 0;
260
261 return bytes >> adev->mm_stats.log2_max_MBps;
262}
263
264/* Returns how many bytes TTM can move right now. If no bytes can be moved,
265 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
266 * which means it can go over the threshold once. If that happens, the driver
267 * will be in debt and no other buffer migrations can be done until that debt
268 * is repaid.
269 *
270 * This approach allows moving a buffer of any size (it's important to allow
271 * that).
272 *
273 * The currency is simply time in microseconds and it increases as the clock
274 * ticks. The accumulated microseconds (us) are converted to bytes and
275 * returned.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400276 */
277static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev)
278{
Marek Olšák95844d22016-08-17 23:49:27 +0200279 s64 time_us, increment_us;
280 u64 max_bytes;
281 u64 free_vram, total_vram, used_vram;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282
Marek Olšák95844d22016-08-17 23:49:27 +0200283 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
284 * throttling.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400285 *
Marek Olšák95844d22016-08-17 23:49:27 +0200286 * It means that in order to get full max MBps, at least 5 IBs per
287 * second must be submitted and not more than 200ms apart from each
288 * other.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400289 */
Marek Olšák95844d22016-08-17 23:49:27 +0200290 const s64 us_upper_bound = 200000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400291
Marek Olšák95844d22016-08-17 23:49:27 +0200292 if (!adev->mm_stats.log2_max_MBps)
293 return 0;
294
295 total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
296 used_vram = atomic64_read(&adev->vram_usage);
297 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
298
299 spin_lock(&adev->mm_stats.lock);
300
301 /* Increase the amount of accumulated us. */
302 time_us = ktime_to_us(ktime_get());
303 increment_us = time_us - adev->mm_stats.last_update_us;
304 adev->mm_stats.last_update_us = time_us;
305 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
306 us_upper_bound);
307
308 /* This prevents the short period of low performance when the VRAM
309 * usage is low and the driver is in debt or doesn't have enough
310 * accumulated us to fill VRAM quickly.
311 *
312 * The situation can occur in these cases:
313 * - a lot of VRAM is freed by userspace
314 * - the presence of a big buffer causes a lot of evictions
315 * (solution: split buffers into smaller ones)
316 *
317 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
318 * accum_us to a positive number.
319 */
320 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
321 s64 min_us;
322
323 /* Be more aggresive on dGPUs. Try to fill a portion of free
324 * VRAM now.
325 */
326 if (!(adev->flags & AMD_IS_APU))
327 min_us = bytes_to_us(adev, free_vram / 4);
328 else
329 min_us = 0; /* Reset accum_us on APUs. */
330
331 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
332 }
333
334 /* This returns 0 if the driver is in debt to disallow (optional)
335 * buffer moves.
336 */
337 max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
338
339 spin_unlock(&adev->mm_stats.lock);
340 return max_bytes;
341}
342
343/* Report how many bytes have really been moved for the last command
344 * submission. This can result in a debt that can stop buffer migrations
345 * temporarily.
346 */
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100347void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes)
Marek Olšák95844d22016-08-17 23:49:27 +0200348{
349 spin_lock(&adev->mm_stats.lock);
350 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
351 spin_unlock(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400352}
353
Chunming Zhou14fd8332016-08-04 13:05:46 +0800354static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
355 struct amdgpu_bo *bo)
356{
Christian Königa7d64de2016-09-15 14:58:48 +0200357 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800358 u64 initial_bytes_moved;
359 uint32_t domain;
360 int r;
361
362 if (bo->pin_count)
363 return 0;
364
Marek Olšák95844d22016-08-17 23:49:27 +0200365 /* Don't move this buffer if we have depleted our allowance
366 * to move it. Don't move anything if the threshold is zero.
Chunming Zhou14fd8332016-08-04 13:05:46 +0800367 */
Marek Olšák95844d22016-08-17 23:49:27 +0200368 if (p->bytes_moved < p->bytes_moved_threshold)
Chunming Zhou14fd8332016-08-04 13:05:46 +0800369 domain = bo->prefered_domains;
370 else
371 domain = bo->allowed_domains;
372
373retry:
374 amdgpu_ttm_placement_from_domain(bo, domain);
Christian Königa7d64de2016-09-15 14:58:48 +0200375 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800376 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
Christian Königa7d64de2016-09-15 14:58:48 +0200377 p->bytes_moved += atomic64_read(&adev->num_bytes_moved) -
Chunming Zhou14fd8332016-08-04 13:05:46 +0800378 initial_bytes_moved;
379
Christian König1abdc3d2016-08-31 17:28:11 +0200380 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
381 domain = bo->allowed_domains;
382 goto retry;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800383 }
384
385 return r;
386}
387
Christian König662bfa62016-09-01 12:13:18 +0200388/* Last resort, try to evict something from the current working set */
389static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
Christian Königf7da30d2016-09-28 12:03:04 +0200390 struct amdgpu_bo *validated)
Christian König662bfa62016-09-01 12:13:18 +0200391{
Christian Königf7da30d2016-09-28 12:03:04 +0200392 uint32_t domain = validated->allowed_domains;
Christian König662bfa62016-09-01 12:13:18 +0200393 int r;
394
395 if (!p->evictable)
396 return false;
397
398 for (;&p->evictable->tv.head != &p->validated;
399 p->evictable = list_prev_entry(p->evictable, tv.head)) {
400
401 struct amdgpu_bo_list_entry *candidate = p->evictable;
402 struct amdgpu_bo *bo = candidate->robj;
Christian Königa7d64de2016-09-15 14:58:48 +0200403 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Christian König662bfa62016-09-01 12:13:18 +0200404 u64 initial_bytes_moved;
405 uint32_t other;
406
407 /* If we reached our current BO we can forget it */
Christian Königf7da30d2016-09-28 12:03:04 +0200408 if (candidate->robj == validated)
Christian König662bfa62016-09-01 12:13:18 +0200409 break;
410
411 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
412
413 /* Check if this BO is in one of the domains we need space for */
414 if (!(other & domain))
415 continue;
416
417 /* Check if we can move this BO somewhere else */
418 other = bo->allowed_domains & ~domain;
419 if (!other)
420 continue;
421
422 /* Good we can try to move this BO somewhere else */
423 amdgpu_ttm_placement_from_domain(bo, other);
Christian Königa7d64de2016-09-15 14:58:48 +0200424 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Christian König662bfa62016-09-01 12:13:18 +0200425 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
Christian Königa7d64de2016-09-15 14:58:48 +0200426 p->bytes_moved += atomic64_read(&adev->num_bytes_moved) -
Christian König662bfa62016-09-01 12:13:18 +0200427 initial_bytes_moved;
428
429 if (unlikely(r))
430 break;
431
432 p->evictable = list_prev_entry(p->evictable, tv.head);
433 list_move(&candidate->tv.head, &p->validated);
434
435 return true;
436 }
437
438 return false;
439}
440
Christian Königf7da30d2016-09-28 12:03:04 +0200441static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
442{
443 struct amdgpu_cs_parser *p = param;
444 int r;
445
446 do {
447 r = amdgpu_cs_bo_validate(p, bo);
448 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
449 if (r)
450 return r;
451
452 if (bo->shadow)
Alex Xie1cd99a82016-11-30 17:19:40 -0500453 r = amdgpu_cs_bo_validate(p, bo->shadow);
Christian Königf7da30d2016-09-28 12:03:04 +0200454
455 return r;
456}
457
Baoyou Xie761c2e82016-09-03 13:57:14 +0800458static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200459 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400460{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400461 struct amdgpu_bo_list_entry *lobj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400462 int r;
463
Christian Königa5b75052015-09-03 16:40:39 +0200464 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100465 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100466 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100467 struct mm_struct *usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400468
Christian Königcc325d12016-02-08 11:08:35 +0100469 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
470 if (usermm && usermm != current->mm)
471 return -EPERM;
472
Christian König2f568db2016-02-23 12:36:59 +0100473 /* Check if we have user pages and nobody bound the BO already */
474 if (lobj->user_pages && bo->tbo.ttm->state != tt_bound) {
475 size_t size = sizeof(struct page *);
476
477 size *= bo->tbo.ttm->num_pages;
478 memcpy(bo->tbo.ttm->pages, lobj->user_pages, size);
479 binding_userptr = true;
480 }
481
Christian König662bfa62016-09-01 12:13:18 +0200482 if (p->evictable == lobj)
483 p->evictable = NULL;
484
Christian Königf7da30d2016-09-28 12:03:04 +0200485 r = amdgpu_cs_validate(p, bo);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800486 if (r)
Christian König36409d122015-12-21 20:31:35 +0100487 return r;
Christian König662bfa62016-09-01 12:13:18 +0200488
Christian König2f568db2016-02-23 12:36:59 +0100489 if (binding_userptr) {
490 drm_free_large(lobj->user_pages);
491 lobj->user_pages = NULL;
492 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400493 }
494 return 0;
495}
496
Christian König2a7d9bd2015-12-18 20:33:52 +0100497static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
498 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400499{
500 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100501 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200502 struct list_head duplicates;
monk.liu840d5142015-04-27 15:19:20 +0800503 bool need_mmap_lock = false;
Christian König2f568db2016-02-23 12:36:59 +0100504 unsigned i, tries = 10;
Christian König636ce252015-12-18 21:26:47 +0100505 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400506
Christian König2a7d9bd2015-12-18 20:33:52 +0100507 INIT_LIST_HEAD(&p->validated);
508
509 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800510 if (p->bo_list) {
Christian König211dff52016-02-22 15:40:59 +0100511 need_mmap_lock = p->bo_list->first_userptr !=
512 p->bo_list->num_entries;
Christian König636ce252015-12-18 21:26:47 +0100513 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
monk.liu840d5142015-04-27 15:19:20 +0800514 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400515
Christian König3c0eea62015-12-11 14:39:05 +0100516 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100517 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400518
Christian König758ac172016-05-06 22:14:00 +0200519 if (p->uf_entry.robj)
Christian König91acbeb2015-12-14 16:42:31 +0100520 list_add(&p->uf_entry.tv.head, &p->validated);
521
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400522 if (need_mmap_lock)
523 down_read(&current->mm->mmap_sem);
524
Christian König2f568db2016-02-23 12:36:59 +0100525 while (1) {
526 struct list_head need_pages;
527 unsigned i;
528
529 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
530 &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200531 if (unlikely(r != 0)) {
jimqu57d7f9b2016-10-20 14:58:04 +0800532 if (r != -ERESTARTSYS)
533 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100534 goto error_free_pages;
Marek Olšákf1037952016-07-30 00:48:39 +0200535 }
Christian König2f568db2016-02-23 12:36:59 +0100536
537 /* Without a BO list we don't have userptr BOs */
538 if (!p->bo_list)
539 break;
540
541 INIT_LIST_HEAD(&need_pages);
542 for (i = p->bo_list->first_userptr;
543 i < p->bo_list->num_entries; ++i) {
544
545 e = &p->bo_list->array[i];
546
547 if (amdgpu_ttm_tt_userptr_invalidated(e->robj->tbo.ttm,
548 &e->user_invalidated) && e->user_pages) {
549
550 /* We acquired a page array, but somebody
551 * invalidated it. Free it an try again
552 */
553 release_pages(e->user_pages,
554 e->robj->tbo.ttm->num_pages,
555 false);
556 drm_free_large(e->user_pages);
557 e->user_pages = NULL;
558 }
559
560 if (e->robj->tbo.ttm->state != tt_bound &&
561 !e->user_pages) {
562 list_del(&e->tv.head);
563 list_add(&e->tv.head, &need_pages);
564
565 amdgpu_bo_unreserve(e->robj);
566 }
567 }
568
569 if (list_empty(&need_pages))
570 break;
571
572 /* Unreserve everything again. */
573 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
574
Marek Olšákf1037952016-07-30 00:48:39 +0200575 /* We tried too many times, just abort */
Christian König2f568db2016-02-23 12:36:59 +0100576 if (!--tries) {
577 r = -EDEADLK;
Marek Olšákf1037952016-07-30 00:48:39 +0200578 DRM_ERROR("deadlock in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100579 goto error_free_pages;
580 }
581
582 /* Fill the page arrays for all useptrs. */
583 list_for_each_entry(e, &need_pages, tv.head) {
584 struct ttm_tt *ttm = e->robj->tbo.ttm;
585
586 e->user_pages = drm_calloc_large(ttm->num_pages,
587 sizeof(struct page*));
588 if (!e->user_pages) {
589 r = -ENOMEM;
Marek Olšákf1037952016-07-30 00:48:39 +0200590 DRM_ERROR("calloc failure in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100591 goto error_free_pages;
592 }
593
594 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
595 if (r) {
Marek Olšákf1037952016-07-30 00:48:39 +0200596 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100597 drm_free_large(e->user_pages);
598 e->user_pages = NULL;
599 goto error_free_pages;
600 }
601 }
602
603 /* And try again. */
604 list_splice(&need_pages, &p->validated);
605 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400606
Christian Königf69f90a12015-12-21 19:47:42 +0100607 p->bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(p->adev);
608 p->bytes_moved = 0;
Christian König662bfa62016-09-01 12:13:18 +0200609 p->evictable = list_last_entry(&p->validated,
610 struct amdgpu_bo_list_entry,
611 tv.head);
Christian Königf69f90a12015-12-21 19:47:42 +0100612
Christian Königf7da30d2016-09-28 12:03:04 +0200613 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
614 amdgpu_cs_validate, p);
615 if (r) {
616 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
617 goto error_validate;
618 }
619
Christian Königf69f90a12015-12-21 19:47:42 +0100620 r = amdgpu_cs_list_validate(p, &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200621 if (r) {
622 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
Christian Königa5b75052015-09-03 16:40:39 +0200623 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200624 }
Christian Königa5b75052015-09-03 16:40:39 +0200625
Christian Königf69f90a12015-12-21 19:47:42 +0100626 r = amdgpu_cs_list_validate(p, &p->validated);
Marek Olšákf1037952016-07-30 00:48:39 +0200627 if (r) {
628 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
Christian Königa8480302016-01-05 16:03:39 +0100629 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200630 }
Christian Königa8480302016-01-05 16:03:39 +0100631
Marek Olšák95844d22016-08-17 23:49:27 +0200632 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved);
633
Christian König5a712a82016-06-21 16:28:15 +0200634 fpriv->vm.last_eviction_counter =
635 atomic64_read(&p->adev->num_evictions);
636
Christian Königa8480302016-01-05 16:03:39 +0100637 if (p->bo_list) {
Christian Königd88bf582016-05-06 17:50:03 +0200638 struct amdgpu_bo *gds = p->bo_list->gds_obj;
639 struct amdgpu_bo *gws = p->bo_list->gws_obj;
640 struct amdgpu_bo *oa = p->bo_list->oa_obj;
Christian Königa8480302016-01-05 16:03:39 +0100641 struct amdgpu_vm *vm = &fpriv->vm;
642 unsigned i;
643
644 for (i = 0; i < p->bo_list->num_entries; i++) {
645 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
646
647 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
648 }
Christian Königd88bf582016-05-06 17:50:03 +0200649
650 if (gds) {
651 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
652 p->job->gds_size = amdgpu_bo_size(gds);
653 }
654 if (gws) {
655 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
656 p->job->gws_size = amdgpu_bo_size(gws);
657 }
658 if (oa) {
659 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
660 p->job->oa_size = amdgpu_bo_size(oa);
661 }
Christian Königa8480302016-01-05 16:03:39 +0100662 }
Christian Königa5b75052015-09-03 16:40:39 +0200663
Christian Königc855e252016-09-05 17:00:57 +0200664 if (!r && p->uf_entry.robj) {
665 struct amdgpu_bo *uf = p->uf_entry.robj;
666
Christian Königbb990bb2016-09-09 16:32:33 +0200667 r = amdgpu_ttm_bind(&uf->tbo, &uf->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200668 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
669 }
Christian Königb5f5acb2016-06-29 13:26:41 +0200670
Christian Königa5b75052015-09-03 16:40:39 +0200671error_validate:
Christian Königeceb8a12016-01-11 15:35:21 +0100672 if (r) {
673 amdgpu_vm_move_pt_bos_in_lru(p->adev, &fpriv->vm);
Christian Königa5b75052015-09-03 16:40:39 +0200674 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
Christian Königeceb8a12016-01-11 15:35:21 +0100675 }
Christian Königa5b75052015-09-03 16:40:39 +0200676
Christian König2f568db2016-02-23 12:36:59 +0100677error_free_pages:
678
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400679 if (need_mmap_lock)
680 up_read(&current->mm->mmap_sem);
681
Christian König2f568db2016-02-23 12:36:59 +0100682 if (p->bo_list) {
683 for (i = p->bo_list->first_userptr;
684 i < p->bo_list->num_entries; ++i) {
685 e = &p->bo_list->array[i];
686
687 if (!e->user_pages)
688 continue;
689
690 release_pages(e->user_pages,
691 e->robj->tbo.ttm->num_pages,
692 false);
693 drm_free_large(e->user_pages);
694 }
695 }
696
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400697 return r;
698}
699
700static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
701{
702 struct amdgpu_bo_list_entry *e;
703 int r;
704
705 list_for_each_entry(e, &p->validated, tv.head) {
706 struct reservation_object *resv = e->robj->tbo.resv;
Christian Könige86f9ce2016-02-08 12:13:05 +0100707 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400708
709 if (r)
710 return r;
711 }
712 return 0;
713}
714
Christian König984810f2015-11-14 21:05:35 +0100715/**
716 * cs_parser_fini() - clean parser states
717 * @parser: parser structure holding parsing context.
718 * @error: error number
719 *
720 * If error is set than unvalidate buffer, otherwise just free memory
721 * used by parsing context.
722 **/
723static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800724{
Christian Königeceb8a12016-01-11 15:35:21 +0100725 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König984810f2015-11-14 21:05:35 +0100726 unsigned i;
727
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400728 if (!error) {
Nicolai Hähnle28b8d662016-01-27 11:04:19 -0500729 amdgpu_vm_move_pt_bos_in_lru(parser->adev, &fpriv->vm);
730
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400731 ttm_eu_fence_buffer_objects(&parser->ticket,
Christian König984810f2015-11-14 21:05:35 +0100732 &parser->validated,
733 parser->fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400734 } else if (backoff) {
735 ttm_eu_backoff_reservation(&parser->ticket,
736 &parser->validated);
737 }
Chris Wilsonf54d1862016-10-25 13:00:45 +0100738 dma_fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100739
Christian König3cb485f2015-05-11 15:34:59 +0200740 if (parser->ctx)
741 amdgpu_ctx_put(parser->ctx);
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800742 if (parser->bo_list)
743 amdgpu_bo_list_put(parser->bo_list);
744
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400745 for (i = 0; i < parser->nchunks; i++)
746 drm_free_large(parser->chunks[i].kdata);
747 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100748 if (parser->job)
749 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100750 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400751}
752
753static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p,
754 struct amdgpu_vm *vm)
755{
756 struct amdgpu_device *adev = p->adev;
757 struct amdgpu_bo_va *bo_va;
758 struct amdgpu_bo *bo;
759 int i, r;
760
761 r = amdgpu_vm_update_page_directory(adev, vm);
762 if (r)
763 return r;
764
Christian Könige86f9ce2016-02-08 12:13:05 +0100765 r = amdgpu_sync_fence(adev, &p->job->sync, vm->page_directory_fence);
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200766 if (r)
767 return r;
768
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400769 r = amdgpu_vm_clear_freed(adev, vm);
770 if (r)
771 return r;
772
Monk Liu24936642017-01-09 15:54:32 +0800773 if (amdgpu_sriov_vf(adev)) {
774 struct dma_fence *f;
775 bo_va = vm->csa_bo_va;
776 BUG_ON(!bo_va);
777 r = amdgpu_vm_bo_update(adev, bo_va, false);
778 if (r)
779 return r;
780
781 f = bo_va->last_pt_update;
782 r = amdgpu_sync_fence(adev, &p->job->sync, f);
783 if (r)
784 return r;
785 }
786
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400787 if (p->bo_list) {
788 for (i = 0; i < p->bo_list->num_entries; i++) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100789 struct dma_fence *f;
Christian König91e1a522015-07-06 22:06:40 +0200790
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400791 /* ignore duplicates */
792 bo = p->bo_list->array[i].robj;
793 if (!bo)
794 continue;
795
796 bo_va = p->bo_list->array[i].bo_va;
797 if (bo_va == NULL)
798 continue;
799
Christian König99e124f2016-08-16 14:43:17 +0200800 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400801 if (r)
802 return r;
803
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800804 f = bo_va->last_pt_update;
Christian Könige86f9ce2016-02-08 12:13:05 +0100805 r = amdgpu_sync_fence(adev, &p->job->sync, f);
Christian König91e1a522015-07-06 22:06:40 +0200806 if (r)
807 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400808 }
Christian Königb495bd32015-09-10 14:00:35 +0200809
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400810 }
811
Christian Könige86f9ce2016-02-08 12:13:05 +0100812 r = amdgpu_vm_clear_invalids(adev, vm, &p->job->sync);
Christian Königb495bd32015-09-10 14:00:35 +0200813
814 if (amdgpu_vm_debug && p->bo_list) {
815 /* Invalidate all BOs to test for userspace bugs */
816 for (i = 0; i < p->bo_list->num_entries; i++) {
817 /* ignore duplicates */
818 bo = p->bo_list->array[i].robj;
819 if (!bo)
820 continue;
821
822 amdgpu_vm_bo_invalidate(adev, bo);
823 }
824 }
825
826 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400827}
828
829static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100830 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400831{
Christian Königb07c60c2016-01-31 12:29:04 +0100832 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400833 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100834 struct amdgpu_ring *ring = p->job->ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400835 int i, r;
836
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400837 /* Only for UVD/VCE VM emulation */
Christian Königb07c60c2016-01-31 12:29:04 +0100838 if (ring->funcs->parse_cs) {
839 for (i = 0; i < p->job->num_ibs; i++) {
840 r = amdgpu_ring_parse_cs(ring, p, i);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400841 if (r)
842 return r;
843 }
Christian König45088ef2016-10-05 16:49:19 +0200844 }
845
846 if (p->job->vm) {
Christian König9a795882016-06-22 14:25:55 +0200847 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
848
849 r = amdgpu_bo_vm_update_pte(p, vm);
850 if (r)
851 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400852 }
853
Christian König9a795882016-06-22 14:25:55 +0200854 return amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400855}
856
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400857static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
858 struct amdgpu_cs_parser *parser)
859{
860 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
861 struct amdgpu_vm *vm = &fpriv->vm;
862 int i, j;
863 int r;
864
Christian König50838c82016-02-03 13:44:52 +0100865 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400866 struct amdgpu_cs_chunk *chunk;
867 struct amdgpu_ib *ib;
868 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400869 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400870
871 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100872 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400873 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
874
875 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
876 continue;
877
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400878 r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
879 chunk_ib->ip_instance, chunk_ib->ring,
880 &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200881 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400882 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400883
Monk Liu753ad492016-08-26 13:28:28 +0800884 if (ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
885 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
886 if (!parser->ctx->preamble_presented) {
887 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
888 parser->ctx->preamble_presented = true;
889 }
890 }
891
Christian Königb07c60c2016-01-31 12:29:04 +0100892 if (parser->job->ring && parser->job->ring != ring)
893 return -EINVAL;
894
895 parser->job->ring = ring;
896
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400897 if (ring->funcs->parse_cs) {
Christian König4802ce12015-06-10 17:20:11 +0200898 struct amdgpu_bo_va_mapping *m;
Marek Olšák3ccec532015-06-02 17:44:49 +0200899 struct amdgpu_bo *aobj = NULL;
Christian König4802ce12015-06-10 17:20:11 +0200900 uint64_t offset;
901 uint8_t *kptr;
Marek Olšák3ccec532015-06-02 17:44:49 +0200902
Christian König4802ce12015-06-10 17:20:11 +0200903 m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
904 &aobj);
Marek Olšák3ccec532015-06-02 17:44:49 +0200905 if (!aobj) {
906 DRM_ERROR("IB va_start is invalid\n");
907 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400908 }
909
Christian König4802ce12015-06-10 17:20:11 +0200910 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
911 (m->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
912 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
913 return -EINVAL;
914 }
915
Marek Olšák3ccec532015-06-02 17:44:49 +0200916 /* the IB should be reserved at this point */
Christian König4802ce12015-06-10 17:20:11 +0200917 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400918 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400919 return r;
920 }
921
Christian König4802ce12015-06-10 17:20:11 +0200922 offset = ((uint64_t)m->it.start) * AMDGPU_GPU_PAGE_SIZE;
923 kptr += chunk_ib->va_start - offset;
924
Christian König45088ef2016-10-05 16:49:19 +0200925 r = amdgpu_ib_get(adev, vm, chunk_ib->ib_bytes, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400926 if (r) {
927 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400928 return r;
929 }
930
931 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
932 amdgpu_bo_kunmap(aobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400933 } else {
Christian Königb07c60c2016-01-31 12:29:04 +0100934 r = amdgpu_ib_get(adev, vm, 0, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400935 if (r) {
936 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400937 return r;
938 }
939
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400940 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400941
Christian König45088ef2016-10-05 16:49:19 +0200942 ib->gpu_addr = chunk_ib->va_start;
Marek Olšák3ccec532015-06-02 17:44:49 +0200943 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800944 ib->flags = chunk_ib->flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400945 j++;
946 }
947
Christian König758ac172016-05-06 22:14:00 +0200948 /* UVD & VCE fw doesn't support user fences */
Christian Königb5f5acb2016-06-29 13:26:41 +0200949 if (parser->job->uf_addr && (
Christian König21cd9422016-10-05 15:36:39 +0200950 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
951 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
Christian König758ac172016-05-06 22:14:00 +0200952 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400953
954 return 0;
955}
956
Christian König2b48d322015-06-19 17:31:29 +0200957static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
958 struct amdgpu_cs_parser *p)
959{
Christian König76a1ea62015-07-06 19:42:10 +0200960 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2b48d322015-06-19 17:31:29 +0200961 int i, j, r;
962
Christian König2b48d322015-06-19 17:31:29 +0200963 for (i = 0; i < p->nchunks; ++i) {
964 struct drm_amdgpu_cs_chunk_dep *deps;
965 struct amdgpu_cs_chunk *chunk;
966 unsigned num_deps;
967
968 chunk = &p->chunks[i];
969
970 if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES)
971 continue;
972
973 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
974 num_deps = chunk->length_dw * 4 /
975 sizeof(struct drm_amdgpu_cs_chunk_dep);
976
977 for (j = 0; j < num_deps; ++j) {
Christian König2b48d322015-06-19 17:31:29 +0200978 struct amdgpu_ring *ring;
Christian König76a1ea62015-07-06 19:42:10 +0200979 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100980 struct dma_fence *fence;
Christian König2b48d322015-06-19 17:31:29 +0200981
982 r = amdgpu_cs_get_ring(adev, deps[j].ip_type,
983 deps[j].ip_instance,
984 deps[j].ring, &ring);
985 if (r)
986 return r;
987
Christian König76a1ea62015-07-06 19:42:10 +0200988 ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id);
989 if (ctx == NULL)
990 return -EINVAL;
991
Christian König21c16bf2015-07-07 17:24:49 +0200992 fence = amdgpu_ctx_get_fence(ctx, ring,
993 deps[j].handle);
994 if (IS_ERR(fence)) {
995 r = PTR_ERR(fence);
Christian König76a1ea62015-07-06 19:42:10 +0200996 amdgpu_ctx_put(ctx);
Christian König2b48d322015-06-19 17:31:29 +0200997 return r;
Christian König21c16bf2015-07-07 17:24:49 +0200998
999 } else if (fence) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001000 r = amdgpu_sync_fence(adev, &p->job->sync,
1001 fence);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001002 dma_fence_put(fence);
Christian König21c16bf2015-07-07 17:24:49 +02001003 amdgpu_ctx_put(ctx);
1004 if (r)
1005 return r;
Christian König76a1ea62015-07-06 19:42:10 +02001006 }
Christian König2b48d322015-06-19 17:31:29 +02001007 }
1008 }
1009
1010 return 0;
1011}
1012
Christian Königcd75dc62016-01-31 11:30:55 +01001013static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1014 union drm_amdgpu_cs *cs)
1015{
Christian Königb07c60c2016-01-31 12:29:04 +01001016 struct amdgpu_ring *ring = p->job->ring;
Christian König92f25092016-05-06 15:57:42 +02001017 struct amd_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +01001018 struct amdgpu_job *job;
Monk Liue6869412016-03-07 12:49:55 +08001019 int r;
Christian Königcd75dc62016-01-31 11:30:55 +01001020
Christian König50838c82016-02-03 13:44:52 +01001021 job = p->job;
1022 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +01001023
Christian König595a9cd2016-06-30 10:52:03 +02001024 r = amd_sched_job_init(&job->base, &ring->sched, entity, p->filp);
Monk Liue6869412016-03-07 12:49:55 +08001025 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +01001026 amdgpu_job_free(job);
Monk Liue6869412016-03-07 12:49:55 +08001027 return r;
Christian Königcd75dc62016-01-31 11:30:55 +01001028 }
1029
Monk Liue6869412016-03-07 12:49:55 +08001030 job->owner = p->filp;
Monk Liu3aecd242016-08-25 15:40:48 +08001031 job->fence_ctx = entity->fence_context;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001032 p->fence = dma_fence_get(&job->base.s_fence->finished);
Christian König595a9cd2016-06-30 10:52:03 +02001033 cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring, p->fence);
Christian König758ac172016-05-06 22:14:00 +02001034 job->uf_sequence = cs->out.handle;
Christian Königa5fb4ec2016-06-29 15:10:31 +02001035 amdgpu_job_free_resources(job);
Christian Königcd75dc62016-01-31 11:30:55 +01001036
1037 trace_amdgpu_cs_ioctl(job);
1038 amd_sched_entity_push_job(&job->base);
1039
1040 return 0;
1041}
1042
Chunming Zhou049fc522015-07-21 14:36:51 +08001043int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1044{
1045 struct amdgpu_device *adev = dev->dev_private;
1046 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +01001047 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +02001048 bool reserved_buffers = false;
1049 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +08001050
Christian König0c418f12015-09-01 15:13:53 +02001051 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +08001052 return -EBUSY;
Chunming Zhou049fc522015-07-21 14:36:51 +08001053
Christian König7e52a812015-11-04 15:44:39 +01001054 parser.adev = adev;
1055 parser.filp = filp;
1056
1057 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001058 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +08001059 DRM_ERROR("Failed to initialize parser !\n");
Huang Ruia414cd72016-10-30 23:05:47 +08001060 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001061 }
Huang Ruia414cd72016-10-30 23:05:47 +08001062
Christian König2a7d9bd2015-12-18 20:33:52 +01001063 r = amdgpu_cs_parser_bos(&parser, data);
Huang Ruia414cd72016-10-30 23:05:47 +08001064 if (r) {
1065 if (r == -ENOMEM)
1066 DRM_ERROR("Not enough memory for command submission!\n");
1067 else if (r != -ERESTARTSYS)
1068 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1069 goto out;
Christian König26a69802015-08-18 21:09:33 +02001070 }
1071
Huang Ruia414cd72016-10-30 23:05:47 +08001072 reserved_buffers = true;
1073 r = amdgpu_cs_ib_fill(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +02001074 if (r)
1075 goto out;
1076
Huang Ruia414cd72016-10-30 23:05:47 +08001077 r = amdgpu_cs_dependencies(adev, &parser);
1078 if (r) {
1079 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1080 goto out;
1081 }
1082
Christian König50838c82016-02-03 13:44:52 +01001083 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +01001084 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +02001085
Christian König7e52a812015-11-04 15:44:39 +01001086 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +08001087 if (r)
1088 goto out;
1089
Christian König4acabfe2016-01-31 11:32:04 +01001090 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001091
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001092out:
Christian König7e52a812015-11-04 15:44:39 +01001093 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001094 return r;
1095}
1096
1097/**
1098 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1099 *
1100 * @dev: drm device
1101 * @data: data from userspace
1102 * @filp: file private
1103 *
1104 * Wait for the command submission identified by handle to finish.
1105 */
1106int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1107 struct drm_file *filp)
1108{
1109 union drm_amdgpu_wait_cs *wait = data;
1110 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001111 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +02001112 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001113 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001114 struct dma_fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001115 long r;
1116
Christian König21c16bf2015-07-07 17:24:49 +02001117 r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance,
1118 wait->in.ring, &ring);
1119 if (r)
1120 return r;
1121
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001122 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1123 if (ctx == NULL)
1124 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +08001125
1126 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1127 if (IS_ERR(fence))
1128 r = PTR_ERR(fence);
1129 else if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001130 r = dma_fence_wait_timeout(fence, true, timeout);
1131 dma_fence_put(fence);
Chunming Zhou4b559c92015-07-21 15:53:04 +08001132 } else
Christian König21c16bf2015-07-07 17:24:49 +02001133 r = 1;
1134
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001135 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001136 if (r < 0)
1137 return r;
1138
1139 memset(wait, 0, sizeof(*wait));
1140 wait->out.status = (r == 0);
1141
1142 return 0;
1143}
1144
1145/**
Junwei Zhangeef18a82016-11-04 16:16:10 -04001146 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1147 *
1148 * @adev: amdgpu device
1149 * @filp: file private
1150 * @user: drm_amdgpu_fence copied from user space
1151 */
1152static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1153 struct drm_file *filp,
1154 struct drm_amdgpu_fence *user)
1155{
1156 struct amdgpu_ring *ring;
1157 struct amdgpu_ctx *ctx;
1158 struct dma_fence *fence;
1159 int r;
1160
1161 r = amdgpu_cs_get_ring(adev, user->ip_type, user->ip_instance,
1162 user->ring, &ring);
1163 if (r)
1164 return ERR_PTR(r);
1165
1166 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1167 if (ctx == NULL)
1168 return ERR_PTR(-EINVAL);
1169
1170 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1171 amdgpu_ctx_put(ctx);
1172
1173 return fence;
1174}
1175
1176/**
1177 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1178 *
1179 * @adev: amdgpu device
1180 * @filp: file private
1181 * @wait: wait parameters
1182 * @fences: array of drm_amdgpu_fence
1183 */
1184static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1185 struct drm_file *filp,
1186 union drm_amdgpu_wait_fences *wait,
1187 struct drm_amdgpu_fence *fences)
1188{
1189 uint32_t fence_count = wait->in.fence_count;
1190 unsigned int i;
1191 long r = 1;
1192
1193 for (i = 0; i < fence_count; i++) {
1194 struct dma_fence *fence;
1195 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1196
1197 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1198 if (IS_ERR(fence))
1199 return PTR_ERR(fence);
1200 else if (!fence)
1201 continue;
1202
1203 r = dma_fence_wait_timeout(fence, true, timeout);
1204 if (r < 0)
1205 return r;
1206
1207 if (r == 0)
1208 break;
1209 }
1210
1211 memset(wait, 0, sizeof(*wait));
1212 wait->out.status = (r > 0);
1213
1214 return 0;
1215}
1216
1217/**
1218 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1219 *
1220 * @adev: amdgpu device
1221 * @filp: file private
1222 * @wait: wait parameters
1223 * @fences: array of drm_amdgpu_fence
1224 */
1225static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1226 struct drm_file *filp,
1227 union drm_amdgpu_wait_fences *wait,
1228 struct drm_amdgpu_fence *fences)
1229{
1230 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1231 uint32_t fence_count = wait->in.fence_count;
1232 uint32_t first = ~0;
1233 struct dma_fence **array;
1234 unsigned int i;
1235 long r;
1236
1237 /* Prepare the fence array */
1238 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1239
1240 if (array == NULL)
1241 return -ENOMEM;
1242
1243 for (i = 0; i < fence_count; i++) {
1244 struct dma_fence *fence;
1245
1246 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1247 if (IS_ERR(fence)) {
1248 r = PTR_ERR(fence);
1249 goto err_free_fence_array;
1250 } else if (fence) {
1251 array[i] = fence;
1252 } else { /* NULL, the fence has been already signaled */
1253 r = 1;
1254 goto out;
1255 }
1256 }
1257
1258 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1259 &first);
1260 if (r < 0)
1261 goto err_free_fence_array;
1262
1263out:
1264 memset(wait, 0, sizeof(*wait));
1265 wait->out.status = (r > 0);
1266 wait->out.first_signaled = first;
1267 /* set return value 0 to indicate success */
1268 r = 0;
1269
1270err_free_fence_array:
1271 for (i = 0; i < fence_count; i++)
1272 dma_fence_put(array[i]);
1273 kfree(array);
1274
1275 return r;
1276}
1277
1278/**
1279 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1280 *
1281 * @dev: drm device
1282 * @data: data from userspace
1283 * @filp: file private
1284 */
1285int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1286 struct drm_file *filp)
1287{
1288 struct amdgpu_device *adev = dev->dev_private;
1289 union drm_amdgpu_wait_fences *wait = data;
1290 uint32_t fence_count = wait->in.fence_count;
1291 struct drm_amdgpu_fence *fences_user;
1292 struct drm_amdgpu_fence *fences;
1293 int r;
1294
1295 /* Get the fences from userspace */
1296 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1297 GFP_KERNEL);
1298 if (fences == NULL)
1299 return -ENOMEM;
1300
1301 fences_user = (void __user *)(unsigned long)(wait->in.fences);
1302 if (copy_from_user(fences, fences_user,
1303 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1304 r = -EFAULT;
1305 goto err_free_fences;
1306 }
1307
1308 if (wait->in.wait_all)
1309 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1310 else
1311 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1312
1313err_free_fences:
1314 kfree(fences);
1315
1316 return r;
1317}
1318
1319/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001320 * amdgpu_cs_find_bo_va - find bo_va for VM address
1321 *
1322 * @parser: command submission parser context
1323 * @addr: VM address
1324 * @bo: resulting BO of the mapping found
1325 *
1326 * Search the buffer objects in the command submission context for a certain
1327 * virtual memory address. Returns allocation structure when found, NULL
1328 * otherwise.
1329 */
1330struct amdgpu_bo_va_mapping *
1331amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1332 uint64_t addr, struct amdgpu_bo **bo)
1333{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001334 struct amdgpu_bo_va_mapping *mapping;
Christian König15486fd22015-12-22 16:06:12 +01001335 unsigned i;
1336
1337 if (!parser->bo_list)
1338 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001339
1340 addr /= AMDGPU_GPU_PAGE_SIZE;
1341
Christian König15486fd22015-12-22 16:06:12 +01001342 for (i = 0; i < parser->bo_list->num_entries; i++) {
1343 struct amdgpu_bo_list_entry *lobj;
1344
1345 lobj = &parser->bo_list->array[i];
1346 if (!lobj->bo_va)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001347 continue;
1348
Christian König15486fd22015-12-22 16:06:12 +01001349 list_for_each_entry(mapping, &lobj->bo_va->valids, list) {
Christian König7fc11952015-07-30 11:53:42 +02001350 if (mapping->it.start > addr ||
1351 addr > mapping->it.last)
1352 continue;
1353
Christian König15486fd22015-12-22 16:06:12 +01001354 *bo = lobj->bo_va->bo;
Christian König7fc11952015-07-30 11:53:42 +02001355 return mapping;
1356 }
1357
Christian König15486fd22015-12-22 16:06:12 +01001358 list_for_each_entry(mapping, &lobj->bo_va->invalids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001359 if (mapping->it.start > addr ||
1360 addr > mapping->it.last)
1361 continue;
1362
Christian König15486fd22015-12-22 16:06:12 +01001363 *bo = lobj->bo_va->bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001364 return mapping;
1365 }
1366 }
1367
1368 return NULL;
1369}
Christian Königc855e252016-09-05 17:00:57 +02001370
1371/**
1372 * amdgpu_cs_sysvm_access_required - make BOs accessible by the system VM
1373 *
1374 * @parser: command submission parser context
1375 *
1376 * Helper for UVD/VCE VM emulation, make sure BOs are accessible by the system VM.
1377 */
1378int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser)
1379{
1380 unsigned i;
1381 int r;
1382
1383 if (!parser->bo_list)
1384 return 0;
1385
1386 for (i = 0; i < parser->bo_list->num_entries; i++) {
1387 struct amdgpu_bo *bo = parser->bo_list->array[i].robj;
1388
Christian Königbb990bb2016-09-09 16:32:33 +02001389 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +02001390 if (unlikely(r))
1391 return r;
Christian König03f48dd2016-08-15 17:00:22 +02001392
1393 if (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
1394 continue;
1395
1396 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1397 amdgpu_ttm_placement_from_domain(bo, bo->allowed_domains);
1398 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
1399 if (unlikely(r))
1400 return r;
Christian Königc855e252016-09-05 17:00:57 +02001401 }
1402
1403 return 0;
1404}