blob: 568578db93b659475d13935b09aa5df800c35cb8 [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001// include/asm-arm/mach-omap/usb.h
2
3#ifndef __ASM_ARCH_OMAP_USB_H
4#define __ASM_ARCH_OMAP_USB_H
5
Maulik Mankad884b8362010-02-17 14:09:30 -08006#include <linux/usb/musb.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -07007#include <plat/board.h>
Russell Kinga09e64f2008-08-05 16:14:15 +01008
Anand Gadiyar83720a82009-11-22 10:11:00 -08009#define OMAP3_HS_USB_PORTS 3
10enum ehci_hcd_omap_mode {
11 EHCI_HCD_OMAP_MODE_UNKNOWN,
12 EHCI_HCD_OMAP_MODE_PHY,
13 EHCI_HCD_OMAP_MODE_TLL,
14};
15
16struct ehci_hcd_omap_platform_data {
17 enum ehci_hcd_omap_mode port_mode[OMAP3_HS_USB_PORTS];
18 unsigned phy_reset:1;
19
20 /* have to be valid if phy_reset is true and portx is in phy mode */
21 int reset_gpio_port[OMAP3_HS_USB_PORTS];
22};
23
Russell Kinga09e64f2008-08-05 16:14:15 +010024/*-------------------------------------------------------------------------*/
25
26#define OMAP1_OTG_BASE 0xfffb0400
27#define OMAP1_UDC_BASE 0xfffb4000
28#define OMAP1_OHCI_BASE 0xfffba000
29
30#define OMAP2_OHCI_BASE 0x4805e000
31#define OMAP2_UDC_BASE 0x4805e200
32#define OMAP2_OTG_BASE 0x4805e300
33
34#ifdef CONFIG_ARCH_OMAP1
35
36#define OTG_BASE OMAP1_OTG_BASE
37#define UDC_BASE OMAP1_UDC_BASE
38#define OMAP_OHCI_BASE OMAP1_OHCI_BASE
39
40#else
41
42#define OTG_BASE OMAP2_OTG_BASE
43#define UDC_BASE OMAP2_UDC_BASE
44#define OMAP_OHCI_BASE OMAP2_OHCI_BASE
45
Maulik Mankad884b8362010-02-17 14:09:30 -080046struct omap_musb_board_data {
47 u8 interface_type;
48 u8 mode;
49 u8 power;
50};
51
52enum musb_interface {MUSB_INTERFACE_ULPI, MUSB_INTERFACE_UTMI};
53
54extern void usb_musb_init(struct omap_musb_board_data *board_data);
Felipe Balbi18cb7ac2009-03-23 18:34:06 -070055
Felipe Balbi6f69a182010-03-04 09:45:53 +020056extern void usb_ehci_init(const struct ehci_hcd_omap_platform_data *pdata);
Anand Gadiyar83720a82009-11-22 10:11:00 -080057
Russell Kinga09e64f2008-08-05 16:14:15 +010058#endif
59
Felipe Balbib0b5aa32009-03-23 18:07:49 -070060void omap_usb_init(struct omap_usb_config *pdata);
61
Russell Kinga09e64f2008-08-05 16:14:15 +010062/*-------------------------------------------------------------------------*/
63
64/*
65 * OTG and transceiver registers, for OMAPs starting with ARM926
66 */
67#define OTG_REV (OTG_BASE + 0x00)
68#define OTG_SYSCON_1 (OTG_BASE + 0x04)
69# define USB2_TRX_MODE(w) (((w)>>24)&0x07)
70# define USB1_TRX_MODE(w) (((w)>>20)&0x07)
71# define USB0_TRX_MODE(w) (((w)>>16)&0x07)
72# define OTG_IDLE_EN (1 << 15)
73# define HST_IDLE_EN (1 << 14)
74# define DEV_IDLE_EN (1 << 13)
75# define OTG_RESET_DONE (1 << 2)
76# define OTG_SOFT_RESET (1 << 1)
77#define OTG_SYSCON_2 (OTG_BASE + 0x08)
78# define OTG_EN (1 << 31)
79# define USBX_SYNCHRO (1 << 30)
80# define OTG_MST16 (1 << 29)
81# define SRP_GPDATA (1 << 28)
82# define SRP_GPDVBUS (1 << 27)
83# define SRP_GPUVBUS(w) (((w)>>24)&0x07)
84# define A_WAIT_VRISE(w) (((w)>>20)&0x07)
85# define B_ASE_BRST(w) (((w)>>16)&0x07)
86# define SRP_DPW (1 << 14)
87# define SRP_DATA (1 << 13)
88# define SRP_VBUS (1 << 12)
89# define OTG_PADEN (1 << 10)
90# define HMC_PADEN (1 << 9)
91# define UHOST_EN (1 << 8)
92# define HMC_TLLSPEED (1 << 7)
93# define HMC_TLLATTACH (1 << 6)
94# define OTG_HMC(w) (((w)>>0)&0x3f)
95#define OTG_CTRL (OTG_BASE + 0x0c)
96# define OTG_USB2_EN (1 << 29)
97# define OTG_USB2_DP (1 << 28)
98# define OTG_USB2_DM (1 << 27)
99# define OTG_USB1_EN (1 << 26)
100# define OTG_USB1_DP (1 << 25)
101# define OTG_USB1_DM (1 << 24)
102# define OTG_USB0_EN (1 << 23)
103# define OTG_USB0_DP (1 << 22)
104# define OTG_USB0_DM (1 << 21)
105# define OTG_ASESSVLD (1 << 20)
106# define OTG_BSESSEND (1 << 19)
107# define OTG_BSESSVLD (1 << 18)
108# define OTG_VBUSVLD (1 << 17)
109# define OTG_ID (1 << 16)
110# define OTG_DRIVER_SEL (1 << 15)
111# define OTG_A_SETB_HNPEN (1 << 12)
112# define OTG_A_BUSREQ (1 << 11)
113# define OTG_B_HNPEN (1 << 9)
114# define OTG_B_BUSREQ (1 << 8)
115# define OTG_BUSDROP (1 << 7)
116# define OTG_PULLDOWN (1 << 5)
117# define OTG_PULLUP (1 << 4)
118# define OTG_DRV_VBUS (1 << 3)
119# define OTG_PD_VBUS (1 << 2)
120# define OTG_PU_VBUS (1 << 1)
121# define OTG_PU_ID (1 << 0)
122#define OTG_IRQ_EN (OTG_BASE + 0x10) /* 16-bit */
123# define DRIVER_SWITCH (1 << 15)
124# define A_VBUS_ERR (1 << 13)
125# define A_REQ_TMROUT (1 << 12)
126# define A_SRP_DETECT (1 << 11)
127# define B_HNP_FAIL (1 << 10)
128# define B_SRP_TMROUT (1 << 9)
129# define B_SRP_DONE (1 << 8)
130# define B_SRP_STARTED (1 << 7)
131# define OPRT_CHG (1 << 0)
132#define OTG_IRQ_SRC (OTG_BASE + 0x14) /* 16-bit */
133 // same bits as in IRQ_EN
134#define OTG_OUTCTRL (OTG_BASE + 0x18) /* 16-bit */
135# define OTGVPD (1 << 14)
136# define OTGVPU (1 << 13)
137# define OTGPUID (1 << 12)
138# define USB2VDR (1 << 10)
139# define USB2PDEN (1 << 9)
140# define USB2PUEN (1 << 8)
141# define USB1VDR (1 << 6)
142# define USB1PDEN (1 << 5)
143# define USB1PUEN (1 << 4)
144# define USB0VDR (1 << 2)
145# define USB0PDEN (1 << 1)
146# define USB0PUEN (1 << 0)
147#define OTG_TEST (OTG_BASE + 0x20) /* 16-bit */
148#define OTG_VENDOR_CODE (OTG_BASE + 0xfc) /* 16-bit */
149
150/*-------------------------------------------------------------------------*/
151
152/* OMAP1 */
153#define USB_TRANSCEIVER_CTRL (0xfffe1000 + 0x0064)
154# define CONF_USB2_UNI_R (1 << 8)
155# define CONF_USB1_UNI_R (1 << 7)
156# define CONF_USB_PORT0_R(x) (((x)>>4)&0x7)
157# define CONF_USB0_ISOLATE_R (1 << 3)
158# define CONF_USB_PWRDN_DM_R (1 << 2)
159# define CONF_USB_PWRDN_DP_R (1 << 1)
160
161/* OMAP2 */
162# define USB_UNIDIR 0x0
163# define USB_UNIDIR_TLL 0x1
164# define USB_BIDIR 0x2
165# define USB_BIDIR_TLL 0x3
166# define USBTXWRMODEI(port, x) ((x) << (22 - (port * 2)))
167# define USBT2TLL5PI (1 << 17)
168# define USB0PUENACTLOI (1 << 16)
169# define USBSTANDBYCTRL (1 << 15)
170
171#endif /* __ASM_ARCH_OMAP_USB_H */