blob: 9be9522f1dd1ba59c9a9d8f7cdb628ac6713f5d3 [file] [log] [blame]
Daniel Vetter02e792f2009-09-15 22:57:34 +02001/*
2 * Copyright © 2009
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Daniel Vetter <daniel@ffwll.ch>
25 *
26 * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
27 */
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter02e792f2009-09-15 22:57:34 +020030#include "i915_drv.h"
31#include "i915_reg.h"
32#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010033#include "intel_frontbuffer.h"
Daniel Vetter02e792f2009-09-15 22:57:34 +020034
35/* Limits for overlay size. According to intel doc, the real limits are:
36 * Y width: 4095, UV width (planar): 2047, Y height: 2047,
37 * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
38 * the mininum of both. */
39#define IMAGE_MAX_WIDTH 2048
40#define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
41/* on 830 and 845 these large limits result in the card hanging */
42#define IMAGE_MAX_WIDTH_LEGACY 1024
43#define IMAGE_MAX_HEIGHT_LEGACY 1088
44
45/* overlay register definitions */
46/* OCMD register */
47#define OCMD_TILED_SURFACE (0x1<<19)
48#define OCMD_MIRROR_MASK (0x3<<17)
49#define OCMD_MIRROR_MODE (0x3<<17)
50#define OCMD_MIRROR_HORIZONTAL (0x1<<17)
51#define OCMD_MIRROR_VERTICAL (0x2<<17)
52#define OCMD_MIRROR_BOTH (0x3<<17)
53#define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
54#define OCMD_UV_SWAP (0x1<<14) /* YVYU */
55#define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
56#define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
57#define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
58#define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
59#define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
60#define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
61#define OCMD_YUV_422_PACKED (0x8<<10)
62#define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
63#define OCMD_YUV_420_PLANAR (0xc<<10)
64#define OCMD_YUV_422_PLANAR (0xd<<10)
65#define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
66#define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
67#define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
Chris Wilsond7961362010-07-13 13:52:17 +010068#define OCMD_BUF_TYPE_MASK (0x1<<5)
Daniel Vetter02e792f2009-09-15 22:57:34 +020069#define OCMD_BUF_TYPE_FRAME (0x0<<5)
70#define OCMD_BUF_TYPE_FIELD (0x1<<5)
71#define OCMD_TEST_MODE (0x1<<4)
72#define OCMD_BUFFER_SELECT (0x3<<2)
73#define OCMD_BUFFER0 (0x0<<2)
74#define OCMD_BUFFER1 (0x1<<2)
75#define OCMD_FIELD_SELECT (0x1<<2)
76#define OCMD_FIELD0 (0x0<<1)
77#define OCMD_FIELD1 (0x1<<1)
78#define OCMD_ENABLE (0x1<<0)
79
80/* OCONFIG register */
81#define OCONF_PIPE_MASK (0x1<<18)
82#define OCONF_PIPE_A (0x0<<18)
83#define OCONF_PIPE_B (0x1<<18)
84#define OCONF_GAMMA2_ENABLE (0x1<<16)
85#define OCONF_CSC_MODE_BT601 (0x0<<5)
86#define OCONF_CSC_MODE_BT709 (0x1<<5)
87#define OCONF_CSC_BYPASS (0x1<<4)
88#define OCONF_CC_OUT_8BIT (0x1<<3)
89#define OCONF_TEST_MODE (0x1<<2)
90#define OCONF_THREE_LINE_BUFFER (0x1<<0)
91#define OCONF_TWO_LINE_BUFFER (0x0<<0)
92
93/* DCLRKM (dst-key) register */
94#define DST_KEY_ENABLE (0x1<<31)
95#define CLK_RGB24_MASK 0x0
96#define CLK_RGB16_MASK 0x070307
97#define CLK_RGB15_MASK 0x070707
98#define CLK_RGB8I_MASK 0xffffff
99
100#define RGB16_TO_COLORKEY(c) \
101 (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
102#define RGB15_TO_COLORKEY(c) \
103 (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
104
105/* overlay flip addr flag */
106#define OFC_UPDATE 0x1
107
108/* polyphase filter coefficients */
109#define N_HORIZ_Y_TAPS 5
110#define N_VERT_Y_TAPS 3
111#define N_HORIZ_UV_TAPS 3
112#define N_VERT_UV_TAPS 3
113#define N_PHASES 17
114#define MAX_TAPS 5
115
116/* memory bufferd overlay registers */
117struct overlay_registers {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 u32 OBUF_0Y;
119 u32 OBUF_1Y;
120 u32 OBUF_0U;
121 u32 OBUF_0V;
122 u32 OBUF_1U;
123 u32 OBUF_1V;
124 u32 OSTRIDE;
125 u32 YRGB_VPH;
126 u32 UV_VPH;
127 u32 HORZ_PH;
128 u32 INIT_PHS;
129 u32 DWINPOS;
130 u32 DWINSZ;
131 u32 SWIDTH;
132 u32 SWIDTHSW;
133 u32 SHEIGHT;
134 u32 YRGBSCALE;
135 u32 UVSCALE;
136 u32 OCLRC0;
137 u32 OCLRC1;
138 u32 DCLRKV;
139 u32 DCLRKM;
140 u32 SCLRKVH;
141 u32 SCLRKVL;
142 u32 SCLRKEN;
143 u32 OCONFIG;
144 u32 OCMD;
145 u32 RESERVED1; /* 0x6C */
146 u32 OSTART_0Y;
147 u32 OSTART_1Y;
148 u32 OSTART_0U;
149 u32 OSTART_0V;
150 u32 OSTART_1U;
151 u32 OSTART_1V;
152 u32 OTILEOFF_0Y;
153 u32 OTILEOFF_1Y;
154 u32 OTILEOFF_0U;
155 u32 OTILEOFF_0V;
156 u32 OTILEOFF_1U;
157 u32 OTILEOFF_1V;
158 u32 FASTHSCALE; /* 0xA0 */
159 u32 UVSCALEV; /* 0xA4 */
160 u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
161 u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
162 u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
163 u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
164 u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
165 u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
166 u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
167 u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
168 u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
Daniel Vetter02e792f2009-09-15 22:57:34 +0200169};
170
Chris Wilson23f09ce2010-08-12 13:53:37 +0100171struct intel_overlay {
Chris Wilson1ee8da62016-05-12 12:43:23 +0100172 struct drm_i915_private *i915;
Chris Wilson23f09ce2010-08-12 13:53:37 +0100173 struct intel_crtc *crtc;
Chris Wilson9b3b7842016-08-15 10:49:01 +0100174 struct i915_vma *vma;
175 struct i915_vma *old_vma;
Ville Syrjälä209c2a52015-03-31 10:37:23 +0300176 bool active;
177 bool pfit_active;
Chris Wilson23f09ce2010-08-12 13:53:37 +0100178 u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100179 u32 color_key:24;
180 u32 color_key_enabled:1;
Chris Wilson23f09ce2010-08-12 13:53:37 +0100181 u32 brightness, contrast, saturation;
182 u32 old_xscale, old_yscale;
183 /* register access */
184 u32 flip_addr;
185 struct drm_i915_gem_object *reg_bo;
186 /* flip handling */
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100187 struct i915_gem_active last_flip;
Chris Wilson23f09ce2010-08-12 13:53:37 +0100188};
Daniel Vetter02e792f2009-09-15 22:57:34 +0200189
Ben Widawsky75020bc2012-04-16 14:07:43 -0700190static struct overlay_registers __iomem *
Chris Wilson8d74f652010-08-12 10:35:26 +0100191intel_overlay_map_regs(struct intel_overlay *overlay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200192{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100193 struct drm_i915_private *dev_priv = overlay->i915;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700194 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200195
Chris Wilson1ee8da62016-05-12 12:43:23 +0100196 if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
Chris Wilson00731152014-05-21 12:42:56 +0100197 regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_handle->vaddr;
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100198 else
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100199 regs = io_mapping_map_wc(&dev_priv->ggtt.mappable,
Chris Wilsond8dab002016-04-28 09:56:37 +0100200 overlay->flip_addr,
201 PAGE_SIZE);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200202
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100203 return regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200204}
205
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100206static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -0700207 struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200208{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100209 if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100210 io_mapping_unmap(regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200211}
Daniel Vetter02e792f2009-09-15 22:57:34 +0200212
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100213static void intel_overlay_submit_request(struct intel_overlay *overlay,
214 struct drm_i915_gem_request *req,
215 i915_gem_retire_fn retire)
216{
217 GEM_BUG_ON(i915_gem_active_peek(&overlay->last_flip,
218 &overlay->i915->drm.struct_mutex));
Ville Syrjäläecd9caa02016-12-07 17:56:47 +0000219 i915_gem_active_set_retire_fn(&overlay->last_flip, retire,
220 &overlay->i915->drm.struct_mutex);
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100221 i915_gem_active_set(&overlay->last_flip, req);
222 i915_add_request(req);
223}
224
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100225static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
John Harrisondad540c2015-05-29 17:43:47 +0100226 struct drm_i915_gem_request *req,
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100227 i915_gem_retire_fn retire)
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100228{
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100229 intel_overlay_submit_request(overlay, req, retire);
230 return i915_gem_active_retire(&overlay->last_flip,
231 &overlay->i915->drm.struct_mutex);
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100232}
233
Chris Wilson8e637172016-08-02 22:50:26 +0100234static struct drm_i915_gem_request *alloc_request(struct intel_overlay *overlay)
235{
236 struct drm_i915_private *dev_priv = overlay->i915;
Akash Goel3b3f1652016-10-13 22:44:48 +0530237 struct intel_engine_cs *engine = dev_priv->engine[RCS];
Chris Wilson8e637172016-08-02 22:50:26 +0100238
239 return i915_gem_request_alloc(engine, dev_priv->kernel_context);
240}
241
Daniel Vetter02e792f2009-09-15 22:57:34 +0200242/* overlay needs to be disable in OCMD reg */
243static int intel_overlay_on(struct intel_overlay *overlay)
244{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100245 struct drm_i915_private *dev_priv = overlay->i915;
John Harrisondad540c2015-05-29 17:43:47 +0100246 struct drm_i915_gem_request *req;
Chris Wilson7e37f882016-08-02 22:50:21 +0100247 struct intel_ring *ring;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200248 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200249
Ville Syrjälä77589f52015-03-31 10:37:22 +0300250 WARN_ON(overlay->active);
Chris Wilson1ee8da62016-05-12 12:43:23 +0100251 WARN_ON(IS_I830(dev_priv) && !(dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson106dada2010-07-16 17:13:01 +0100252
Chris Wilson8e637172016-08-02 22:50:26 +0100253 req = alloc_request(overlay);
Dave Gordon26827082016-01-19 19:02:53 +0000254 if (IS_ERR(req))
255 return PTR_ERR(req);
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100256
John Harrison5fb9de12015-05-29 17:44:07 +0100257 ret = intel_ring_begin(req, 4);
John Harrisondad540c2015-05-29 17:43:47 +0100258 if (ret) {
Chris Wilsonaa9b7812016-04-13 17:35:15 +0100259 i915_add_request_no_flush(req);
John Harrisondad540c2015-05-29 17:43:47 +0100260 return ret;
261 }
262
Ville Syrjälä1c7c4302015-03-31 10:37:24 +0300263 overlay->active = true;
264
Chris Wilson1dae2df2016-08-02 22:50:19 +0100265 ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100266 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
267 intel_ring_emit(ring, overlay->flip_addr | OFC_UPDATE);
268 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
269 intel_ring_emit(ring, MI_NOOP);
270 intel_ring_advance(ring);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200271
John Harrisondad540c2015-05-29 17:43:47 +0100272 return intel_overlay_do_wait_request(overlay, req, NULL);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200273}
274
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200275static void intel_overlay_flip_prepare(struct intel_overlay *overlay,
276 struct i915_vma *vma)
277{
278 enum pipe pipe = overlay->crtc->pipe;
279
280 WARN_ON(overlay->old_vma);
281
282 i915_gem_track_fb(overlay->vma ? overlay->vma->obj : NULL,
283 vma ? vma->obj : NULL,
284 INTEL_FRONTBUFFER_OVERLAY(pipe));
285
286 intel_frontbuffer_flip_prepare(overlay->i915,
287 INTEL_FRONTBUFFER_OVERLAY(pipe));
288
289 overlay->old_vma = overlay->vma;
290 if (vma)
291 overlay->vma = i915_vma_get(vma);
292 else
293 overlay->vma = NULL;
294}
295
Daniel Vetter02e792f2009-09-15 22:57:34 +0200296/* overlay needs to be enabled in OCMD reg */
Chris Wilson8dc5d142010-08-12 12:36:12 +0100297static int intel_overlay_continue(struct intel_overlay *overlay,
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200298 struct i915_vma *vma,
Chris Wilson8dc5d142010-08-12 12:36:12 +0100299 bool load_polyphase_filter)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200300{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100301 struct drm_i915_private *dev_priv = overlay->i915;
John Harrisondad540c2015-05-29 17:43:47 +0100302 struct drm_i915_gem_request *req;
Chris Wilson7e37f882016-08-02 22:50:21 +0100303 struct intel_ring *ring;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200304 u32 flip_addr = overlay->flip_addr;
305 u32 tmp;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100306 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200307
Ville Syrjälä77589f52015-03-31 10:37:22 +0300308 WARN_ON(!overlay->active);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200309
310 if (load_polyphase_filter)
311 flip_addr |= OFC_UPDATE;
312
313 /* check for underruns */
314 tmp = I915_READ(DOVSTA);
315 if (tmp & (1 << 17))
316 DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
317
Chris Wilson8e637172016-08-02 22:50:26 +0100318 req = alloc_request(overlay);
Dave Gordon26827082016-01-19 19:02:53 +0000319 if (IS_ERR(req))
320 return PTR_ERR(req);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100321
John Harrison5fb9de12015-05-29 17:44:07 +0100322 ret = intel_ring_begin(req, 2);
John Harrisondad540c2015-05-29 17:43:47 +0100323 if (ret) {
Chris Wilsonaa9b7812016-04-13 17:35:15 +0100324 i915_add_request_no_flush(req);
John Harrisondad540c2015-05-29 17:43:47 +0100325 return ret;
326 }
327
Chris Wilson1dae2df2016-08-02 22:50:19 +0100328 ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100329 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
330 intel_ring_emit(ring, flip_addr);
331 intel_ring_advance(ring);
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200332
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200333 intel_overlay_flip_prepare(overlay, vma);
334
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100335 intel_overlay_submit_request(overlay, req, NULL);
John Harrisonbf7dc5b2015-05-29 17:43:24 +0100336
337 return 0;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200338}
339
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200340static void intel_overlay_release_old_vma(struct intel_overlay *overlay)
341{
342 struct i915_vma *vma;
343
344 vma = fetch_and_zero(&overlay->old_vma);
345 if (WARN_ON(!vma))
346 return;
347
348 intel_frontbuffer_flip_complete(overlay->i915,
349 INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
350
351 i915_gem_object_unpin_from_display_plane(vma);
352 i915_vma_put(vma);
353}
354
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100355static void intel_overlay_release_old_vid_tail(struct i915_gem_active *active,
356 struct drm_i915_gem_request *req)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200357{
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100358 struct intel_overlay *overlay =
359 container_of(active, typeof(*overlay), last_flip);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200360
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200361 intel_overlay_release_old_vma(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200362}
363
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100364static void intel_overlay_off_tail(struct i915_gem_active *active,
365 struct drm_i915_gem_request *req)
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200366{
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100367 struct intel_overlay *overlay =
368 container_of(active, typeof(*overlay), last_flip);
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200369
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200370 intel_overlay_release_old_vma(overlay);
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200371
372 overlay->crtc->overlay = NULL;
373 overlay->crtc = NULL;
Ville Syrjälä209c2a52015-03-31 10:37:23 +0300374 overlay->active = false;
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200375}
376
Daniel Vetter02e792f2009-09-15 22:57:34 +0200377/* overlay needs to be disabled in OCMD reg */
Chris Wilsonce453d82011-02-21 14:43:56 +0000378static int intel_overlay_off(struct intel_overlay *overlay)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200379{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100380 struct drm_i915_private *dev_priv = overlay->i915;
John Harrisondad540c2015-05-29 17:43:47 +0100381 struct drm_i915_gem_request *req;
Chris Wilson7e37f882016-08-02 22:50:21 +0100382 struct intel_ring *ring;
Chris Wilson8dc5d142010-08-12 12:36:12 +0100383 u32 flip_addr = overlay->flip_addr;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100384 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200385
Ville Syrjälä77589f52015-03-31 10:37:22 +0300386 WARN_ON(!overlay->active);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200387
388 /* According to intel docs the overlay hw may hang (when switching
389 * off) without loading the filter coeffs. It is however unclear whether
390 * this applies to the disabling of the overlay or to the switching off
391 * of the hw. Do it in both cases */
392 flip_addr |= OFC_UPDATE;
393
Chris Wilson8e637172016-08-02 22:50:26 +0100394 req = alloc_request(overlay);
Dave Gordon26827082016-01-19 19:02:53 +0000395 if (IS_ERR(req))
396 return PTR_ERR(req);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100397
John Harrison5fb9de12015-05-29 17:44:07 +0100398 ret = intel_ring_begin(req, 6);
John Harrisondad540c2015-05-29 17:43:47 +0100399 if (ret) {
Chris Wilsonaa9b7812016-04-13 17:35:15 +0100400 i915_add_request_no_flush(req);
John Harrisondad540c2015-05-29 17:43:47 +0100401 return ret;
402 }
403
Chris Wilson1dae2df2016-08-02 22:50:19 +0100404 ring = req->ring;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200405 /* wait for overlay to go idle */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100406 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
407 intel_ring_emit(ring, flip_addr);
408 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
Chris Wilson722506f2010-08-12 09:28:50 +0100409 /* turn overlay off */
Chris Wilson1ee8da62016-05-12 12:43:23 +0100410 if (IS_I830(dev_priv)) {
Daniel Vettera9193982012-10-22 12:55:55 +0200411 /* Workaround: Don't disable the overlay fully, since otherwise
412 * it dies on the next OVERLAY_ON cmd. */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100413 intel_ring_emit(ring, MI_NOOP);
414 intel_ring_emit(ring, MI_NOOP);
415 intel_ring_emit(ring, MI_NOOP);
Daniel Vettera9193982012-10-22 12:55:55 +0200416 } else {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100417 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
418 intel_ring_emit(ring, flip_addr);
419 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000420 MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
Daniel Vettera9193982012-10-22 12:55:55 +0200421 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100422 intel_ring_advance(ring);
Chris Wilson722506f2010-08-12 09:28:50 +0100423
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200424 intel_overlay_flip_prepare(overlay, NULL);
425
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100426 return intel_overlay_do_wait_request(overlay, req,
427 intel_overlay_off_tail);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200428}
429
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200430/* recover from an interruption due to a signal
431 * We have to be careful not to repeat work forever an make forward progess. */
Chris Wilsonce453d82011-02-21 14:43:56 +0000432static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200433{
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100434 return i915_gem_active_retire(&overlay->last_flip,
435 &overlay->i915->drm.struct_mutex);
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200436}
437
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200438/* Wait for pending overlay flip and release old frame.
439 * Needs to be called before the overlay register are changed
Chris Wilson8d74f652010-08-12 10:35:26 +0100440 * via intel_overlay_(un)map_regs
441 */
Daniel Vetter02e792f2009-09-15 22:57:34 +0200442static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
443{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100444 struct drm_i915_private *dev_priv = overlay->i915;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200445 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200446
Chris Wilson91c8a322016-07-05 10:40:23 +0100447 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Ville Syrjälä1362b772014-11-26 17:07:29 +0200448
Chris Wilson5cd68c92010-08-12 12:21:54 +0100449 /* Only wait if there is actually an old frame to release to
450 * guarantee forward progress.
451 */
Chris Wilson9b3b7842016-08-15 10:49:01 +0100452 if (!overlay->old_vma)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200453 return 0;
454
Chris Wilson5cd68c92010-08-12 12:21:54 +0100455 if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
456 /* synchronous slowpath */
John Harrisondad540c2015-05-29 17:43:47 +0100457 struct drm_i915_gem_request *req;
Chris Wilson7e37f882016-08-02 22:50:21 +0100458 struct intel_ring *ring;
John Harrisondad540c2015-05-29 17:43:47 +0100459
Chris Wilson8e637172016-08-02 22:50:26 +0100460 req = alloc_request(overlay);
Dave Gordon26827082016-01-19 19:02:53 +0000461 if (IS_ERR(req))
462 return PTR_ERR(req);
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100463
John Harrison5fb9de12015-05-29 17:44:07 +0100464 ret = intel_ring_begin(req, 2);
John Harrisondad540c2015-05-29 17:43:47 +0100465 if (ret) {
Chris Wilsonaa9b7812016-04-13 17:35:15 +0100466 i915_add_request_no_flush(req);
John Harrisondad540c2015-05-29 17:43:47 +0100467 return ret;
468 }
469
Chris Wilson1dae2df2016-08-02 22:50:19 +0100470 ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100471 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000472 MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100473 intel_ring_emit(ring, MI_NOOP);
474 intel_ring_advance(ring);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200475
John Harrisondad540c2015-05-29 17:43:47 +0100476 ret = intel_overlay_do_wait_request(overlay, req,
Chris Wilsonb303cf92010-08-12 14:03:48 +0100477 intel_overlay_release_old_vid_tail);
Chris Wilson5cd68c92010-08-12 12:21:54 +0100478 if (ret)
479 return ret;
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100480 } else
481 intel_overlay_release_old_vid_tail(&overlay->last_flip, NULL);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200482
483 return 0;
484}
485
Ville Syrjälä1362b772014-11-26 17:07:29 +0200486void intel_overlay_reset(struct drm_i915_private *dev_priv)
487{
488 struct intel_overlay *overlay = dev_priv->overlay;
489
490 if (!overlay)
491 return;
492
493 intel_overlay_release_old_vid(overlay);
494
Ville Syrjälä1362b772014-11-26 17:07:29 +0200495 overlay->old_xscale = 0;
496 overlay->old_yscale = 0;
497 overlay->crtc = NULL;
498 overlay->active = false;
499}
500
Daniel Vetter02e792f2009-09-15 22:57:34 +0200501struct put_image_params {
502 int format;
503 short dst_x;
504 short dst_y;
505 short dst_w;
506 short dst_h;
507 short src_w;
508 short src_scan_h;
509 short src_scan_w;
510 short src_h;
511 short stride_Y;
512 short stride_UV;
513 int offset_Y;
514 int offset_U;
515 int offset_V;
516};
517
518static int packed_depth_bytes(u32 format)
519{
520 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100521 case I915_OVERLAY_YUV422:
522 return 4;
523 case I915_OVERLAY_YUV411:
524 /* return 6; not implemented */
525 default:
526 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200527 }
528}
529
530static int packed_width_bytes(u32 format, short width)
531{
532 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100533 case I915_OVERLAY_YUV422:
534 return width << 1;
535 default:
536 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200537 }
538}
539
540static int uv_hsubsampling(u32 format)
541{
542 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100543 case I915_OVERLAY_YUV422:
544 case I915_OVERLAY_YUV420:
545 return 2;
546 case I915_OVERLAY_YUV411:
547 case I915_OVERLAY_YUV410:
548 return 4;
549 default:
550 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200551 }
552}
553
554static int uv_vsubsampling(u32 format)
555{
556 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100557 case I915_OVERLAY_YUV420:
558 case I915_OVERLAY_YUV410:
559 return 2;
560 case I915_OVERLAY_YUV422:
561 case I915_OVERLAY_YUV411:
562 return 1;
563 default:
564 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200565 }
566}
567
Chris Wilson1ee8da62016-05-12 12:43:23 +0100568static u32 calc_swidthsw(struct drm_i915_private *dev_priv, u32 offset, u32 width)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200569{
Ville Syrjälä7039a6dc2016-12-07 19:28:09 +0200570 u32 sw;
571
572 if (IS_GEN2(dev_priv))
573 sw = ALIGN((offset & 31) + width, 32);
574 else
575 sw = ALIGN((offset & 63) + width, 64);
576
577 if (sw == 0)
578 return 0;
579
580 return (sw - 32) >> 3;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200581}
582
583static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
584 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
585 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
586 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
587 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
588 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
589 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
590 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
591 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
592 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
593 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
594 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
595 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
596 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
597 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
598 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
599 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
Chris Wilson722506f2010-08-12 09:28:50 +0100600 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
601};
602
Daniel Vetter02e792f2009-09-15 22:57:34 +0200603static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
604 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
605 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
606 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
607 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
608 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
609 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
610 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
611 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
Chris Wilson722506f2010-08-12 09:28:50 +0100612 0x3000, 0x0800, 0x3000
613};
Daniel Vetter02e792f2009-09-15 22:57:34 +0200614
Ben Widawsky75020bc2012-04-16 14:07:43 -0700615static void update_polyphase_filter(struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200616{
Ben Widawsky75020bc2012-04-16 14:07:43 -0700617 memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
618 memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
619 sizeof(uv_static_hcoeffs));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200620}
621
622static bool update_scaling_factors(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -0700623 struct overlay_registers __iomem *regs,
Daniel Vetter02e792f2009-09-15 22:57:34 +0200624 struct put_image_params *params)
625{
626 /* fixed point with a 12 bit shift */
627 u32 xscale, yscale, xscale_UV, yscale_UV;
628#define FP_SHIFT 12
629#define FRACT_MASK 0xfff
630 bool scale_changed = false;
631 int uv_hscale = uv_hsubsampling(params->format);
632 int uv_vscale = uv_vsubsampling(params->format);
633
634 if (params->dst_w > 1)
635 xscale = ((params->src_scan_w - 1) << FP_SHIFT)
636 /(params->dst_w);
637 else
638 xscale = 1 << FP_SHIFT;
639
640 if (params->dst_h > 1)
641 yscale = ((params->src_scan_h - 1) << FP_SHIFT)
642 /(params->dst_h);
643 else
644 yscale = 1 << FP_SHIFT;
645
646 /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
Chris Wilson722506f2010-08-12 09:28:50 +0100647 xscale_UV = xscale/uv_hscale;
648 yscale_UV = yscale/uv_vscale;
649 /* make the Y scale to UV scale ratio an exact multiply */
650 xscale = xscale_UV * uv_hscale;
651 yscale = yscale_UV * uv_vscale;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200652 /*} else {
Chris Wilson722506f2010-08-12 09:28:50 +0100653 xscale_UV = 0;
654 yscale_UV = 0;
655 }*/
Daniel Vetter02e792f2009-09-15 22:57:34 +0200656
657 if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
658 scale_changed = true;
659 overlay->old_xscale = xscale;
660 overlay->old_yscale = yscale;
661
Ben Widawsky75020bc2012-04-16 14:07:43 -0700662 iowrite32(((yscale & FRACT_MASK) << 20) |
663 ((xscale >> FP_SHIFT) << 16) |
664 ((xscale & FRACT_MASK) << 3),
665 &regs->YRGBSCALE);
Chris Wilson722506f2010-08-12 09:28:50 +0100666
Ben Widawsky75020bc2012-04-16 14:07:43 -0700667 iowrite32(((yscale_UV & FRACT_MASK) << 20) |
668 ((xscale_UV >> FP_SHIFT) << 16) |
669 ((xscale_UV & FRACT_MASK) << 3),
670 &regs->UVSCALE);
Chris Wilson722506f2010-08-12 09:28:50 +0100671
Ben Widawsky75020bc2012-04-16 14:07:43 -0700672 iowrite32((((yscale >> FP_SHIFT) << 16) |
673 ((yscale_UV >> FP_SHIFT) << 0)),
674 &regs->UVSCALEV);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200675
676 if (scale_changed)
677 update_polyphase_filter(regs);
678
679 return scale_changed;
680}
681
682static void update_colorkey(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -0700683 struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200684{
685 u32 key = overlay->color_key;
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100686 u32 flags;
687
688 flags = 0;
689 if (overlay->color_key_enabled)
690 flags |= DST_KEY_ENABLE;
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100691
Matt Roperf4510a22014-04-01 15:22:40 -0700692 switch (overlay->crtc->base.primary->fb->bits_per_pixel) {
Chris Wilson722506f2010-08-12 09:28:50 +0100693 case 8:
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100694 key = 0;
695 flags |= CLK_RGB8I_MASK;
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100696 break;
697
Chris Wilson722506f2010-08-12 09:28:50 +0100698 case 16:
Matt Roperf4510a22014-04-01 15:22:40 -0700699 if (overlay->crtc->base.primary->fb->depth == 15) {
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100700 key = RGB15_TO_COLORKEY(key);
701 flags |= CLK_RGB15_MASK;
Chris Wilson722506f2010-08-12 09:28:50 +0100702 } else {
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100703 key = RGB16_TO_COLORKEY(key);
704 flags |= CLK_RGB16_MASK;
Chris Wilson722506f2010-08-12 09:28:50 +0100705 }
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100706 break;
707
Chris Wilson722506f2010-08-12 09:28:50 +0100708 case 24:
709 case 32:
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100710 flags |= CLK_RGB24_MASK;
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100711 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200712 }
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100713
714 iowrite32(key, &regs->DCLRKV);
715 iowrite32(flags, &regs->DCLRKM);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200716}
717
718static u32 overlay_cmd_reg(struct put_image_params *params)
719{
720 u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
721
722 if (params->format & I915_OVERLAY_YUV_PLANAR) {
723 switch (params->format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100724 case I915_OVERLAY_YUV422:
725 cmd |= OCMD_YUV_422_PLANAR;
726 break;
727 case I915_OVERLAY_YUV420:
728 cmd |= OCMD_YUV_420_PLANAR;
729 break;
730 case I915_OVERLAY_YUV411:
731 case I915_OVERLAY_YUV410:
732 cmd |= OCMD_YUV_410_PLANAR;
733 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200734 }
735 } else { /* YUV packed */
736 switch (params->format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100737 case I915_OVERLAY_YUV422:
738 cmd |= OCMD_YUV_422_PACKED;
739 break;
740 case I915_OVERLAY_YUV411:
741 cmd |= OCMD_YUV_411_PACKED;
742 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200743 }
744
745 switch (params->format & I915_OVERLAY_SWAP_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100746 case I915_OVERLAY_NO_SWAP:
747 break;
748 case I915_OVERLAY_UV_SWAP:
749 cmd |= OCMD_UV_SWAP;
750 break;
751 case I915_OVERLAY_Y_SWAP:
752 cmd |= OCMD_Y_SWAP;
753 break;
754 case I915_OVERLAY_Y_AND_UV_SWAP:
755 cmd |= OCMD_Y_AND_UV_SWAP;
756 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200757 }
758 }
759
760 return cmd;
761}
762
Chris Wilson5fe82c52010-08-12 12:38:21 +0100763static int intel_overlay_do_put_image(struct intel_overlay *overlay,
Chris Wilson05394f32010-11-08 19:18:58 +0000764 struct drm_i915_gem_object *new_bo,
Chris Wilson5fe82c52010-08-12 12:38:21 +0100765 struct put_image_params *params)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200766{
767 int ret, tmp_width;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700768 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200769 bool scale_changed = false;
Chris Wilson1ee8da62016-05-12 12:43:23 +0100770 struct drm_i915_private *dev_priv = overlay->i915;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700771 u32 swidth, swidthsw, sheight, ostride;
Daniel Vettera071fa02014-06-18 23:28:09 +0200772 enum pipe pipe = overlay->crtc->pipe;
Chris Wilson9b3b7842016-08-15 10:49:01 +0100773 struct i915_vma *vma;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200774
Chris Wilson91c8a322016-07-05 10:40:23 +0100775 lockdep_assert_held(&dev_priv->drm.struct_mutex);
776 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200777
Daniel Vetter02e792f2009-09-15 22:57:34 +0200778 ret = intel_overlay_release_old_vid(overlay);
779 if (ret != 0)
780 return ret;
781
Chris Wilson058d88c2016-08-15 10:49:06 +0100782 vma = i915_gem_object_pin_to_display_plane(new_bo, 0,
Tvrtko Ursuline6617332015-03-23 11:10:33 +0000783 &i915_ggtt_view_normal);
Chris Wilson058d88c2016-08-15 10:49:06 +0100784 if (IS_ERR(vma))
785 return PTR_ERR(vma);
Chris Wilson9b3b7842016-08-15 10:49:01 +0100786
Chris Wilson49ef5292016-08-18 17:17:00 +0100787 ret = i915_vma_put_fence(vma);
Chris Wilsond9e86c02010-11-10 16:40:20 +0000788 if (ret)
789 goto out_unpin;
790
Daniel Vetter02e792f2009-09-15 22:57:34 +0200791 if (!overlay->active) {
Ben Widawsky75020bc2012-04-16 14:07:43 -0700792 u32 oconfig;
Chris Wilson8d74f652010-08-12 10:35:26 +0100793 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200794 if (!regs) {
795 ret = -ENOMEM;
796 goto out_unpin;
797 }
Ben Widawsky75020bc2012-04-16 14:07:43 -0700798 oconfig = OCONF_CC_OUT_8BIT;
Chris Wilson1ee8da62016-05-12 12:43:23 +0100799 if (IS_GEN4(dev_priv))
Ben Widawsky75020bc2012-04-16 14:07:43 -0700800 oconfig |= OCONF_CSC_MODE_BT709;
Daniel Vettera071fa02014-06-18 23:28:09 +0200801 oconfig |= pipe == 0 ?
Daniel Vetter02e792f2009-09-15 22:57:34 +0200802 OCONF_PIPE_A : OCONF_PIPE_B;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700803 iowrite32(oconfig, &regs->OCONFIG);
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100804 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200805
806 ret = intel_overlay_on(overlay);
807 if (ret != 0)
808 goto out_unpin;
809 }
810
Chris Wilson8d74f652010-08-12 10:35:26 +0100811 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200812 if (!regs) {
813 ret = -ENOMEM;
814 goto out_unpin;
815 }
816
Ben Widawsky75020bc2012-04-16 14:07:43 -0700817 iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
818 iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200819
820 if (params->format & I915_OVERLAY_YUV_PACKED)
821 tmp_width = packed_width_bytes(params->format, params->src_w);
822 else
823 tmp_width = params->src_w;
824
Ben Widawsky75020bc2012-04-16 14:07:43 -0700825 swidth = params->src_w;
Chris Wilson1ee8da62016-05-12 12:43:23 +0100826 swidthsw = calc_swidthsw(dev_priv, params->offset_Y, tmp_width);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700827 sheight = params->src_h;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100828 iowrite32(i915_ggtt_offset(vma) + params->offset_Y, &regs->OBUF_0Y);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700829 ostride = params->stride_Y;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200830
831 if (params->format & I915_OVERLAY_YUV_PLANAR) {
832 int uv_hscale = uv_hsubsampling(params->format);
833 int uv_vscale = uv_vsubsampling(params->format);
834 u32 tmp_U, tmp_V;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700835 swidth |= (params->src_w/uv_hscale) << 16;
Chris Wilson1ee8da62016-05-12 12:43:23 +0100836 tmp_U = calc_swidthsw(dev_priv, params->offset_U,
Chris Wilson722506f2010-08-12 09:28:50 +0100837 params->src_w/uv_hscale);
Chris Wilson1ee8da62016-05-12 12:43:23 +0100838 tmp_V = calc_swidthsw(dev_priv, params->offset_V,
Chris Wilson722506f2010-08-12 09:28:50 +0100839 params->src_w/uv_hscale);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700840 swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
841 sheight |= (params->src_h/uv_vscale) << 16;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100842 iowrite32(i915_ggtt_offset(vma) + params->offset_U,
843 &regs->OBUF_0U);
844 iowrite32(i915_ggtt_offset(vma) + params->offset_V,
845 &regs->OBUF_0V);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700846 ostride |= params->stride_UV << 16;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200847 }
848
Ben Widawsky75020bc2012-04-16 14:07:43 -0700849 iowrite32(swidth, &regs->SWIDTH);
850 iowrite32(swidthsw, &regs->SWIDTHSW);
851 iowrite32(sheight, &regs->SHEIGHT);
852 iowrite32(ostride, &regs->OSTRIDE);
853
Daniel Vetter02e792f2009-09-15 22:57:34 +0200854 scale_changed = update_scaling_factors(overlay, regs, params);
855
856 update_colorkey(overlay, regs);
857
Ben Widawsky75020bc2012-04-16 14:07:43 -0700858 iowrite32(overlay_cmd_reg(params), &regs->OCMD);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200859
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100860 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200861
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200862 ret = intel_overlay_continue(overlay, vma, scale_changed);
Chris Wilson8dc5d142010-08-12 12:36:12 +0100863 if (ret)
864 goto out_unpin;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200865
Daniel Vetter02e792f2009-09-15 22:57:34 +0200866 return 0;
867
868out_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +0100869 i915_gem_object_unpin_from_display_plane(vma);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200870 return ret;
871}
872
Chris Wilsonce453d82011-02-21 14:43:56 +0000873int intel_overlay_switch_off(struct intel_overlay *overlay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200874{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100875 struct drm_i915_private *dev_priv = overlay->i915;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700876 struct overlay_registers __iomem *regs;
Chris Wilson5dcdbcb2010-08-12 13:50:28 +0100877 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200878
Chris Wilson91c8a322016-07-05 10:40:23 +0100879 lockdep_assert_held(&dev_priv->drm.struct_mutex);
880 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200881
Chris Wilsonce453d82011-02-21 14:43:56 +0000882 ret = intel_overlay_recover_from_interrupt(overlay);
Chris Wilsonb303cf92010-08-12 14:03:48 +0100883 if (ret != 0)
884 return ret;
Daniel Vetter9bedb972009-11-30 15:55:49 +0100885
Daniel Vetter02e792f2009-09-15 22:57:34 +0200886 if (!overlay->active)
887 return 0;
888
Daniel Vetter02e792f2009-09-15 22:57:34 +0200889 ret = intel_overlay_release_old_vid(overlay);
890 if (ret != 0)
891 return ret;
892
Chris Wilson8d74f652010-08-12 10:35:26 +0100893 regs = intel_overlay_map_regs(overlay);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700894 iowrite32(0, &regs->OCMD);
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100895 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200896
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100897 return intel_overlay_off(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200898}
899
900static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
901 struct intel_crtc *crtc)
902{
Chris Wilsonf7abfe82010-09-13 14:19:16 +0100903 if (!crtc->active)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200904 return -EINVAL;
905
Daniel Vetter02e792f2009-09-15 22:57:34 +0200906 /* can't use the overlay with double wide pipe */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200907 if (crtc->config->double_wide)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200908 return -EINVAL;
909
910 return 0;
911}
912
913static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
914{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100915 struct drm_i915_private *dev_priv = overlay->i915;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200916 u32 pfit_control = I915_READ(PFIT_CONTROL);
Chris Wilson446d2182010-08-12 11:15:58 +0100917 u32 ratio;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200918
919 /* XXX: This is not the same logic as in the xorg driver, but more in
Chris Wilson446d2182010-08-12 11:15:58 +0100920 * line with the intel documentation for the i965
921 */
Chris Wilson1ee8da62016-05-12 12:43:23 +0100922 if (INTEL_GEN(dev_priv) >= 4) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400923 /* on i965 use the PGM reg to read out the autoscaler values */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100924 ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
925 } else {
Chris Wilson446d2182010-08-12 11:15:58 +0100926 if (pfit_control & VERT_AUTO_SCALE)
927 ratio = I915_READ(PFIT_AUTO_RATIOS);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200928 else
Chris Wilson446d2182010-08-12 11:15:58 +0100929 ratio = I915_READ(PFIT_PGM_RATIOS);
930 ratio >>= PFIT_VERT_SCALE_SHIFT;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200931 }
932
933 overlay->pfit_vscale_ratio = ratio;
934}
935
936static int check_overlay_dst(struct intel_overlay *overlay,
937 struct drm_intel_overlay_put_image *rec)
938{
Ville Syrjälä73699142016-12-07 19:28:07 +0200939 const struct intel_crtc_state *pipe_config =
940 overlay->crtc->config;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200941
Ville Syrjälä73699142016-12-07 19:28:07 +0200942 if (rec->dst_x < pipe_config->pipe_src_w &&
943 rec->dst_x + rec->dst_width <= pipe_config->pipe_src_w &&
944 rec->dst_y < pipe_config->pipe_src_h &&
945 rec->dst_y + rec->dst_height <= pipe_config->pipe_src_h)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200946 return 0;
947 else
948 return -EINVAL;
949}
950
951static int check_overlay_scaling(struct put_image_params *rec)
952{
953 u32 tmp;
954
955 /* downscaling limit is 8.0 */
956 tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
957 if (tmp > 7)
958 return -EINVAL;
959 tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
960 if (tmp > 7)
961 return -EINVAL;
962
963 return 0;
964}
965
Chris Wilson1ee8da62016-05-12 12:43:23 +0100966static int check_overlay_src(struct drm_i915_private *dev_priv,
Daniel Vetter02e792f2009-09-15 22:57:34 +0200967 struct drm_intel_overlay_put_image *rec,
Chris Wilson05394f32010-11-08 19:18:58 +0000968 struct drm_i915_gem_object *new_bo)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200969{
Daniel Vetter02e792f2009-09-15 22:57:34 +0200970 int uv_hscale = uv_hsubsampling(rec->flags);
971 int uv_vscale = uv_vsubsampling(rec->flags);
Dan Carpenter8f28f542010-10-27 23:17:25 +0200972 u32 stride_mask;
973 int depth;
974 u32 tmp;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200975
976 /* check src dimensions */
Jani Nikula2a307c22016-11-30 17:43:04 +0200977 if (IS_I845G(dev_priv) || IS_I830(dev_priv)) {
Chris Wilson722506f2010-08-12 09:28:50 +0100978 if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100979 rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200980 return -EINVAL;
981 } else {
Chris Wilson722506f2010-08-12 09:28:50 +0100982 if (rec->src_height > IMAGE_MAX_HEIGHT ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100983 rec->src_width > IMAGE_MAX_WIDTH)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200984 return -EINVAL;
985 }
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100986
Daniel Vetter02e792f2009-09-15 22:57:34 +0200987 /* better safe than sorry, use 4 as the maximal subsampling ratio */
Chris Wilson722506f2010-08-12 09:28:50 +0100988 if (rec->src_height < N_VERT_Y_TAPS*4 ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100989 rec->src_width < N_HORIZ_Y_TAPS*4)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200990 return -EINVAL;
991
Chris Wilsona1efd142010-07-12 19:35:38 +0100992 /* check alignment constraints */
Daniel Vetter02e792f2009-09-15 22:57:34 +0200993 switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100994 case I915_OVERLAY_RGB:
995 /* not implemented */
996 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100997
Chris Wilson722506f2010-08-12 09:28:50 +0100998 case I915_OVERLAY_YUV_PACKED:
Chris Wilson722506f2010-08-12 09:28:50 +0100999 if (uv_vscale != 1)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001000 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001001
1002 depth = packed_depth_bytes(rec->flags);
Chris Wilson722506f2010-08-12 09:28:50 +01001003 if (depth < 0)
1004 return depth;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001005
Chris Wilson722506f2010-08-12 09:28:50 +01001006 /* ignore UV planes */
1007 rec->stride_UV = 0;
1008 rec->offset_U = 0;
1009 rec->offset_V = 0;
1010 /* check pixel alignment */
1011 if (rec->offset_Y % depth)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001012 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +01001013 break;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001014
Chris Wilson722506f2010-08-12 09:28:50 +01001015 case I915_OVERLAY_YUV_PLANAR:
1016 if (uv_vscale < 0 || uv_hscale < 0)
1017 return -EINVAL;
1018 /* no offset restrictions for planar formats */
1019 break;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001020
Chris Wilson722506f2010-08-12 09:28:50 +01001021 default:
1022 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001023 }
1024
1025 if (rec->src_width % uv_hscale)
1026 return -EINVAL;
1027
1028 /* stride checking */
Jani Nikula2a307c22016-11-30 17:43:04 +02001029 if (IS_I830(dev_priv) || IS_I845G(dev_priv))
Chris Wilsona1efd142010-07-12 19:35:38 +01001030 stride_mask = 255;
1031 else
1032 stride_mask = 63;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001033
1034 if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
1035 return -EINVAL;
Chris Wilson1ee8da62016-05-12 12:43:23 +01001036 if (IS_GEN4(dev_priv) && rec->stride_Y < 512)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001037 return -EINVAL;
1038
1039 tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001040 4096 : 8192;
1041 if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001042 return -EINVAL;
1043
1044 /* check buffer dimensions */
1045 switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +01001046 case I915_OVERLAY_RGB:
1047 case I915_OVERLAY_YUV_PACKED:
1048 /* always 4 Y values per depth pixels */
1049 if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
1050 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001051
Chris Wilson722506f2010-08-12 09:28:50 +01001052 tmp = rec->stride_Y*rec->src_height;
Chris Wilson05394f32010-11-08 19:18:58 +00001053 if (rec->offset_Y + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001054 return -EINVAL;
1055 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001056
Chris Wilson722506f2010-08-12 09:28:50 +01001057 case I915_OVERLAY_YUV_PLANAR:
1058 if (rec->src_width > rec->stride_Y)
1059 return -EINVAL;
1060 if (rec->src_width/uv_hscale > rec->stride_UV)
1061 return -EINVAL;
1062
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001063 tmp = rec->stride_Y * rec->src_height;
Chris Wilson05394f32010-11-08 19:18:58 +00001064 if (rec->offset_Y + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001065 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001066
1067 tmp = rec->stride_UV * (rec->src_height / uv_vscale);
Chris Wilson05394f32010-11-08 19:18:58 +00001068 if (rec->offset_U + tmp > new_bo->base.size ||
1069 rec->offset_V + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001070 return -EINVAL;
1071 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001072 }
1073
1074 return 0;
1075}
1076
Chris Wilson1ee8da62016-05-12 12:43:23 +01001077int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1078 struct drm_file *file_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001079{
1080 struct drm_intel_overlay_put_image *put_image_rec = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001081 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001082 struct intel_overlay *overlay;
Rob Clark7707e652014-07-17 23:30:04 -04001083 struct drm_crtc *drmmode_crtc;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001084 struct intel_crtc *crtc;
Chris Wilson05394f32010-11-08 19:18:58 +00001085 struct drm_i915_gem_object *new_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001086 struct put_image_params *params;
1087 int ret;
1088
Daniel Vetter02e792f2009-09-15 22:57:34 +02001089 overlay = dev_priv->overlay;
1090 if (!overlay) {
1091 DRM_DEBUG("userspace bug: no overlay\n");
1092 return -ENODEV;
1093 }
1094
1095 if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
Daniel Vettera0e99e62012-12-02 01:05:46 +01001096 drm_modeset_lock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001097 mutex_lock(&dev->struct_mutex);
1098
Chris Wilsonce453d82011-02-21 14:43:56 +00001099 ret = intel_overlay_switch_off(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001100
1101 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001102 drm_modeset_unlock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001103
1104 return ret;
1105 }
1106
Daniel Vetterb14c5672013-09-19 12:18:32 +02001107 params = kmalloc(sizeof(*params), GFP_KERNEL);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001108 if (!params)
1109 return -ENOMEM;
1110
Rob Clark7707e652014-07-17 23:30:04 -04001111 drmmode_crtc = drm_crtc_find(dev, put_image_rec->crtc_id);
1112 if (!drmmode_crtc) {
Dan Carpenter915a4282010-03-06 14:05:39 +03001113 ret = -ENOENT;
1114 goto out_free;
1115 }
Rob Clark7707e652014-07-17 23:30:04 -04001116 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001117
Chris Wilson03ac0642016-07-20 13:31:51 +01001118 new_bo = i915_gem_object_lookup(file_priv, put_image_rec->bo_handle);
1119 if (!new_bo) {
Dan Carpenter915a4282010-03-06 14:05:39 +03001120 ret = -ENOENT;
1121 goto out_free;
1122 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001123
Daniel Vettera0e99e62012-12-02 01:05:46 +01001124 drm_modeset_lock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001125 mutex_lock(&dev->struct_mutex);
1126
Chris Wilson3e510a82016-08-05 10:14:23 +01001127 if (i915_gem_object_is_tiled(new_bo)) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01001128 DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00001129 ret = -EINVAL;
1130 goto out_unlock;
1131 }
1132
Chris Wilsonce453d82011-02-21 14:43:56 +00001133 ret = intel_overlay_recover_from_interrupt(overlay);
Chris Wilsonb303cf92010-08-12 14:03:48 +01001134 if (ret != 0)
1135 goto out_unlock;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02001136
Daniel Vetter02e792f2009-09-15 22:57:34 +02001137 if (overlay->crtc != crtc) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001138 ret = intel_overlay_switch_off(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001139 if (ret != 0)
1140 goto out_unlock;
1141
1142 ret = check_overlay_possible_on_crtc(overlay, crtc);
1143 if (ret != 0)
1144 goto out_unlock;
1145
1146 overlay->crtc = crtc;
1147 crtc->overlay = overlay;
1148
Chris Wilsone9e331a2010-09-13 01:16:10 +01001149 /* line too wide, i.e. one-line-mode */
Ville Syrjälä73699142016-12-07 19:28:07 +02001150 if (crtc->config->pipe_src_w > 1024 &&
Ville Syrjälä949d8cf2016-12-07 19:28:08 +02001151 crtc->config->gmch_pfit.control & PFIT_ENABLE) {
Ville Syrjälä209c2a52015-03-31 10:37:23 +03001152 overlay->pfit_active = true;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001153 update_pfit_vscale_ratio(overlay);
1154 } else
Ville Syrjälä209c2a52015-03-31 10:37:23 +03001155 overlay->pfit_active = false;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001156 }
1157
1158 ret = check_overlay_dst(overlay, put_image_rec);
1159 if (ret != 0)
1160 goto out_unlock;
1161
1162 if (overlay->pfit_active) {
1163 params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
Chris Wilson722506f2010-08-12 09:28:50 +01001164 overlay->pfit_vscale_ratio);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001165 /* shifting right rounds downwards, so add 1 */
1166 params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
Chris Wilson722506f2010-08-12 09:28:50 +01001167 overlay->pfit_vscale_ratio) + 1;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001168 } else {
1169 params->dst_y = put_image_rec->dst_y;
1170 params->dst_h = put_image_rec->dst_height;
1171 }
1172 params->dst_x = put_image_rec->dst_x;
1173 params->dst_w = put_image_rec->dst_width;
1174
1175 params->src_w = put_image_rec->src_width;
1176 params->src_h = put_image_rec->src_height;
1177 params->src_scan_w = put_image_rec->src_scan_width;
1178 params->src_scan_h = put_image_rec->src_scan_height;
Chris Wilson722506f2010-08-12 09:28:50 +01001179 if (params->src_scan_h > params->src_h ||
1180 params->src_scan_w > params->src_w) {
Daniel Vetter02e792f2009-09-15 22:57:34 +02001181 ret = -EINVAL;
1182 goto out_unlock;
1183 }
1184
Chris Wilson1ee8da62016-05-12 12:43:23 +01001185 ret = check_overlay_src(dev_priv, put_image_rec, new_bo);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001186 if (ret != 0)
1187 goto out_unlock;
1188 params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
1189 params->stride_Y = put_image_rec->stride_Y;
1190 params->stride_UV = put_image_rec->stride_UV;
1191 params->offset_Y = put_image_rec->offset_Y;
1192 params->offset_U = put_image_rec->offset_U;
1193 params->offset_V = put_image_rec->offset_V;
1194
1195 /* Check scaling after src size to prevent a divide-by-zero. */
1196 ret = check_overlay_scaling(params);
1197 if (ret != 0)
1198 goto out_unlock;
1199
1200 ret = intel_overlay_do_put_image(overlay, new_bo, params);
1201 if (ret != 0)
1202 goto out_unlock;
1203
1204 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001205 drm_modeset_unlock_all(dev);
Ville Syrjälä58d09eb2016-12-07 19:28:06 +02001206 i915_gem_object_put(new_bo);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001207
1208 kfree(params);
1209
1210 return 0;
1211
1212out_unlock:
1213 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001214 drm_modeset_unlock_all(dev);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001215 i915_gem_object_put(new_bo);
Dan Carpenter915a4282010-03-06 14:05:39 +03001216out_free:
Daniel Vetter02e792f2009-09-15 22:57:34 +02001217 kfree(params);
1218
1219 return ret;
1220}
1221
1222static void update_reg_attrs(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -07001223 struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001224{
Ben Widawsky75020bc2012-04-16 14:07:43 -07001225 iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
1226 &regs->OCLRC0);
1227 iowrite32(overlay->saturation, &regs->OCLRC1);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001228}
1229
1230static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
1231{
1232 int i;
1233
1234 if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
1235 return false;
1236
1237 for (i = 0; i < 3; i++) {
Chris Wilson722506f2010-08-12 09:28:50 +01001238 if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001239 return false;
1240 }
1241
1242 return true;
1243}
1244
1245static bool check_gamma5_errata(u32 gamma5)
1246{
1247 int i;
1248
1249 for (i = 0; i < 3; i++) {
1250 if (((gamma5 >> i*8) & 0xff) == 0x80)
1251 return false;
1252 }
1253
1254 return true;
1255}
1256
1257static int check_gamma(struct drm_intel_overlay_attrs *attrs)
1258{
Chris Wilson722506f2010-08-12 09:28:50 +01001259 if (!check_gamma_bounds(0, attrs->gamma0) ||
1260 !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
1261 !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
1262 !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
1263 !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
1264 !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
1265 !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001266 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +01001267
Daniel Vetter02e792f2009-09-15 22:57:34 +02001268 if (!check_gamma5_errata(attrs->gamma5))
1269 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +01001270
Daniel Vetter02e792f2009-09-15 22:57:34 +02001271 return 0;
1272}
1273
Chris Wilson1ee8da62016-05-12 12:43:23 +01001274int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1275 struct drm_file *file_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001276{
1277 struct drm_intel_overlay_attrs *attrs = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001278 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001279 struct intel_overlay *overlay;
Ben Widawsky75020bc2012-04-16 14:07:43 -07001280 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001281 int ret;
1282
Daniel Vetter02e792f2009-09-15 22:57:34 +02001283 overlay = dev_priv->overlay;
1284 if (!overlay) {
1285 DRM_DEBUG("userspace bug: no overlay\n");
1286 return -ENODEV;
1287 }
1288
Daniel Vettera0e99e62012-12-02 01:05:46 +01001289 drm_modeset_lock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001290 mutex_lock(&dev->struct_mutex);
1291
Chris Wilson60fc3322010-08-12 10:44:45 +01001292 ret = -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001293 if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
Chris Wilson60fc3322010-08-12 10:44:45 +01001294 attrs->color_key = overlay->color_key;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001295 attrs->brightness = overlay->brightness;
Chris Wilson60fc3322010-08-12 10:44:45 +01001296 attrs->contrast = overlay->contrast;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001297 attrs->saturation = overlay->saturation;
1298
Chris Wilson1ee8da62016-05-12 12:43:23 +01001299 if (!IS_GEN2(dev_priv)) {
Daniel Vetter02e792f2009-09-15 22:57:34 +02001300 attrs->gamma0 = I915_READ(OGAMC0);
1301 attrs->gamma1 = I915_READ(OGAMC1);
1302 attrs->gamma2 = I915_READ(OGAMC2);
1303 attrs->gamma3 = I915_READ(OGAMC3);
1304 attrs->gamma4 = I915_READ(OGAMC4);
1305 attrs->gamma5 = I915_READ(OGAMC5);
1306 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001307 } else {
Chris Wilson60fc3322010-08-12 10:44:45 +01001308 if (attrs->brightness < -128 || attrs->brightness > 127)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001309 goto out_unlock;
Chris Wilson60fc3322010-08-12 10:44:45 +01001310 if (attrs->contrast > 255)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001311 goto out_unlock;
Chris Wilson60fc3322010-08-12 10:44:45 +01001312 if (attrs->saturation > 1023)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001313 goto out_unlock;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001314
Chris Wilson60fc3322010-08-12 10:44:45 +01001315 overlay->color_key = attrs->color_key;
1316 overlay->brightness = attrs->brightness;
1317 overlay->contrast = attrs->contrast;
1318 overlay->saturation = attrs->saturation;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001319
Chris Wilson8d74f652010-08-12 10:35:26 +01001320 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001321 if (!regs) {
1322 ret = -ENOMEM;
1323 goto out_unlock;
1324 }
1325
1326 update_reg_attrs(overlay, regs);
1327
Chris Wilson9bb2ff72010-08-12 12:02:11 +01001328 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001329
1330 if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
Chris Wilson1ee8da62016-05-12 12:43:23 +01001331 if (IS_GEN2(dev_priv))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001332 goto out_unlock;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001333
1334 if (overlay->active) {
1335 ret = -EBUSY;
1336 goto out_unlock;
1337 }
1338
1339 ret = check_gamma(attrs);
Chris Wilson60fc3322010-08-12 10:44:45 +01001340 if (ret)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001341 goto out_unlock;
1342
1343 I915_WRITE(OGAMC0, attrs->gamma0);
1344 I915_WRITE(OGAMC1, attrs->gamma1);
1345 I915_WRITE(OGAMC2, attrs->gamma2);
1346 I915_WRITE(OGAMC3, attrs->gamma3);
1347 I915_WRITE(OGAMC4, attrs->gamma4);
1348 I915_WRITE(OGAMC5, attrs->gamma5);
1349 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001350 }
Chris Wilsonea9da4e2015-04-02 10:35:08 +01001351 overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001352
Chris Wilson60fc3322010-08-12 10:44:45 +01001353 ret = 0;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001354out_unlock:
1355 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001356 drm_modeset_unlock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001357
1358 return ret;
1359}
1360
Chris Wilson1ee8da62016-05-12 12:43:23 +01001361void intel_setup_overlay(struct drm_i915_private *dev_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001362{
Daniel Vetter02e792f2009-09-15 22:57:34 +02001363 struct intel_overlay *overlay;
Chris Wilson05394f32010-11-08 19:18:58 +00001364 struct drm_i915_gem_object *reg_bo;
Ben Widawsky75020bc2012-04-16 14:07:43 -07001365 struct overlay_registers __iomem *regs;
Chris Wilson058d88c2016-08-15 10:49:06 +01001366 struct i915_vma *vma = NULL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001367 int ret;
1368
Chris Wilson1ee8da62016-05-12 12:43:23 +01001369 if (!HAS_OVERLAY(dev_priv))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001370 return;
1371
Daniel Vetterb14c5672013-09-19 12:18:32 +02001372 overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001373 if (!overlay)
1374 return;
Chris Wilson79d24272011-06-28 11:27:47 +01001375
Chris Wilson91c8a322016-07-05 10:40:23 +01001376 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson79d24272011-06-28 11:27:47 +01001377 if (WARN_ON(dev_priv->overlay))
1378 goto out_free;
1379
Chris Wilson1ee8da62016-05-12 12:43:23 +01001380 overlay->i915 = dev_priv;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001381
Daniel Vetterf63a4842013-07-23 19:24:38 +02001382 reg_bo = NULL;
Chris Wilson1ee8da62016-05-12 12:43:23 +01001383 if (!OVERLAY_NEEDS_PHYSICAL(dev_priv))
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00001384 reg_bo = i915_gem_object_create_stolen(dev_priv, PAGE_SIZE);
Chris Wilson80405132012-11-15 11:32:29 +00001385 if (reg_bo == NULL)
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00001386 reg_bo = i915_gem_object_create(dev_priv, PAGE_SIZE);
Chris Wilsonfe3db792016-04-25 13:32:13 +01001387 if (IS_ERR(reg_bo))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001388 goto out_free;
Chris Wilson05394f32010-11-08 19:18:58 +00001389 overlay->reg_bo = reg_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001390
Chris Wilson1ee8da62016-05-12 12:43:23 +01001391 if (OVERLAY_NEEDS_PHYSICAL(dev_priv)) {
Chris Wilson00731152014-05-21 12:42:56 +01001392 ret = i915_gem_object_attach_phys(reg_bo, PAGE_SIZE);
Akshay Joshi0206e352011-08-16 15:34:10 -04001393 if (ret) {
1394 DRM_ERROR("failed to attach phys overlay regs\n");
1395 goto out_free_bo;
1396 }
Chris Wilson00731152014-05-21 12:42:56 +01001397 overlay->flip_addr = reg_bo->phys_handle->busaddr;
Chris Wilson315781482010-08-12 09:42:51 +01001398 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001399 vma = i915_gem_object_ggtt_pin(reg_bo, NULL,
Chris Wilsonde895082016-08-04 16:32:34 +01001400 0, PAGE_SIZE, PIN_MAPPABLE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001401 if (IS_ERR(vma)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001402 DRM_ERROR("failed to pin overlay register bo\n");
Chris Wilson058d88c2016-08-15 10:49:06 +01001403 ret = PTR_ERR(vma);
Akshay Joshi0206e352011-08-16 15:34:10 -04001404 goto out_free_bo;
1405 }
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001406 overlay->flip_addr = i915_ggtt_offset(vma);
Chris Wilson0ddc1282010-08-12 09:35:00 +01001407
1408 ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
1409 if (ret) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001410 DRM_ERROR("failed to move overlay register bo into the GTT\n");
1411 goto out_unpin_bo;
1412 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001413 }
1414
1415 /* init all values */
1416 overlay->color_key = 0x0101fe;
Chris Wilsonea9da4e2015-04-02 10:35:08 +01001417 overlay->color_key_enabled = true;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001418 overlay->brightness = -19;
1419 overlay->contrast = 75;
1420 overlay->saturation = 146;
1421
Ville Syrjälä330afdb2016-12-21 16:45:47 +02001422 init_request_active(&overlay->last_flip, NULL);
1423
Chris Wilson8d74f652010-08-12 10:35:26 +01001424 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001425 if (!regs)
Chris Wilson79d24272011-06-28 11:27:47 +01001426 goto out_unpin_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001427
Ben Widawsky75020bc2012-04-16 14:07:43 -07001428 memset_io(regs, 0, sizeof(struct overlay_registers));
Daniel Vetter02e792f2009-09-15 22:57:34 +02001429 update_polyphase_filter(regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001430 update_reg_attrs(overlay, regs);
1431
Chris Wilson9bb2ff72010-08-12 12:02:11 +01001432 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001433
1434 dev_priv->overlay = overlay;
Chris Wilson91c8a322016-07-05 10:40:23 +01001435 mutex_unlock(&dev_priv->drm.struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001436 DRM_INFO("initialized overlay support\n");
1437 return;
1438
Chris Wilson0ddc1282010-08-12 09:35:00 +01001439out_unpin_bo:
Chris Wilson058d88c2016-08-15 10:49:06 +01001440 if (vma)
1441 i915_vma_unpin(vma);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001442out_free_bo:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001443 i915_gem_object_put(reg_bo);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001444out_free:
Chris Wilson91c8a322016-07-05 10:40:23 +01001445 mutex_unlock(&dev_priv->drm.struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001446 kfree(overlay);
1447 return;
1448}
1449
Chris Wilson1ee8da62016-05-12 12:43:23 +01001450void intel_cleanup_overlay(struct drm_i915_private *dev_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001451{
Chris Wilson62cf4e62010-08-12 10:50:36 +01001452 if (!dev_priv->overlay)
1453 return;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001454
Chris Wilson62cf4e62010-08-12 10:50:36 +01001455 /* The bo's should be free'd by the generic code already.
1456 * Furthermore modesetting teardown happens beforehand so the
1457 * hardware should be off already */
Ville Syrjälä77589f52015-03-31 10:37:22 +03001458 WARN_ON(dev_priv->overlay->active);
Chris Wilson62cf4e62010-08-12 10:50:36 +01001459
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001460 i915_gem_object_put(dev_priv->overlay->reg_bo);
Chris Wilson62cf4e62010-08-12 10:50:36 +01001461 kfree(dev_priv->overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001462}
Chris Wilson6ef3d422010-08-04 20:26:07 +01001463
Chris Wilson98a2f412016-10-12 10:05:18 +01001464#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
1465
Chris Wilson6ef3d422010-08-04 20:26:07 +01001466struct intel_overlay_error_state {
1467 struct overlay_registers regs;
1468 unsigned long base;
1469 u32 dovsta;
1470 u32 isr;
1471};
1472
Ben Widawsky75020bc2012-04-16 14:07:43 -07001473static struct overlay_registers __iomem *
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001474intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
Chris Wilson3bd3c932010-08-19 08:19:30 +01001475{
Chris Wilson1ee8da62016-05-12 12:43:23 +01001476 struct drm_i915_private *dev_priv = overlay->i915;
Ben Widawsky75020bc2012-04-16 14:07:43 -07001477 struct overlay_registers __iomem *regs;
Chris Wilson3bd3c932010-08-19 08:19:30 +01001478
Chris Wilson1ee8da62016-05-12 12:43:23 +01001479 if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
Ben Widawsky75020bc2012-04-16 14:07:43 -07001480 /* Cast to make sparse happy, but it's wc memory anyway, so
1481 * equivalent to the wc io mapping on X86. */
1482 regs = (struct overlay_registers __iomem *)
Chris Wilson00731152014-05-21 12:42:56 +01001483 overlay->reg_bo->phys_handle->vaddr;
Chris Wilson3bd3c932010-08-19 08:19:30 +01001484 else
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001485 regs = io_mapping_map_atomic_wc(&dev_priv->ggtt.mappable,
Chris Wilsonda6ca032016-04-28 09:56:36 +01001486 overlay->flip_addr);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001487
1488 return regs;
1489}
1490
1491static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -07001492 struct overlay_registers __iomem *regs)
Chris Wilson3bd3c932010-08-19 08:19:30 +01001493{
Chris Wilson1ee8da62016-05-12 12:43:23 +01001494 if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001495 io_mapping_unmap_atomic(regs);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001496}
1497
Chris Wilson6ef3d422010-08-04 20:26:07 +01001498struct intel_overlay_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +01001499intel_overlay_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilson6ef3d422010-08-04 20:26:07 +01001500{
Chris Wilson6ef3d422010-08-04 20:26:07 +01001501 struct intel_overlay *overlay = dev_priv->overlay;
1502 struct intel_overlay_error_state *error;
1503 struct overlay_registers __iomem *regs;
1504
1505 if (!overlay || !overlay->active)
1506 return NULL;
1507
1508 error = kmalloc(sizeof(*error), GFP_ATOMIC);
1509 if (error == NULL)
1510 return NULL;
1511
1512 error->dovsta = I915_READ(DOVSTA);
1513 error->isr = I915_READ(ISR);
Chris Wilsonda6ca032016-04-28 09:56:36 +01001514 error->base = overlay->flip_addr;
Chris Wilson6ef3d422010-08-04 20:26:07 +01001515
1516 regs = intel_overlay_map_regs_atomic(overlay);
1517 if (!regs)
1518 goto err;
1519
1520 memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001521 intel_overlay_unmap_regs_atomic(overlay, regs);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001522
1523 return error;
1524
1525err:
1526 kfree(error);
1527 return NULL;
1528}
1529
1530void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001531intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
1532 struct intel_overlay_error_state *error)
Chris Wilson6ef3d422010-08-04 20:26:07 +01001533{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001534 i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
1535 error->dovsta, error->isr);
1536 i915_error_printf(m, " Register file at 0x%08lx:\n",
1537 error->base);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001538
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001539#define P(x) i915_error_printf(m, " " #x ": 0x%08x\n", error->regs.x)
Chris Wilson6ef3d422010-08-04 20:26:07 +01001540 P(OBUF_0Y);
1541 P(OBUF_1Y);
1542 P(OBUF_0U);
1543 P(OBUF_0V);
1544 P(OBUF_1U);
1545 P(OBUF_1V);
1546 P(OSTRIDE);
1547 P(YRGB_VPH);
1548 P(UV_VPH);
1549 P(HORZ_PH);
1550 P(INIT_PHS);
1551 P(DWINPOS);
1552 P(DWINSZ);
1553 P(SWIDTH);
1554 P(SWIDTHSW);
1555 P(SHEIGHT);
1556 P(YRGBSCALE);
1557 P(UVSCALE);
1558 P(OCLRC0);
1559 P(OCLRC1);
1560 P(DCLRKV);
1561 P(DCLRKM);
1562 P(SCLRKVH);
1563 P(SCLRKVL);
1564 P(SCLRKEN);
1565 P(OCONFIG);
1566 P(OCMD);
1567 P(OSTART_0Y);
1568 P(OSTART_1Y);
1569 P(OSTART_0U);
1570 P(OSTART_0V);
1571 P(OSTART_1U);
1572 P(OSTART_1V);
1573 P(OTILEOFF_0Y);
1574 P(OTILEOFF_1Y);
1575 P(OTILEOFF_0U);
1576 P(OTILEOFF_0V);
1577 P(OTILEOFF_1U);
1578 P(OTILEOFF_1V);
1579 P(FASTHSCALE);
1580 P(UVSCALEV);
1581#undef P
1582}
Chris Wilson98a2f412016-10-12 10:05:18 +01001583
1584#endif