blob: 1cfb47a9a9ffc2567c61ed71e889ec6989caffd4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070013#include <linux/of.h>
14#include <linux/of_pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070016#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/module.h>
19#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080020#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053021#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080022#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020023#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080024#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090025#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010026#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060027#include <linux/pci_hotplug.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060028#include <asm-generic/pci-bridge.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090029#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090030#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Alan Stern00240c32009-04-27 13:33:16 -040032const char *pci_power_names[] = {
33 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
34};
35EXPORT_SYMBOL_GPL(pci_power_names);
36
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010037int isa_dma_bridge_buggy;
38EXPORT_SYMBOL(isa_dma_bridge_buggy);
39
40int pci_pci_problems;
41EXPORT_SYMBOL(pci_pci_problems);
42
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010043unsigned int pci_pm_d3_delay;
44
Matthew Garrettdf17e622010-10-04 14:22:29 -040045static void pci_pme_list_scan(struct work_struct *work);
46
47static LIST_HEAD(pci_pme_list);
48static DEFINE_MUTEX(pci_pme_list_mutex);
49static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
50
51struct pci_pme_device {
52 struct list_head list;
53 struct pci_dev *dev;
54};
55
56#define PME_TIMEOUT 1000 /* How long between PME checks */
57
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010058static void pci_dev_d3_sleep(struct pci_dev *dev)
59{
60 unsigned int delay = dev->d3_delay;
61
62 if (delay < pci_pm_d3_delay)
63 delay = pci_pm_d3_delay;
64
65 msleep(delay);
66}
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Jeff Garzik32a2eea2007-10-11 16:57:27 -040068#ifdef CONFIG_PCI_DOMAINS
69int pci_domains_supported = 1;
70#endif
71
Atsushi Nemoto4516a612007-02-05 16:36:06 -080072#define DEFAULT_CARDBUS_IO_SIZE (256)
73#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
74/* pci=cbmemsize=nnM,cbiosize=nn can override this */
75unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
76unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
77
Eric W. Biederman28760482009-09-09 14:09:24 -070078#define DEFAULT_HOTPLUG_IO_SIZE (256)
79#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
80/* pci=hpmemsize=nnM,hpiosize=nn can override this */
81unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
82unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
83
Keith Busch27d868b2015-08-24 08:48:16 -050084enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jon Masonb03e7492011-07-20 15:20:54 -050085
Jesse Barnesac1aa472009-10-26 13:20:44 -070086/*
87 * The default CLS is used if arch didn't set CLS explicitly and not
88 * all pci devices agree on the same value. Arch can override either
89 * the dfl or actual value as it sees fit. Don't forget this is
90 * measured in 32-bit words, not bytes.
91 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050092u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070093u8 pci_cache_line_size;
94
Myron Stowe96c55902011-10-28 15:48:38 -060095/*
96 * If we set up a device for bus mastering, we need to check the latency
97 * timer as certain BIOSes forget to set it properly.
98 */
99unsigned int pcibios_max_latency = 255;
100
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100101/* If set, the PCIe ARI capability will not be used. */
102static bool pcie_ari_disabled;
103
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104/**
105 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
106 * @bus: pointer to PCI bus structure to search
107 *
108 * Given a PCI bus, returns the highest PCI bus number present in the set
109 * including the given PCI bus and its list of child PCI buses.
110 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400111unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800113 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 unsigned char max, n;
115
Yinghai Lub918c622012-05-17 18:51:11 -0700116 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800117 list_for_each_entry(tmp, &bus->children, node) {
118 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400119 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 max = n;
121 }
122 return max;
123}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800124EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Andrew Morton1684f5d2008-12-01 14:30:30 -0800126#ifdef CONFIG_HAS_IOMEM
127void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
128{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500129 struct resource *res = &pdev->resource[bar];
130
Andrew Morton1684f5d2008-12-01 14:30:30 -0800131 /*
132 * Make sure the BAR is actually a memory resource, not an IO resource
133 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500134 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500135 dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800136 return NULL;
137 }
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500138 return ioremap_nocache(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800139}
140EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700141
142void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
143{
144 /*
145 * Make sure the BAR is actually a memory resource, not an IO resource
146 */
147 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
148 WARN_ON(1);
149 return NULL;
150 }
151 return ioremap_wc(pci_resource_start(pdev, bar),
152 pci_resource_len(pdev, bar));
153}
154EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800155#endif
156
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100157
158static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
159 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700160{
161 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700162 u16 ent;
163
164 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700165
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100166 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700167 if (pos < 0x40)
168 break;
169 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700170 pci_bus_read_config_word(bus, devfn, pos, &ent);
171
172 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700173 if (id == 0xff)
174 break;
175 if (id == cap)
176 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700177 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700178 }
179 return 0;
180}
181
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100182static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
183 u8 pos, int cap)
184{
185 int ttl = PCI_FIND_CAP_TTL;
186
187 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
188}
189
Roland Dreier24a4e372005-10-28 17:35:34 -0700190int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
191{
192 return __pci_find_next_cap(dev->bus, dev->devfn,
193 pos + PCI_CAP_LIST_NEXT, cap);
194}
195EXPORT_SYMBOL_GPL(pci_find_next_capability);
196
Michael Ellermand3bac112006-11-22 18:26:16 +1100197static int __pci_bus_find_cap_start(struct pci_bus *bus,
198 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199{
200 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
203 if (!(status & PCI_STATUS_CAP_LIST))
204 return 0;
205
206 switch (hdr_type) {
207 case PCI_HEADER_TYPE_NORMAL:
208 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100209 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100211 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100213
214 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215}
216
217/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700218 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 * @dev: PCI device to query
220 * @cap: capability code
221 *
222 * Tell if a device supports a given PCI capability.
223 * Returns the address of the requested capability structure within the
224 * device's PCI configuration space or 0 in case the device does not
225 * support it. Possible values for @cap:
226 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700227 * %PCI_CAP_ID_PM Power Management
228 * %PCI_CAP_ID_AGP Accelerated Graphics Port
229 * %PCI_CAP_ID_VPD Vital Product Data
230 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700232 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 * %PCI_CAP_ID_PCIX PCI-X
234 * %PCI_CAP_ID_EXP PCI Express
235 */
236int pci_find_capability(struct pci_dev *dev, int cap)
237{
Michael Ellermand3bac112006-11-22 18:26:16 +1100238 int pos;
239
240 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
241 if (pos)
242 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
243
244 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600246EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700249 * pci_bus_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 * @bus: the PCI bus to query
251 * @devfn: PCI device to query
252 * @cap: capability code
253 *
254 * Like pci_find_capability() but works for pci devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700255 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 *
257 * Returns the address of the requested capability structure within the
258 * device's PCI configuration space or 0 in case the device does not
259 * support it.
260 */
261int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
262{
Michael Ellermand3bac112006-11-22 18:26:16 +1100263 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 u8 hdr_type;
265
266 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
267
Michael Ellermand3bac112006-11-22 18:26:16 +1100268 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
269 if (pos)
270 pos = __pci_find_next_cap(bus, devfn, pos, cap);
271
272 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600274EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
276/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600277 * pci_find_next_ext_capability - Find an extended capability
278 * @dev: PCI device to query
279 * @start: address at which to start looking (0 to start at beginning of list)
280 * @cap: capability code
281 *
282 * Returns the address of the next matching extended capability structure
283 * within the device's PCI configuration space or 0 if the device does
284 * not support it. Some capabilities can occur several times, e.g., the
285 * vendor-specific capability, and this provides a way to find them all.
286 */
287int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
288{
289 u32 header;
290 int ttl;
291 int pos = PCI_CFG_SPACE_SIZE;
292
293 /* minimum 8 bytes per capability */
294 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
295
296 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
297 return 0;
298
299 if (start)
300 pos = start;
301
302 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
303 return 0;
304
305 /*
306 * If we have no capabilities, this is indicated by cap ID,
307 * cap version and next pointer all being 0.
308 */
309 if (header == 0)
310 return 0;
311
312 while (ttl-- > 0) {
313 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
314 return pos;
315
316 pos = PCI_EXT_CAP_NEXT(header);
317 if (pos < PCI_CFG_SPACE_SIZE)
318 break;
319
320 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
321 break;
322 }
323
324 return 0;
325}
326EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
327
328/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 * pci_find_ext_capability - Find an extended capability
330 * @dev: PCI device to query
331 * @cap: capability code
332 *
333 * Returns the address of the requested extended capability structure
334 * within the device's PCI configuration space or 0 if the device does
335 * not support it. Possible values for @cap:
336 *
337 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
338 * %PCI_EXT_CAP_ID_VC Virtual Channel
339 * %PCI_EXT_CAP_ID_DSN Device Serial Number
340 * %PCI_EXT_CAP_ID_PWR Power Budgeting
341 */
342int pci_find_ext_capability(struct pci_dev *dev, int cap)
343{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600344 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345}
Brice Goglin3a720d72006-05-23 06:10:01 -0400346EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100348static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
349{
350 int rc, ttl = PCI_FIND_CAP_TTL;
351 u8 cap, mask;
352
353 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
354 mask = HT_3BIT_CAP_MASK;
355 else
356 mask = HT_5BIT_CAP_MASK;
357
358 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
359 PCI_CAP_ID_HT, &ttl);
360 while (pos) {
361 rc = pci_read_config_byte(dev, pos + 3, &cap);
362 if (rc != PCIBIOS_SUCCESSFUL)
363 return 0;
364
365 if ((cap & mask) == ht_cap)
366 return pos;
367
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800368 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
369 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100370 PCI_CAP_ID_HT, &ttl);
371 }
372
373 return 0;
374}
375/**
376 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
377 * @dev: PCI device to query
378 * @pos: Position from which to continue searching
379 * @ht_cap: Hypertransport capability code
380 *
381 * To be used in conjunction with pci_find_ht_capability() to search for
382 * all capabilities matching @ht_cap. @pos should always be a value returned
383 * from pci_find_ht_capability().
384 *
385 * NB. To be 100% safe against broken PCI devices, the caller should take
386 * steps to avoid an infinite loop.
387 */
388int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
389{
390 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
391}
392EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
393
394/**
395 * pci_find_ht_capability - query a device's Hypertransport capabilities
396 * @dev: PCI device to query
397 * @ht_cap: Hypertransport capability code
398 *
399 * Tell if a device supports a given Hypertransport capability.
400 * Returns an address within the device's PCI configuration space
401 * or 0 in case the device does not support the request capability.
402 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
403 * which has a Hypertransport capability matching @ht_cap.
404 */
405int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
406{
407 int pos;
408
409 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
410 if (pos)
411 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
412
413 return pos;
414}
415EXPORT_SYMBOL_GPL(pci_find_ht_capability);
416
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417/**
418 * pci_find_parent_resource - return resource region of parent bus of given region
419 * @dev: PCI device structure contains resources to be searched
420 * @res: child resource record for which parent is sought
421 *
422 * For given resource region of given device, return the resource
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700423 * region of parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400425struct resource *pci_find_parent_resource(const struct pci_dev *dev,
426 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427{
428 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700429 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700432 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 if (!r)
434 continue;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700435 if (res->start && resource_contains(r, res)) {
436
437 /*
438 * If the window is prefetchable but the BAR is
439 * not, the allocator made a mistake.
440 */
441 if (r->flags & IORESOURCE_PREFETCH &&
442 !(res->flags & IORESOURCE_PREFETCH))
443 return NULL;
444
445 /*
446 * If we're below a transparent bridge, there may
447 * be both a positively-decoded aperture and a
448 * subtractively-decoded region that contain the BAR.
449 * We want the positively-decoded one, so this depends
450 * on pci_bus_for_each_resource() giving us those
451 * first.
452 */
453 return r;
454 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700456 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600458EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
460/**
Alex Williamson157e8762013-12-17 16:43:39 -0700461 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
462 * @dev: the PCI device to operate on
463 * @pos: config space offset of status word
464 * @mask: mask of bit(s) to care about in status word
465 *
466 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
467 */
468int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
469{
470 int i;
471
472 /* Wait for Transaction Pending bit clean */
473 for (i = 0; i < 4; i++) {
474 u16 status;
475 if (i)
476 msleep((1 << (i - 1)) * 100);
477
478 pci_read_config_word(dev, pos, &status);
479 if (!(status & mask))
480 return 1;
481 }
482
483 return 0;
484}
485
486/**
Wei Yang70675e02015-07-29 16:52:58 +0800487 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400488 * @dev: PCI device to have its BARs restored
489 *
490 * Restore the BAR values for a given device, so as to make it
491 * accessible by its driver.
492 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400493static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400494{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800495 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400496
Wei Yang70675e02015-07-29 16:52:58 +0800497 /* Per SR-IOV spec 3.4.1.11, VF BARs are RO zero */
498 if (dev->is_virtfn)
499 return;
500
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800501 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800502 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400503}
504
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200505static struct pci_platform_pm_ops *pci_platform_pm;
506
507int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
508{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200509 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
Rafael J. Wysockid2e5f0c2012-12-23 00:02:44 +0100510 || !ops->sleep_wake)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200511 return -EINVAL;
512 pci_platform_pm = ops;
513 return 0;
514}
515
516static inline bool platform_pci_power_manageable(struct pci_dev *dev)
517{
518 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
519}
520
521static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400522 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200523{
524 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
525}
526
527static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
528{
529 return pci_platform_pm ?
530 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
531}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700532
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200533static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
534{
535 return pci_platform_pm ?
536 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
537}
538
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100539static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
540{
541 return pci_platform_pm ?
542 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
543}
544
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100545static inline bool platform_pci_need_resume(struct pci_dev *dev)
546{
547 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
548}
549
John W. Linville064b53db2005-07-27 10:19:44 -0400550/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200551 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
552 * given PCI device
553 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200554 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200556 * RETURN VALUE:
557 * -EINVAL if the requested state is invalid.
558 * -EIO if device does not support PCI PM or its PM capabilities register has a
559 * wrong version, or device doesn't support the requested state.
560 * 0 if device already is in the requested state.
561 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100563static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200565 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200566 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100568 /* Check if we're already there */
569 if (dev->current_state == state)
570 return 0;
571
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200572 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700573 return -EIO;
574
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200575 if (state < PCI_D0 || state > PCI_D3hot)
576 return -EINVAL;
577
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 /* Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700579 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 * to sleep if we're already in a low power state
581 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100582 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200583 && dev->current_state > state) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400584 dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
585 dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200587 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200590 if ((state == PCI_D1 && !dev->d1_support)
591 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700592 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200594 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400595
John W. Linville32a36582005-09-14 09:52:42 -0400596 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 * This doesn't affect PME_Status, disables PME_En, and
598 * sets PowerState to 0.
599 */
John W. Linville32a36582005-09-14 09:52:42 -0400600 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400601 case PCI_D0:
602 case PCI_D1:
603 case PCI_D2:
604 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
605 pmcsr |= state;
606 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200607 case PCI_D3hot:
608 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400609 case PCI_UNKNOWN: /* Boot-up */
610 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100611 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200612 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400613 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400614 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400615 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400616 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 }
618
619 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200620 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621
622 /* Mandatory power management transition delays */
623 /* see PCI PM 1.1 5.6.1 table 18 */
624 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100625 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100627 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200629 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
630 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
631 if (dev->current_state != state && printk_ratelimit())
Ryan Desfosses227f0642014-04-18 20:13:50 -0400632 dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
633 dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400634
Huang Ying448bd852012-06-23 10:23:51 +0800635 /*
636 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400637 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
638 * from D3hot to D0 _may_ perform an internal reset, thereby
639 * going to "D0 Uninitialized" rather than "D0 Initialized".
640 * For example, at least some versions of the 3c905B and the
641 * 3c556B exhibit this behaviour.
642 *
643 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
644 * devices in a D3hot state at boot. Consequently, we need to
645 * restore at least the BARs so that the device will be
646 * accessible to its driver.
647 */
648 if (need_restore)
649 pci_restore_bars(dev);
650
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100651 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800652 pcie_aspm_pm_state_change(dev->bus->self);
653
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 return 0;
655}
656
657/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200658 * pci_update_current_state - Read PCI power state of given device from its
659 * PCI PM registers and cache it
660 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100661 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200662 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100663void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200664{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200665 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200666 u16 pmcsr;
667
Huang Ying448bd852012-06-23 10:23:51 +0800668 /*
669 * Configuration space is not accessible for device in
670 * D3cold, so just keep or set D3cold for safety
671 */
672 if (dev->current_state == PCI_D3cold)
673 return;
674 if (state == PCI_D3cold) {
675 dev->current_state = PCI_D3cold;
676 return;
677 }
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200678 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200679 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100680 } else {
681 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200682 }
683}
684
685/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600686 * pci_power_up - Put the given device into D0 forcibly
687 * @dev: PCI device to power up
688 */
689void pci_power_up(struct pci_dev *dev)
690{
691 if (platform_pci_power_manageable(dev))
692 platform_pci_set_power_state(dev, PCI_D0);
693
694 pci_raw_set_power_state(dev, PCI_D0);
695 pci_update_current_state(dev, PCI_D0);
696}
697
698/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100699 * pci_platform_power_transition - Use platform to change device power state
700 * @dev: PCI device to handle.
701 * @state: State to put the device into.
702 */
703static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
704{
705 int error;
706
707 if (platform_pci_power_manageable(dev)) {
708 error = platform_pci_set_power_state(dev, state);
709 if (!error)
710 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000711 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100712 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000713
714 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
715 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100716
717 return error;
718}
719
720/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700721 * pci_wakeup - Wake up a PCI device
722 * @pci_dev: Device to handle.
723 * @ign: ignored parameter
724 */
725static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
726{
727 pci_wakeup_event(pci_dev);
728 pm_request_resume(&pci_dev->dev);
729 return 0;
730}
731
732/**
733 * pci_wakeup_bus - Walk given bus and wake up devices on it
734 * @bus: Top bus of the subtree to walk.
735 */
736static void pci_wakeup_bus(struct pci_bus *bus)
737{
738 if (bus)
739 pci_walk_bus(bus, pci_wakeup, NULL);
740}
741
742/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100743 * __pci_start_power_transition - Start power transition of a PCI device
744 * @dev: PCI device to handle.
745 * @state: State to put the device into.
746 */
747static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
748{
Huang Ying448bd852012-06-23 10:23:51 +0800749 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100750 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800751 /*
752 * Mandatory power management transition delays, see
753 * PCI Express Base Specification Revision 2.0 Section
754 * 6.6.1: Conventional Reset. Do not delay for
755 * devices powered on/off by corresponding bridge,
756 * because have already delayed for the bridge.
757 */
758 if (dev->runtime_d3cold) {
759 msleep(dev->d3cold_delay);
760 /*
761 * When powering on a bridge from D3cold, the
762 * whole hierarchy may be powered on into
763 * D0uninitialized state, resume them to give
764 * them a chance to suspend again
765 */
766 pci_wakeup_bus(dev->subordinate);
767 }
768 }
769}
770
771/**
772 * __pci_dev_set_current_state - Set current state of a PCI device
773 * @dev: Device to handle
774 * @data: pointer to state to be set
775 */
776static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
777{
778 pci_power_t state = *(pci_power_t *)data;
779
780 dev->current_state = state;
781 return 0;
782}
783
784/**
785 * __pci_bus_set_current_state - Walk given bus and set current state of devices
786 * @bus: Top bus of the subtree to walk.
787 * @state: state to be set
788 */
789static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
790{
791 if (bus)
792 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100793}
794
795/**
796 * __pci_complete_power_transition - Complete power transition of a PCI device
797 * @dev: PCI device to handle.
798 * @state: State to put the device into.
799 *
800 * This function should not be called directly by device drivers.
801 */
802int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
803{
Huang Ying448bd852012-06-23 10:23:51 +0800804 int ret;
805
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600806 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800807 return -EINVAL;
808 ret = pci_platform_power_transition(dev, state);
809 /* Power off the bridge may power off the whole hierarchy */
810 if (!ret && state == PCI_D3cold)
811 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
812 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100813}
814EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
815
816/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200817 * pci_set_power_state - Set the power state of a PCI device
818 * @dev: PCI device to handle.
819 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
820 *
Nick Andrew877d0312009-01-26 11:06:57 +0100821 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200822 * the device's PCI PM registers.
823 *
824 * RETURN VALUE:
825 * -EINVAL if the requested state is invalid.
826 * -EIO if device does not support PCI PM or its PM capabilities register has a
827 * wrong version, or device doesn't support the requested state.
828 * 0 if device already is in the requested state.
829 * 0 if device's power state has been successfully changed.
830 */
831int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
832{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200833 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200834
835 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800836 if (state > PCI_D3cold)
837 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200838 else if (state < PCI_D0)
839 state = PCI_D0;
840 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
841 /*
842 * If the device or the parent bridge do not support PCI PM,
843 * ignore the request if we're doing anything other than putting
844 * it into D0 (which would only happen on boot).
845 */
846 return 0;
847
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600848 /* Check if we're already there */
849 if (dev->current_state == state)
850 return 0;
851
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100852 __pci_start_power_transition(dev, state);
853
Alan Cox979b1792008-07-24 17:18:38 +0100854 /* This device is quirked not to be put into D3, so
855 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800856 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100857 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200858
Huang Ying448bd852012-06-23 10:23:51 +0800859 /*
860 * To put device in D3cold, we put device into D3hot in native
861 * way, then put device into D3cold with platform ops
862 */
863 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
864 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200865
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100866 if (!__pci_complete_power_transition(dev, state))
867 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200868
869 return error;
870}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600871EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200872
873/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 * pci_choose_state - Choose the power state of a PCI device
875 * @dev: PCI device to be suspended
876 * @state: target sleep state for the whole system. This is the value
877 * that is passed to suspend() function.
878 *
879 * Returns PCI power state suitable for given device and given system
880 * message.
881 */
882
883pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
884{
Shaohua Liab826ca2007-07-20 10:03:22 +0800885 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500886
Yijing Wang728cdb72013-06-18 16:22:14 +0800887 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 return PCI_D0;
889
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200890 ret = platform_pci_choose_state(dev);
891 if (ret != PCI_POWER_ERROR)
892 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700893
894 switch (state.event) {
895 case PM_EVENT_ON:
896 return PCI_D0;
897 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700898 case PM_EVENT_PRETHAW:
899 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700900 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100901 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700902 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600904 dev_info(&dev->dev, "unrecognized suspend event %d\n",
905 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 BUG();
907 }
908 return PCI_D0;
909}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910EXPORT_SYMBOL(pci_choose_state);
911
Yu Zhao89858512009-02-16 02:55:47 +0800912#define PCI_EXP_SAVE_REGS 7
913
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700914static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
915 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -0800916{
917 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -0800918
Sasha Levinb67bfe02013-02-27 17:06:00 -0800919 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700920 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -0800921 return tmp;
922 }
923 return NULL;
924}
925
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700926struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
927{
928 return _pci_find_saved_cap(dev, cap, false);
929}
930
931struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
932{
933 return _pci_find_saved_cap(dev, cap, true);
934}
935
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300936static int pci_save_pcie_state(struct pci_dev *dev)
937{
Jiang Liu59875ae2012-07-24 17:20:06 +0800938 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300939 struct pci_cap_saved_state *save_state;
940 u16 *cap;
941
Jiang Liu59875ae2012-07-24 17:20:06 +0800942 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300943 return 0;
944
Eric W. Biederman9f355752007-03-08 13:06:13 -0700945 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300946 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800947 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300948 return -ENOMEM;
949 }
Jiang Liu59875ae2012-07-24 17:20:06 +0800950
Alex Williamson24a4742f2011-05-10 10:02:11 -0600951 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800952 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
953 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
954 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
955 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
956 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
957 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
958 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300959
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300960 return 0;
961}
962
963static void pci_restore_pcie_state(struct pci_dev *dev)
964{
Jiang Liu59875ae2012-07-24 17:20:06 +0800965 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300966 struct pci_cap_saved_state *save_state;
967 u16 *cap;
968
969 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +0800970 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300971 return;
Jiang Liu59875ae2012-07-24 17:20:06 +0800972
Alex Williamson24a4742f2011-05-10 10:02:11 -0600973 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800974 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
975 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
976 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
977 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
978 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
979 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
980 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300981}
982
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800983
984static int pci_save_pcix_state(struct pci_dev *dev)
985{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100986 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800987 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800988
989 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +0800990 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800991 return 0;
992
Shaohua Lif34303d2007-12-18 09:56:47 +0800993 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800994 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800995 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800996 return -ENOMEM;
997 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800998
Alex Williamson24a4742f2011-05-10 10:02:11 -0600999 pci_read_config_word(dev, pos + PCI_X_CMD,
1000 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001001
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001002 return 0;
1003}
1004
1005static void pci_restore_pcix_state(struct pci_dev *dev)
1006{
1007 int i = 0, pos;
1008 struct pci_cap_saved_state *save_state;
1009 u16 *cap;
1010
1011 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1012 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001013 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001014 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001015 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001016
1017 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001018}
1019
1020
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021/**
1022 * pci_save_state - save the PCI configuration space of a device before suspending
1023 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001025int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026{
1027 int i;
1028 /* XXX: 100% dword access ok here? */
1029 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001030 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001031 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001032
1033 i = pci_save_pcie_state(dev);
1034 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001035 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001036
1037 i = pci_save_pcix_state(dev);
1038 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001039 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001040
Quentin Lambert754834b2014-11-06 17:45:55 +01001041 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001043EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001045static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1046 u32 saved_val, int retry)
1047{
1048 u32 val;
1049
1050 pci_read_config_dword(pdev, offset, &val);
1051 if (val == saved_val)
1052 return;
1053
1054 for (;;) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001055 dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1056 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001057 pci_write_config_dword(pdev, offset, saved_val);
1058 if (retry-- <= 0)
1059 return;
1060
1061 pci_read_config_dword(pdev, offset, &val);
1062 if (val == saved_val)
1063 return;
1064
1065 mdelay(1);
1066 }
1067}
1068
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001069static void pci_restore_config_space_range(struct pci_dev *pdev,
1070 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001071{
1072 int index;
1073
1074 for (index = end; index >= start; index--)
1075 pci_restore_config_dword(pdev, 4 * index,
1076 pdev->saved_config_space[index],
1077 retry);
1078}
1079
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001080static void pci_restore_config_space(struct pci_dev *pdev)
1081{
1082 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1083 pci_restore_config_space_range(pdev, 10, 15, 0);
1084 /* Restore BARs before the command register. */
1085 pci_restore_config_space_range(pdev, 4, 9, 10);
1086 pci_restore_config_space_range(pdev, 0, 3, 0);
1087 } else {
1088 pci_restore_config_space_range(pdev, 0, 15, 0);
1089 }
1090}
1091
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001092/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 * pci_restore_state - Restore the saved state of a PCI device
1094 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001096void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097{
Alek Duc82f63e2009-08-08 08:46:19 +08001098 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001099 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001100
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001101 /* PCI Express register must be restored first */
1102 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001103 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001104 pci_restore_vc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001105
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001106 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001107
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001108 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001109 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001110
1111 /* Restore ACS and IOV configuration state */
1112 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001113 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001114
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001115 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001117EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001119struct pci_saved_state {
1120 u32 config_space[16];
1121 struct pci_cap_saved_data cap[0];
1122};
1123
1124/**
1125 * pci_store_saved_state - Allocate and return an opaque struct containing
1126 * the device saved state.
1127 * @dev: PCI device that we're dealing with
1128 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001129 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001130 */
1131struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1132{
1133 struct pci_saved_state *state;
1134 struct pci_cap_saved_state *tmp;
1135 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001136 size_t size;
1137
1138 if (!dev->state_saved)
1139 return NULL;
1140
1141 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1142
Sasha Levinb67bfe02013-02-27 17:06:00 -08001143 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001144 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1145
1146 state = kzalloc(size, GFP_KERNEL);
1147 if (!state)
1148 return NULL;
1149
1150 memcpy(state->config_space, dev->saved_config_space,
1151 sizeof(state->config_space));
1152
1153 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001154 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001155 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1156 memcpy(cap, &tmp->cap, len);
1157 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1158 }
1159 /* Empty cap_save terminates list */
1160
1161 return state;
1162}
1163EXPORT_SYMBOL_GPL(pci_store_saved_state);
1164
1165/**
1166 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1167 * @dev: PCI device that we're dealing with
1168 * @state: Saved state returned from pci_store_saved_state()
1169 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001170int pci_load_saved_state(struct pci_dev *dev,
1171 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001172{
1173 struct pci_cap_saved_data *cap;
1174
1175 dev->state_saved = false;
1176
1177 if (!state)
1178 return 0;
1179
1180 memcpy(dev->saved_config_space, state->config_space,
1181 sizeof(state->config_space));
1182
1183 cap = state->cap;
1184 while (cap->size) {
1185 struct pci_cap_saved_state *tmp;
1186
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001187 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001188 if (!tmp || tmp->cap.size != cap->size)
1189 return -EINVAL;
1190
1191 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1192 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1193 sizeof(struct pci_cap_saved_data) + cap->size);
1194 }
1195
1196 dev->state_saved = true;
1197 return 0;
1198}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001199EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001200
1201/**
1202 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1203 * and free the memory allocated for it.
1204 * @dev: PCI device that we're dealing with
1205 * @state: Pointer to saved state returned from pci_store_saved_state()
1206 */
1207int pci_load_and_free_saved_state(struct pci_dev *dev,
1208 struct pci_saved_state **state)
1209{
1210 int ret = pci_load_saved_state(dev, *state);
1211 kfree(*state);
1212 *state = NULL;
1213 return ret;
1214}
1215EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1216
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001217int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1218{
1219 return pci_enable_resources(dev, bars);
1220}
1221
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001222static int do_pci_enable_device(struct pci_dev *dev, int bars)
1223{
1224 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301225 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001226 u16 cmd;
1227 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001228
1229 err = pci_set_power_state(dev, PCI_D0);
1230 if (err < 0 && err != -EIO)
1231 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301232
1233 bridge = pci_upstream_bridge(dev);
1234 if (bridge)
1235 pcie_aspm_powersave_config_link(bridge);
1236
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001237 err = pcibios_enable_device(dev, bars);
1238 if (err < 0)
1239 return err;
1240 pci_fixup_device(pci_fixup_enable, dev);
1241
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001242 if (dev->msi_enabled || dev->msix_enabled)
1243 return 0;
1244
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001245 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1246 if (pin) {
1247 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1248 if (cmd & PCI_COMMAND_INTX_DISABLE)
1249 pci_write_config_word(dev, PCI_COMMAND,
1250 cmd & ~PCI_COMMAND_INTX_DISABLE);
1251 }
1252
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001253 return 0;
1254}
1255
1256/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001257 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001258 * @dev: PCI device to be resumed
1259 *
1260 * Note this function is a backend of pci_default_resume and is not supposed
1261 * to be called by normal code, write proper resume handler and use it instead.
1262 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001263int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001264{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001265 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001266 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1267 return 0;
1268}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001269EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001270
Yinghai Lu928bea92013-07-22 14:37:17 -07001271static void pci_enable_bridge(struct pci_dev *dev)
1272{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001273 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001274 int retval;
1275
Bjorn Helgaas79272132013-11-06 10:00:51 -07001276 bridge = pci_upstream_bridge(dev);
1277 if (bridge)
1278 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001279
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001280 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001281 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001282 pci_set_master(dev);
Yinghai Lu928bea92013-07-22 14:37:17 -07001283 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001284 }
1285
Yinghai Lu928bea92013-07-22 14:37:17 -07001286 retval = pci_enable_device(dev);
1287 if (retval)
1288 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1289 retval);
1290 pci_set_master(dev);
1291}
1292
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001293static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001295 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001297 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298
Jesse Barnes97c145f2010-11-05 15:16:36 -04001299 /*
1300 * Power state could be unknown at this point, either due to a fresh
1301 * boot or a device removal call. So get the current power state
1302 * so that things like MSI message writing will behave as expected
1303 * (e.g. if the device really is in D0 at enable time).
1304 */
1305 if (dev->pm_cap) {
1306 u16 pmcsr;
1307 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1308 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1309 }
1310
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001311 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001312 return 0; /* already enabled */
1313
Bjorn Helgaas79272132013-11-06 10:00:51 -07001314 bridge = pci_upstream_bridge(dev);
1315 if (bridge)
1316 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001317
Yinghai Lu497f16f2011-12-17 18:33:37 -08001318 /* only skip sriov related */
1319 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1320 if (dev->resource[i].flags & flags)
1321 bars |= (1 << i);
1322 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001323 if (dev->resource[i].flags & flags)
1324 bars |= (1 << i);
1325
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001326 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001327 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001328 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001329 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330}
1331
1332/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001333 * pci_enable_device_io - Initialize a device for use with IO space
1334 * @dev: PCI device to be initialized
1335 *
1336 * Initialize device before it's used by a driver. Ask low-level code
1337 * to enable I/O resources. Wake up the device if it was suspended.
1338 * Beware, this function can fail.
1339 */
1340int pci_enable_device_io(struct pci_dev *dev)
1341{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001342 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001343}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001344EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001345
1346/**
1347 * pci_enable_device_mem - Initialize a device for use with Memory space
1348 * @dev: PCI device to be initialized
1349 *
1350 * Initialize device before it's used by a driver. Ask low-level code
1351 * to enable Memory resources. Wake up the device if it was suspended.
1352 * Beware, this function can fail.
1353 */
1354int pci_enable_device_mem(struct pci_dev *dev)
1355{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001356 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001357}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001358EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001359
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360/**
1361 * pci_enable_device - Initialize device before it's used by a driver.
1362 * @dev: PCI device to be initialized
1363 *
1364 * Initialize device before it's used by a driver. Ask low-level code
1365 * to enable I/O and memory. Wake up the device if it was suspended.
1366 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001367 *
1368 * Note we don't actually enable the device many times if we call
1369 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001371int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001373 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001375EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
Tejun Heo9ac78492007-01-20 16:00:26 +09001377/*
1378 * Managed PCI resources. This manages device on/off, intx/msi/msix
1379 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1380 * there's no need to track it separately. pci_devres is initialized
1381 * when a device is enabled using managed PCI device enable interface.
1382 */
1383struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001384 unsigned int enabled:1;
1385 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001386 unsigned int orig_intx:1;
1387 unsigned int restore_intx:1;
1388 u32 region_mask;
1389};
1390
1391static void pcim_release(struct device *gendev, void *res)
1392{
1393 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1394 struct pci_devres *this = res;
1395 int i;
1396
1397 if (dev->msi_enabled)
1398 pci_disable_msi(dev);
1399 if (dev->msix_enabled)
1400 pci_disable_msix(dev);
1401
1402 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1403 if (this->region_mask & (1 << i))
1404 pci_release_region(dev, i);
1405
1406 if (this->restore_intx)
1407 pci_intx(dev, this->orig_intx);
1408
Tejun Heo7f375f32007-02-25 04:36:01 -08001409 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001410 pci_disable_device(dev);
1411}
1412
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001413static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001414{
1415 struct pci_devres *dr, *new_dr;
1416
1417 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1418 if (dr)
1419 return dr;
1420
1421 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1422 if (!new_dr)
1423 return NULL;
1424 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1425}
1426
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001427static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001428{
1429 if (pci_is_managed(pdev))
1430 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1431 return NULL;
1432}
1433
1434/**
1435 * pcim_enable_device - Managed pci_enable_device()
1436 * @pdev: PCI device to be initialized
1437 *
1438 * Managed pci_enable_device().
1439 */
1440int pcim_enable_device(struct pci_dev *pdev)
1441{
1442 struct pci_devres *dr;
1443 int rc;
1444
1445 dr = get_pci_dr(pdev);
1446 if (unlikely(!dr))
1447 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001448 if (dr->enabled)
1449 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001450
1451 rc = pci_enable_device(pdev);
1452 if (!rc) {
1453 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001454 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001455 }
1456 return rc;
1457}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001458EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001459
1460/**
1461 * pcim_pin_device - Pin managed PCI device
1462 * @pdev: PCI device to pin
1463 *
1464 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1465 * driver detach. @pdev must have been enabled with
1466 * pcim_enable_device().
1467 */
1468void pcim_pin_device(struct pci_dev *pdev)
1469{
1470 struct pci_devres *dr;
1471
1472 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001473 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001474 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001475 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001476}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001477EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001478
Matthew Garretteca0d462012-12-05 14:33:27 -07001479/*
1480 * pcibios_add_device - provide arch specific hooks when adding device dev
1481 * @dev: the PCI device being added
1482 *
1483 * Permits the platform to provide architecture specific functionality when
1484 * devices are added. This is the default implementation. Architecture
1485 * implementations can override this.
1486 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001487int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d462012-12-05 14:33:27 -07001488{
1489 return 0;
1490}
1491
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001493 * pcibios_release_device - provide arch specific hooks when releasing device dev
1494 * @dev: the PCI device being released
1495 *
1496 * Permits the platform to provide architecture specific functionality when
1497 * devices are released. This is the default implementation. Architecture
1498 * implementations can override this.
1499 */
1500void __weak pcibios_release_device(struct pci_dev *dev) {}
1501
1502/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 * pcibios_disable_device - disable arch specific PCI resources for device dev
1504 * @dev: the PCI device to disable
1505 *
1506 * Disables architecture specific PCI resources for the device. This
1507 * is the default implementation. Architecture implementations can
1508 * override this.
1509 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001510void __weak pcibios_disable_device (struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511
Hanjun Guoa43ae582014-05-06 11:29:52 +08001512/**
1513 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1514 * @irq: ISA IRQ to penalize
1515 * @active: IRQ active or not
1516 *
1517 * Permits the platform to provide architecture-specific functionality when
1518 * penalizing ISA IRQs. This is the default implementation. Architecture
1519 * implementations can override this.
1520 */
1521void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1522
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001523static void do_pci_disable_device(struct pci_dev *dev)
1524{
1525 u16 pci_command;
1526
1527 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1528 if (pci_command & PCI_COMMAND_MASTER) {
1529 pci_command &= ~PCI_COMMAND_MASTER;
1530 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1531 }
1532
1533 pcibios_disable_device(dev);
1534}
1535
1536/**
1537 * pci_disable_enabled_device - Disable device without updating enable_cnt
1538 * @dev: PCI device to disable
1539 *
1540 * NOTE: This function is a backend of PCI power management routines and is
1541 * not supposed to be called drivers.
1542 */
1543void pci_disable_enabled_device(struct pci_dev *dev)
1544{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001545 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001546 do_pci_disable_device(dev);
1547}
1548
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549/**
1550 * pci_disable_device - Disable PCI device after use
1551 * @dev: PCI device to be disabled
1552 *
1553 * Signal to the system that the PCI device is not in use by the system
1554 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001555 *
1556 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001557 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001559void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560{
Tejun Heo9ac78492007-01-20 16:00:26 +09001561 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001562
Tejun Heo9ac78492007-01-20 16:00:26 +09001563 dr = find_pci_dr(dev);
1564 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001565 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001566
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001567 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1568 "disabling already-disabled device");
1569
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001570 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001571 return;
1572
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001573 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001575 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001577EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578
1579/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001580 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001581 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001582 * @state: Reset state to enter into
1583 *
1584 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001585 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001586 * implementation. Architecture implementations can override this.
1587 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001588int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1589 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001590{
1591 return -EINVAL;
1592}
1593
1594/**
1595 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001596 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001597 * @state: Reset state to enter into
1598 *
1599 *
1600 * Sets the PCI reset state for the device.
1601 */
1602int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1603{
1604 return pcibios_set_pcie_reset_state(dev, state);
1605}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001606EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001607
1608/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001609 * pci_check_pme_status - Check if given device has generated PME.
1610 * @dev: Device to check.
1611 *
1612 * Check the PME status of the device and if set, clear it and clear PME enable
1613 * (if set). Return 'true' if PME status and PME enable were both set or
1614 * 'false' otherwise.
1615 */
1616bool pci_check_pme_status(struct pci_dev *dev)
1617{
1618 int pmcsr_pos;
1619 u16 pmcsr;
1620 bool ret = false;
1621
1622 if (!dev->pm_cap)
1623 return false;
1624
1625 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1626 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1627 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1628 return false;
1629
1630 /* Clear PME status. */
1631 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1632 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1633 /* Disable PME to avoid interrupt flood. */
1634 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1635 ret = true;
1636 }
1637
1638 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1639
1640 return ret;
1641}
1642
1643/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001644 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1645 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001646 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001647 *
1648 * Check if @dev has generated PME and queue a resume request for it in that
1649 * case.
1650 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001651static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001652{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001653 if (pme_poll_reset && dev->pme_poll)
1654 dev->pme_poll = false;
1655
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001656 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001657 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001658 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001659 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001660 return 0;
1661}
1662
1663/**
1664 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1665 * @bus: Top bus of the subtree to walk.
1666 */
1667void pci_pme_wakeup_bus(struct pci_bus *bus)
1668{
1669 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001670 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001671}
1672
Huang Ying448bd852012-06-23 10:23:51 +08001673
1674/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001675 * pci_pme_capable - check the capability of PCI device to generate PME#
1676 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001677 * @state: PCI state from which device will issue PME#.
1678 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001679bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001680{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001681 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001682 return false;
1683
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001684 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001685}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001686EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001687
Matthew Garrettdf17e622010-10-04 14:22:29 -04001688static void pci_pme_list_scan(struct work_struct *work)
1689{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001690 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001691
1692 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07001693 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1694 if (pme_dev->dev->pme_poll) {
1695 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08001696
Bjorn Helgaasce300002014-01-24 09:51:06 -07001697 bridge = pme_dev->dev->bus->self;
1698 /*
1699 * If bridge is in low power state, the
1700 * configuration space of subordinate devices
1701 * may be not accessible
1702 */
1703 if (bridge && bridge->current_state != PCI_D0)
1704 continue;
1705 pci_pme_wakeup(pme_dev->dev, NULL);
1706 } else {
1707 list_del(&pme_dev->list);
1708 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001709 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001710 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07001711 if (!list_empty(&pci_pme_list))
1712 schedule_delayed_work(&pci_pme_work,
1713 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001714 mutex_unlock(&pci_pme_list_mutex);
1715}
1716
1717/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001718 * pci_pme_active - enable or disable PCI device's PME# function
1719 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001720 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1721 *
1722 * The caller must verify that the device is capable of generating PME# before
1723 * calling this function with @enable equal to 'true'.
1724 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001725void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001726{
1727 u16 pmcsr;
1728
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001729 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001730 return;
1731
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001732 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001733 /* Clear PME_Status by writing 1 to it and enable PME# */
1734 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1735 if (!enable)
1736 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1737
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001738 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001739
Huang Ying6e965e02012-10-26 13:07:51 +08001740 /*
1741 * PCI (as opposed to PCIe) PME requires that the device have
1742 * its PME# line hooked up correctly. Not all hardware vendors
1743 * do this, so the PME never gets delivered and the device
1744 * remains asleep. The easiest way around this is to
1745 * periodically walk the list of suspended devices and check
1746 * whether any have their PME flag set. The assumption is that
1747 * we'll wake up often enough anyway that this won't be a huge
1748 * hit, and the power savings from the devices will still be a
1749 * win.
1750 *
1751 * Although PCIe uses in-band PME message instead of PME# line
1752 * to report PME, PME does not work for some PCIe devices in
1753 * reality. For example, there are devices that set their PME
1754 * status bits, but don't really bother to send a PME message;
1755 * there are PCI Express Root Ports that don't bother to
1756 * trigger interrupts when they receive PME messages from the
1757 * devices below. So PME poll is used for PCIe devices too.
1758 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001759
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001760 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001761 struct pci_pme_device *pme_dev;
1762 if (enable) {
1763 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1764 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001765 if (!pme_dev) {
1766 dev_warn(&dev->dev, "can't enable PME#\n");
1767 return;
1768 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001769 pme_dev->dev = dev;
1770 mutex_lock(&pci_pme_list_mutex);
1771 list_add(&pme_dev->list, &pci_pme_list);
1772 if (list_is_singular(&pci_pme_list))
1773 schedule_delayed_work(&pci_pme_work,
1774 msecs_to_jiffies(PME_TIMEOUT));
1775 mutex_unlock(&pci_pme_list_mutex);
1776 } else {
1777 mutex_lock(&pci_pme_list_mutex);
1778 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1779 if (pme_dev->dev == dev) {
1780 list_del(&pme_dev->list);
1781 kfree(pme_dev);
1782 break;
1783 }
1784 }
1785 mutex_unlock(&pci_pme_list_mutex);
1786 }
1787 }
1788
Vincent Palatin85b85822011-12-05 11:51:18 -08001789 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001790}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001791EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001792
1793/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001794 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001795 * @dev: PCI device affected
1796 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001797 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001798 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799 *
David Brownell075c1772007-04-26 00:12:06 -07001800 * This enables the device as a wakeup event source, or disables it.
1801 * When such events involves platform-specific hooks, those hooks are
1802 * called automatically by this routine.
1803 *
1804 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001805 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001806 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001807 * RETURN VALUE:
1808 * 0 is returned on success
1809 * -EINVAL is returned if device is not supposed to wake up the system
1810 * Error code depending on the platform is returned if both the platform and
1811 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001813int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1814 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001816 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001818 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001819 return -EINVAL;
1820
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001821 /* Don't do the same thing twice in a row for one device. */
1822 if (!!enable == !!dev->wakeup_prepared)
1823 return 0;
1824
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001825 /*
1826 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1827 * Anderson we should be doing PME# wake enable followed by ACPI wake
1828 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001829 */
1830
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001831 if (enable) {
1832 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001833
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001834 if (pci_pme_capable(dev, state))
1835 pci_pme_active(dev, true);
1836 else
1837 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001838 error = runtime ? platform_pci_run_wake(dev, true) :
1839 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001840 if (ret)
1841 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001842 if (!ret)
1843 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001844 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001845 if (runtime)
1846 platform_pci_run_wake(dev, false);
1847 else
1848 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001849 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001850 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001851 }
1852
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001853 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001854}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001855EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001856
1857/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001858 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1859 * @dev: PCI device to prepare
1860 * @enable: True to enable wake-up event generation; false to disable
1861 *
1862 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1863 * and this function allows them to set that up cleanly - pci_enable_wake()
1864 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1865 * ordering constraints.
1866 *
1867 * This function only returns error code if the device is not capable of
1868 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1869 * enable wake-up power for it.
1870 */
1871int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1872{
1873 return pci_pme_capable(dev, PCI_D3cold) ?
1874 pci_enable_wake(dev, PCI_D3cold, enable) :
1875 pci_enable_wake(dev, PCI_D3hot, enable);
1876}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001877EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001878
1879/**
Jesse Barnes37139072008-07-28 11:49:26 -07001880 * pci_target_state - find an appropriate low power state for a given PCI dev
1881 * @dev: PCI device
1882 *
1883 * Use underlying platform code to find a supported low power state for @dev.
1884 * If the platform can't manage @dev, return the deepest state from which it
1885 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001886 */
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001887static pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001888{
1889 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001890
1891 if (platform_pci_power_manageable(dev)) {
1892 /*
1893 * Call the platform to choose the target state of the device
1894 * and enable wake-up from this state if supported.
1895 */
1896 pci_power_t state = platform_pci_choose_state(dev);
1897
1898 switch (state) {
1899 case PCI_POWER_ERROR:
1900 case PCI_UNKNOWN:
1901 break;
1902 case PCI_D1:
1903 case PCI_D2:
1904 if (pci_no_d1d2(dev))
1905 break;
1906 default:
1907 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001908 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001909 } else if (!dev->pm_cap) {
1910 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001911 } else if (device_may_wakeup(&dev->dev)) {
1912 /*
1913 * Find the deepest state from which the device can generate
1914 * wake-up events, make it the target state and enable device
1915 * to generate PME#.
1916 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001917 if (dev->pme_support) {
1918 while (target_state
1919 && !(dev->pme_support & (1 << target_state)))
1920 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001921 }
1922 }
1923
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001924 return target_state;
1925}
1926
1927/**
1928 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1929 * @dev: Device to handle.
1930 *
1931 * Choose the power state appropriate for the device depending on whether
1932 * it can wake up the system and/or is power manageable by the platform
1933 * (PCI_D3hot is the default) and put the device into that state.
1934 */
1935int pci_prepare_to_sleep(struct pci_dev *dev)
1936{
1937 pci_power_t target_state = pci_target_state(dev);
1938 int error;
1939
1940 if (target_state == PCI_POWER_ERROR)
1941 return -EIO;
1942
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001943 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001944
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001945 error = pci_set_power_state(dev, target_state);
1946
1947 if (error)
1948 pci_enable_wake(dev, target_state, false);
1949
1950 return error;
1951}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001952EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001953
1954/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001955 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001956 * @dev: Device to handle.
1957 *
Thomas Weber88393162010-03-16 11:47:56 +01001958 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001959 */
1960int pci_back_from_sleep(struct pci_dev *dev)
1961{
1962 pci_enable_wake(dev, PCI_D0, false);
1963 return pci_set_power_state(dev, PCI_D0);
1964}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001965EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001966
1967/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001968 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1969 * @dev: PCI device being suspended.
1970 *
1971 * Prepare @dev to generate wake-up events at run time and put it into a low
1972 * power state.
1973 */
1974int pci_finish_runtime_suspend(struct pci_dev *dev)
1975{
1976 pci_power_t target_state = pci_target_state(dev);
1977 int error;
1978
1979 if (target_state == PCI_POWER_ERROR)
1980 return -EIO;
1981
Huang Ying448bd852012-06-23 10:23:51 +08001982 dev->runtime_d3cold = target_state == PCI_D3cold;
1983
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001984 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1985
1986 error = pci_set_power_state(dev, target_state);
1987
Huang Ying448bd852012-06-23 10:23:51 +08001988 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001989 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08001990 dev->runtime_d3cold = false;
1991 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001992
1993 return error;
1994}
1995
1996/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001997 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1998 * @dev: Device to check.
1999 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002000 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002001 * (through the platform or using the native PCIe PME) or if the device supports
2002 * PME and one of its upstream bridges can generate wake-up events.
2003 */
2004bool pci_dev_run_wake(struct pci_dev *dev)
2005{
2006 struct pci_bus *bus = dev->bus;
2007
2008 if (device_run_wake(&dev->dev))
2009 return true;
2010
2011 if (!dev->pme_support)
2012 return false;
2013
2014 while (bus->parent) {
2015 struct pci_dev *bridge = bus->self;
2016
2017 if (device_run_wake(&bridge->dev))
2018 return true;
2019
2020 bus = bus->parent;
2021 }
2022
2023 /* We have reached the root bus. */
2024 if (bus->bridge)
2025 return device_run_wake(bus->bridge);
2026
2027 return false;
2028}
2029EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2030
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002031/**
2032 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2033 * @pci_dev: Device to check.
2034 *
2035 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2036 * reconfigured due to wakeup settings difference between system and runtime
2037 * suspend and the current power state of it is suitable for the upcoming
2038 * (system) transition.
2039 */
2040bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2041{
2042 struct device *dev = &pci_dev->dev;
2043
2044 if (!pm_runtime_suspended(dev)
2045 || (device_can_wakeup(dev) && !device_may_wakeup(dev))
2046 || platform_pci_need_resume(pci_dev))
2047 return false;
2048
2049 return pci_target_state(pci_dev) == pci_dev->current_state;
2050}
2051
Huang Yingb3c32c42012-10-25 09:36:03 +08002052void pci_config_pm_runtime_get(struct pci_dev *pdev)
2053{
2054 struct device *dev = &pdev->dev;
2055 struct device *parent = dev->parent;
2056
2057 if (parent)
2058 pm_runtime_get_sync(parent);
2059 pm_runtime_get_noresume(dev);
2060 /*
2061 * pdev->current_state is set to PCI_D3cold during suspending,
2062 * so wait until suspending completes
2063 */
2064 pm_runtime_barrier(dev);
2065 /*
2066 * Only need to resume devices in D3cold, because config
2067 * registers are still accessible for devices suspended but
2068 * not in D3cold.
2069 */
2070 if (pdev->current_state == PCI_D3cold)
2071 pm_runtime_resume(dev);
2072}
2073
2074void pci_config_pm_runtime_put(struct pci_dev *pdev)
2075{
2076 struct device *dev = &pdev->dev;
2077 struct device *parent = dev->parent;
2078
2079 pm_runtime_put(dev);
2080 if (parent)
2081 pm_runtime_put_sync(parent);
2082}
2083
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002084/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002085 * pci_pm_init - Initialize PM functions of given PCI device
2086 * @dev: PCI device to handle.
2087 */
2088void pci_pm_init(struct pci_dev *dev)
2089{
2090 int pm;
2091 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002092
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002093 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002094 pm_runtime_set_active(&dev->dev);
2095 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002096 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002097 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002098
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002099 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002100 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002101
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102 /* find PCI PM capability in list */
2103 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002104 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002105 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002107 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002109 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2110 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2111 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002112 return;
David Brownell075c1772007-04-26 00:12:06 -07002113 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002115 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002116 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002117 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Huang Ying4f9c1392012-08-08 09:07:38 +08002118 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002119
2120 dev->d1_support = false;
2121 dev->d2_support = false;
2122 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002123 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002124 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002125 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002126 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002127
2128 if (dev->d1_support || dev->d2_support)
2129 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002130 dev->d1_support ? " D1" : "",
2131 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002132 }
2133
2134 pmc &= PCI_PM_CAP_PME_MASK;
2135 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07002136 dev_printk(KERN_DEBUG, &dev->dev,
2137 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002138 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2139 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2140 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2141 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2142 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002143 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002144 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002145 /*
2146 * Make device's PM flags reflect the wake-up capability, but
2147 * let the user space enable it to wake up the system as needed.
2148 */
2149 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002150 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002151 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002152 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153}
2154
Yinghai Lu34a48762012-02-11 00:18:41 -08002155static void pci_add_saved_cap(struct pci_dev *pci_dev,
2156 struct pci_cap_saved_state *new_cap)
2157{
2158 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2159}
2160
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002161/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002162 * _pci_add_cap_save_buffer - allocate buffer for saving given
2163 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002164 * @dev: the PCI device
2165 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002166 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002167 * @size: requested size of the buffer
2168 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002169static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2170 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002171{
2172 int pos;
2173 struct pci_cap_saved_state *save_state;
2174
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002175 if (extended)
2176 pos = pci_find_ext_capability(dev, cap);
2177 else
2178 pos = pci_find_capability(dev, cap);
2179
Wei Yang0a1a9b42015-06-30 09:16:44 +08002180 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002181 return 0;
2182
2183 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2184 if (!save_state)
2185 return -ENOMEM;
2186
Alex Williamson24a4742f2011-05-10 10:02:11 -06002187 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002188 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06002189 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002190 pci_add_saved_cap(dev, save_state);
2191
2192 return 0;
2193}
2194
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002195int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2196{
2197 return _pci_add_cap_save_buffer(dev, cap, false, size);
2198}
2199
2200int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2201{
2202 return _pci_add_cap_save_buffer(dev, cap, true, size);
2203}
2204
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002205/**
2206 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2207 * @dev: the PCI device
2208 */
2209void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2210{
2211 int error;
2212
Yu Zhao89858512009-02-16 02:55:47 +08002213 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2214 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002215 if (error)
2216 dev_err(&dev->dev,
2217 "unable to preallocate PCI Express save buffer\n");
2218
2219 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2220 if (error)
2221 dev_err(&dev->dev,
2222 "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07002223
2224 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002225}
2226
Yinghai Luf7968412012-02-11 00:18:30 -08002227void pci_free_cap_save_buffers(struct pci_dev *dev)
2228{
2229 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002230 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08002231
Sasha Levinb67bfe02013-02-27 17:06:00 -08002232 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08002233 kfree(tmp);
2234}
2235
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002236/**
Yijing Wang31ab2472013-01-15 11:12:17 +08002237 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08002238 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002239 *
2240 * If @dev and its upstream bridge both support ARI, enable ARI in the
2241 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002242 */
Yijing Wang31ab2472013-01-15 11:12:17 +08002243void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08002244{
Yu Zhao58c3a722008-10-14 14:02:53 +08002245 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002246 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002247
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002248 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002249 return;
2250
Zhao, Yu81135872008-10-23 13:15:39 +08002251 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002252 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002253 return;
2254
Jiang Liu59875ae2012-07-24 17:20:06 +08002255 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002256 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2257 return;
2258
Yijing Wangb0cc6022013-01-15 11:12:16 +08002259 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2260 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2261 PCI_EXP_DEVCTL2_ARI);
2262 bridge->ari_enabled = 1;
2263 } else {
2264 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2265 PCI_EXP_DEVCTL2_ARI);
2266 bridge->ari_enabled = 0;
2267 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002268}
2269
Chris Wright5d990b62009-12-04 12:15:21 -08002270static int pci_acs_enable;
2271
2272/**
2273 * pci_request_acs - ask for ACS to be enabled if supported
2274 */
2275void pci_request_acs(void)
2276{
2277 pci_acs_enable = 1;
2278}
2279
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002280/**
Alex Williamson2c744242014-02-03 14:27:33 -07002281 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
Allen Kayae21ee62009-10-07 10:27:17 -07002282 * @dev: the PCI device
2283 */
Alex Williamson2c744242014-02-03 14:27:33 -07002284static int pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07002285{
2286 int pos;
2287 u16 cap;
2288 u16 ctrl;
2289
Allen Kayae21ee62009-10-07 10:27:17 -07002290 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2291 if (!pos)
Alex Williamson2c744242014-02-03 14:27:33 -07002292 return -ENODEV;
Allen Kayae21ee62009-10-07 10:27:17 -07002293
2294 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2295 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2296
2297 /* Source Validation */
2298 ctrl |= (cap & PCI_ACS_SV);
2299
2300 /* P2P Request Redirect */
2301 ctrl |= (cap & PCI_ACS_RR);
2302
2303 /* P2P Completion Redirect */
2304 ctrl |= (cap & PCI_ACS_CR);
2305
2306 /* Upstream Forwarding */
2307 ctrl |= (cap & PCI_ACS_UF);
2308
2309 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07002310
2311 return 0;
2312}
2313
2314/**
2315 * pci_enable_acs - enable ACS if hardware support it
2316 * @dev: the PCI device
2317 */
2318void pci_enable_acs(struct pci_dev *dev)
2319{
2320 if (!pci_acs_enable)
2321 return;
2322
2323 if (!pci_std_enable_acs(dev))
2324 return;
2325
2326 pci_dev_specific_enable_acs(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002327}
2328
Alex Williamson0a671192013-06-27 16:39:48 -06002329static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2330{
2331 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06002332 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06002333
2334 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2335 if (!pos)
2336 return false;
2337
Alex Williamson83db7e02013-06-27 16:39:54 -06002338 /*
2339 * Except for egress control, capabilities are either required
2340 * or only required if controllable. Features missing from the
2341 * capability field can therefore be assumed as hard-wired enabled.
2342 */
2343 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2344 acs_flags &= (cap | PCI_ACS_EC);
2345
Alex Williamson0a671192013-06-27 16:39:48 -06002346 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2347 return (ctrl & acs_flags) == acs_flags;
2348}
2349
Allen Kayae21ee62009-10-07 10:27:17 -07002350/**
Alex Williamsonad805752012-06-11 05:27:07 +00002351 * pci_acs_enabled - test ACS against required flags for a given device
2352 * @pdev: device to test
2353 * @acs_flags: required PCI ACS flags
2354 *
2355 * Return true if the device supports the provided flags. Automatically
2356 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06002357 *
2358 * Note that this interface checks the effective ACS capabilities of the
2359 * device rather than the actual capabilities. For instance, most single
2360 * function endpoints are not required to support ACS because they have no
2361 * opportunity for peer-to-peer access. We therefore return 'true'
2362 * regardless of whether the device exposes an ACS capability. This makes
2363 * it much easier for callers of this function to ignore the actual type
2364 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00002365 */
2366bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2367{
Alex Williamson0a671192013-06-27 16:39:48 -06002368 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00002369
2370 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2371 if (ret >= 0)
2372 return ret > 0;
2373
Alex Williamson0a671192013-06-27 16:39:48 -06002374 /*
2375 * Conventional PCI and PCI-X devices never support ACS, either
2376 * effectively or actually. The shared bus topology implies that
2377 * any device on the bus can receive or snoop DMA.
2378 */
Alex Williamsonad805752012-06-11 05:27:07 +00002379 if (!pci_is_pcie(pdev))
2380 return false;
2381
Alex Williamson0a671192013-06-27 16:39:48 -06002382 switch (pci_pcie_type(pdev)) {
2383 /*
2384 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002385 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06002386 * handle them as we would a non-PCIe device.
2387 */
2388 case PCI_EXP_TYPE_PCIE_BRIDGE:
2389 /*
2390 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2391 * applicable... must never implement an ACS Extended Capability...".
2392 * This seems arbitrary, but we take a conservative interpretation
2393 * of this statement.
2394 */
2395 case PCI_EXP_TYPE_PCI_BRIDGE:
2396 case PCI_EXP_TYPE_RC_EC:
2397 return false;
2398 /*
2399 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2400 * implement ACS in order to indicate their peer-to-peer capabilities,
2401 * regardless of whether they are single- or multi-function devices.
2402 */
2403 case PCI_EXP_TYPE_DOWNSTREAM:
2404 case PCI_EXP_TYPE_ROOT_PORT:
2405 return pci_acs_flags_enabled(pdev, acs_flags);
2406 /*
2407 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2408 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002409 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06002410 * device. The footnote for section 6.12 indicates the specific
2411 * PCIe types included here.
2412 */
2413 case PCI_EXP_TYPE_ENDPOINT:
2414 case PCI_EXP_TYPE_UPSTREAM:
2415 case PCI_EXP_TYPE_LEG_END:
2416 case PCI_EXP_TYPE_RC_END:
2417 if (!pdev->multifunction)
2418 break;
2419
Alex Williamson0a671192013-06-27 16:39:48 -06002420 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00002421 }
2422
Alex Williamson0a671192013-06-27 16:39:48 -06002423 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002424 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06002425 * to single function devices with the exception of downstream ports.
2426 */
Alex Williamsonad805752012-06-11 05:27:07 +00002427 return true;
2428}
2429
2430/**
2431 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2432 * @start: starting downstream device
2433 * @end: ending upstream device or NULL to search to the root bus
2434 * @acs_flags: required flags
2435 *
2436 * Walk up a device tree from start to end testing PCI ACS support. If
2437 * any step along the way does not support the required flags, return false.
2438 */
2439bool pci_acs_path_enabled(struct pci_dev *start,
2440 struct pci_dev *end, u16 acs_flags)
2441{
2442 struct pci_dev *pdev, *parent = start;
2443
2444 do {
2445 pdev = parent;
2446
2447 if (!pci_acs_enabled(pdev, acs_flags))
2448 return false;
2449
2450 if (pci_is_root_bus(pdev->bus))
2451 return (end == NULL);
2452
2453 parent = pdev->bus->self;
2454 } while (pdev != end);
2455
2456 return true;
2457}
2458
2459/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002460 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2461 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08002462 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002463 *
2464 * Perform INTx swizzling for a device behind one level of bridge. This is
2465 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002466 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2467 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2468 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002469 */
John Crispin3df425f2012-04-12 17:33:07 +02002470u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002471{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002472 int slot;
2473
2474 if (pci_ari_enabled(dev->bus))
2475 slot = 0;
2476 else
2477 slot = PCI_SLOT(dev->devfn);
2478
2479 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002480}
2481
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002482int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483{
2484 u8 pin;
2485
Kristen Accardi514d2072005-11-02 16:24:39 -08002486 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002487 if (!pin)
2488 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002489
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002490 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002491 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002492 dev = dev->bus->self;
2493 }
2494 *bridge = dev;
2495 return pin;
2496}
2497
2498/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002499 * pci_common_swizzle - swizzle INTx all the way to root bridge
2500 * @dev: the PCI device
2501 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2502 *
2503 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2504 * bridges all the way up to a PCI root bus.
2505 */
2506u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2507{
2508 u8 pin = *pinp;
2509
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002510 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002511 pin = pci_swizzle_interrupt_pin(dev, pin);
2512 dev = dev->bus->self;
2513 }
2514 *pinp = pin;
2515 return PCI_SLOT(dev->devfn);
2516}
Ray Juie6b29de2015-04-08 11:21:33 -07002517EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002518
2519/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520 * pci_release_region - Release a PCI bar
2521 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2522 * @bar: BAR to release
2523 *
2524 * Releases the PCI I/O and memory resources previously reserved by a
2525 * successful call to pci_request_region. Call this function only
2526 * after all use of the PCI regions has ceased.
2527 */
2528void pci_release_region(struct pci_dev *pdev, int bar)
2529{
Tejun Heo9ac78492007-01-20 16:00:26 +09002530 struct pci_devres *dr;
2531
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532 if (pci_resource_len(pdev, bar) == 0)
2533 return;
2534 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2535 release_region(pci_resource_start(pdev, bar),
2536 pci_resource_len(pdev, bar));
2537 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2538 release_mem_region(pci_resource_start(pdev, bar),
2539 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002540
2541 dr = find_pci_dr(pdev);
2542 if (dr)
2543 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002545EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002546
2547/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002548 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549 * @pdev: PCI device whose resources are to be reserved
2550 * @bar: BAR to be reserved
2551 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002552 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553 *
2554 * Mark the PCI region associated with PCI device @pdev BR @bar as
2555 * being reserved by owner @res_name. Do not access any
2556 * address inside the PCI regions unless this call returns
2557 * successfully.
2558 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002559 * If @exclusive is set, then the region is marked so that userspace
2560 * is explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002561 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002562 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002563 * Returns 0 on success, or %EBUSY on error. A warning
2564 * message is also printed on failure.
2565 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002566static int __pci_request_region(struct pci_dev *pdev, int bar,
2567 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002568{
Tejun Heo9ac78492007-01-20 16:00:26 +09002569 struct pci_devres *dr;
2570
Linus Torvalds1da177e2005-04-16 15:20:36 -07002571 if (pci_resource_len(pdev, bar) == 0)
2572 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002573
Linus Torvalds1da177e2005-04-16 15:20:36 -07002574 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2575 if (!request_region(pci_resource_start(pdev, bar),
2576 pci_resource_len(pdev, bar), res_name))
2577 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002578 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002579 if (!__request_mem_region(pci_resource_start(pdev, bar),
2580 pci_resource_len(pdev, bar), res_name,
2581 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002582 goto err_out;
2583 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002584
2585 dr = find_pci_dr(pdev);
2586 if (dr)
2587 dr->region_mask |= 1 << bar;
2588
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589 return 0;
2590
2591err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002592 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002593 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594 return -EBUSY;
2595}
2596
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002597/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002598 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002599 * @pdev: PCI device whose resources are to be reserved
2600 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002601 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002602 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002603 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002604 * being reserved by owner @res_name. Do not access any
2605 * address inside the PCI regions unless this call returns
2606 * successfully.
2607 *
2608 * Returns 0 on success, or %EBUSY on error. A warning
2609 * message is also printed on failure.
2610 */
2611int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2612{
2613 return __pci_request_region(pdev, bar, res_name, 0);
2614}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002615EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002616
2617/**
2618 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2619 * @pdev: PCI device whose resources are to be reserved
2620 * @bar: BAR to be reserved
2621 * @res_name: Name to be associated with resource.
2622 *
2623 * Mark the PCI region associated with PCI device @pdev BR @bar as
2624 * being reserved by owner @res_name. Do not access any
2625 * address inside the PCI regions unless this call returns
2626 * successfully.
2627 *
2628 * Returns 0 on success, or %EBUSY on error. A warning
2629 * message is also printed on failure.
2630 *
2631 * The key difference that _exclusive makes it that userspace is
2632 * explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002633 * sysfs.
Arjan van de Vene8de1482008-10-22 19:55:31 -07002634 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002635int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
2636 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07002637{
2638 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2639}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002640EXPORT_SYMBOL(pci_request_region_exclusive);
2641
Arjan van de Vene8de1482008-10-22 19:55:31 -07002642/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002643 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2644 * @pdev: PCI device whose resources were previously reserved
2645 * @bars: Bitmask of BARs to be released
2646 *
2647 * Release selected PCI I/O and memory resources previously reserved.
2648 * Call this function only after all use of the PCI regions has ceased.
2649 */
2650void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2651{
2652 int i;
2653
2654 for (i = 0; i < 6; i++)
2655 if (bars & (1 << i))
2656 pci_release_region(pdev, i);
2657}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002658EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002659
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06002660static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002661 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002662{
2663 int i;
2664
2665 for (i = 0; i < 6; i++)
2666 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002667 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002668 goto err_out;
2669 return 0;
2670
2671err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002672 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002673 if (bars & (1 << i))
2674 pci_release_region(pdev, i);
2675
2676 return -EBUSY;
2677}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002678
Arjan van de Vene8de1482008-10-22 19:55:31 -07002679
2680/**
2681 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2682 * @pdev: PCI device whose resources are to be reserved
2683 * @bars: Bitmask of BARs to be requested
2684 * @res_name: Name to be associated with resource
2685 */
2686int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2687 const char *res_name)
2688{
2689 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2690}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002691EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002692
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002693int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
2694 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07002695{
2696 return __pci_request_selected_regions(pdev, bars, res_name,
2697 IORESOURCE_EXCLUSIVE);
2698}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002699EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002700
Linus Torvalds1da177e2005-04-16 15:20:36 -07002701/**
2702 * pci_release_regions - Release reserved PCI I/O and memory resources
2703 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2704 *
2705 * Releases all PCI I/O and memory resources previously reserved by a
2706 * successful call to pci_request_regions. Call this function only
2707 * after all use of the PCI regions has ceased.
2708 */
2709
2710void pci_release_regions(struct pci_dev *pdev)
2711{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002712 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002714EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715
2716/**
2717 * pci_request_regions - Reserved PCI I/O and memory resources
2718 * @pdev: PCI device whose resources are to be reserved
2719 * @res_name: Name to be associated with resource.
2720 *
2721 * Mark all PCI regions associated with PCI device @pdev as
2722 * being reserved by owner @res_name. Do not access any
2723 * address inside the PCI regions unless this call returns
2724 * successfully.
2725 *
2726 * Returns 0 on success, or %EBUSY on error. A warning
2727 * message is also printed on failure.
2728 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002729int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002731 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002733EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002734
2735/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002736 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2737 * @pdev: PCI device whose resources are to be reserved
2738 * @res_name: Name to be associated with resource.
2739 *
2740 * Mark all PCI regions associated with PCI device @pdev as
2741 * being reserved by owner @res_name. Do not access any
2742 * address inside the PCI regions unless this call returns
2743 * successfully.
2744 *
2745 * pci_request_regions_exclusive() will mark the region so that
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002746 * /dev/mem and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07002747 *
2748 * Returns 0 on success, or %EBUSY on error. A warning
2749 * message is also printed on failure.
2750 */
2751int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2752{
2753 return pci_request_selected_regions_exclusive(pdev,
2754 ((1 << 6) - 1), res_name);
2755}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002756EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002757
Liviu Dudau8b921ac2014-09-29 15:29:30 +01002758/**
2759 * pci_remap_iospace - Remap the memory mapped I/O space
2760 * @res: Resource describing the I/O space
2761 * @phys_addr: physical address of range to be mapped
2762 *
2763 * Remap the memory mapped I/O space described by the @res
2764 * and the CPU physical address @phys_addr into virtual address space.
2765 * Only architectures that have memory mapped IO functions defined
2766 * (and the PCI_IOBASE value defined) should call this function.
2767 */
2768int __weak pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
2769{
2770#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
2771 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
2772
2773 if (!(res->flags & IORESOURCE_IO))
2774 return -EINVAL;
2775
2776 if (res->end > IO_SPACE_LIMIT)
2777 return -EINVAL;
2778
2779 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
2780 pgprot_device(PAGE_KERNEL));
2781#else
2782 /* this architecture does not have memory mapped I/O space,
2783 so this function should never be called */
2784 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
2785 return -ENODEV;
2786#endif
2787}
2788
Ben Hutchings6a479072008-12-23 03:08:29 +00002789static void __pci_set_master(struct pci_dev *dev, bool enable)
2790{
2791 u16 old_cmd, cmd;
2792
2793 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2794 if (enable)
2795 cmd = old_cmd | PCI_COMMAND_MASTER;
2796 else
2797 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2798 if (cmd != old_cmd) {
2799 dev_dbg(&dev->dev, "%s bus mastering\n",
2800 enable ? "enabling" : "disabling");
2801 pci_write_config_word(dev, PCI_COMMAND, cmd);
2802 }
2803 dev->is_busmaster = enable;
2804}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002805
2806/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06002807 * pcibios_setup - process "pci=" kernel boot arguments
2808 * @str: string used to pass in "pci=" kernel boot arguments
2809 *
2810 * Process kernel boot arguments. This is the default implementation.
2811 * Architecture specific implementations can override this as necessary.
2812 */
2813char * __weak __init pcibios_setup(char *str)
2814{
2815 return str;
2816}
2817
2818/**
Myron Stowe96c55902011-10-28 15:48:38 -06002819 * pcibios_set_master - enable PCI bus-mastering for device dev
2820 * @dev: the PCI device to enable
2821 *
2822 * Enables PCI bus-mastering for the device. This is the default
2823 * implementation. Architecture specific implementations can override
2824 * this if necessary.
2825 */
2826void __weak pcibios_set_master(struct pci_dev *dev)
2827{
2828 u8 lat;
2829
Myron Stowef6766782011-10-28 15:49:20 -06002830 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2831 if (pci_is_pcie(dev))
2832 return;
2833
Myron Stowe96c55902011-10-28 15:48:38 -06002834 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2835 if (lat < 16)
2836 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2837 else if (lat > pcibios_max_latency)
2838 lat = pcibios_max_latency;
2839 else
2840 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06002841
Myron Stowe96c55902011-10-28 15:48:38 -06002842 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2843}
2844
2845/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846 * pci_set_master - enables bus-mastering for device dev
2847 * @dev: the PCI device to enable
2848 *
2849 * Enables bus-mastering on the device and calls pcibios_set_master()
2850 * to do the needed arch specific settings.
2851 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002852void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002853{
Ben Hutchings6a479072008-12-23 03:08:29 +00002854 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002855 pcibios_set_master(dev);
2856}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002857EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858
Ben Hutchings6a479072008-12-23 03:08:29 +00002859/**
2860 * pci_clear_master - disables bus-mastering for device dev
2861 * @dev: the PCI device to disable
2862 */
2863void pci_clear_master(struct pci_dev *dev)
2864{
2865 __pci_set_master(dev, false);
2866}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002867EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00002868
Linus Torvalds1da177e2005-04-16 15:20:36 -07002869/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002870 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2871 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002873 * Helper function for pci_set_mwi.
2874 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002875 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2876 *
2877 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2878 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002879int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880{
2881 u8 cacheline_size;
2882
2883 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002884 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002885
2886 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2887 equal to or multiple of the right value. */
2888 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2889 if (cacheline_size >= pci_cache_line_size &&
2890 (cacheline_size % pci_cache_line_size) == 0)
2891 return 0;
2892
2893 /* Write the correct value. */
2894 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2895 /* Read it back. */
2896 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2897 if (cacheline_size == pci_cache_line_size)
2898 return 0;
2899
Ryan Desfosses227f0642014-04-18 20:13:50 -04002900 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
2901 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902
2903 return -EINVAL;
2904}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002905EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2906
Linus Torvalds1da177e2005-04-16 15:20:36 -07002907/**
2908 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2909 * @dev: the PCI device for which MWI is enabled
2910 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002911 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002912 *
2913 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2914 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002915int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002916{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002917#ifdef PCI_DISABLE_MWI
2918 return 0;
2919#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002920 int rc;
2921 u16 cmd;
2922
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002923 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924 if (rc)
2925 return rc;
2926
2927 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002928 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002929 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930 cmd |= PCI_COMMAND_INVALIDATE;
2931 pci_write_config_word(dev, PCI_COMMAND, cmd);
2932 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002933 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002934#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002936EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937
2938/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002939 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2940 * @dev: the PCI device for which MWI is enabled
2941 *
2942 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2943 * Callers are not required to check the return value.
2944 *
2945 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2946 */
2947int pci_try_set_mwi(struct pci_dev *dev)
2948{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002949#ifdef PCI_DISABLE_MWI
2950 return 0;
2951#else
2952 return pci_set_mwi(dev);
2953#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07002954}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002955EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07002956
2957/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002958 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2959 * @dev: the PCI device to disable
2960 *
2961 * Disables PCI Memory-Write-Invalidate transaction on the device
2962 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002963void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002965#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07002966 u16 cmd;
2967
2968 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2969 if (cmd & PCI_COMMAND_INVALIDATE) {
2970 cmd &= ~PCI_COMMAND_INVALIDATE;
2971 pci_write_config_word(dev, PCI_COMMAND, cmd);
2972 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002973#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002974}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002975EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002976
Brett M Russa04ce0f2005-08-15 15:23:41 -04002977/**
2978 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002979 * @pdev: the PCI device to operate on
2980 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002981 *
2982 * Enables/disables PCI INTx for device dev
2983 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002984void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04002985{
2986 u16 pci_command, new;
2987
2988 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2989
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002990 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04002991 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002992 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04002993 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04002994
2995 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002996 struct pci_devres *dr;
2997
Brett M Russ2fd9d742005-09-09 10:02:22 -07002998 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002999
3000 dr = find_pci_dr(pdev);
3001 if (dr && !dr->restore_intx) {
3002 dr->restore_intx = 1;
3003 dr->orig_intx = !enable;
3004 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04003005 }
3006}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003007EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003008
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003009/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003010 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003011 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003012 *
3013 * Check if the device dev support INTx masking via the config space
3014 * command word.
3015 */
3016bool pci_intx_mask_supported(struct pci_dev *dev)
3017{
3018 bool mask_supported = false;
3019 u16 orig, new;
3020
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003021 if (dev->broken_intx_masking)
3022 return false;
3023
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003024 pci_cfg_access_lock(dev);
3025
3026 pci_read_config_word(dev, PCI_COMMAND, &orig);
3027 pci_write_config_word(dev, PCI_COMMAND,
3028 orig ^ PCI_COMMAND_INTX_DISABLE);
3029 pci_read_config_word(dev, PCI_COMMAND, &new);
3030
3031 /*
3032 * There's no way to protect against hardware bugs or detect them
3033 * reliably, but as long as we know what the value should be, let's
3034 * go ahead and check it.
3035 */
3036 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04003037 dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n",
3038 orig, new);
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003039 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
3040 mask_supported = true;
3041 pci_write_config_word(dev, PCI_COMMAND, orig);
3042 }
3043
3044 pci_cfg_access_unlock(dev);
3045 return mask_supported;
3046}
3047EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
3048
3049static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3050{
3051 struct pci_bus *bus = dev->bus;
3052 bool mask_updated = true;
3053 u32 cmd_status_dword;
3054 u16 origcmd, newcmd;
3055 unsigned long flags;
3056 bool irq_pending;
3057
3058 /*
3059 * We do a single dword read to retrieve both command and status.
3060 * Document assumptions that make this possible.
3061 */
3062 BUILD_BUG_ON(PCI_COMMAND % 4);
3063 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3064
3065 raw_spin_lock_irqsave(&pci_lock, flags);
3066
3067 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3068
3069 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3070
3071 /*
3072 * Check interrupt status register to see whether our device
3073 * triggered the interrupt (when masking) or the next IRQ is
3074 * already pending (when unmasking).
3075 */
3076 if (mask != irq_pending) {
3077 mask_updated = false;
3078 goto done;
3079 }
3080
3081 origcmd = cmd_status_dword;
3082 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3083 if (mask)
3084 newcmd |= PCI_COMMAND_INTX_DISABLE;
3085 if (newcmd != origcmd)
3086 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3087
3088done:
3089 raw_spin_unlock_irqrestore(&pci_lock, flags);
3090
3091 return mask_updated;
3092}
3093
3094/**
3095 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003096 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003097 *
3098 * Check if the device dev has its INTx line asserted, mask it and
3099 * return true in that case. False is returned if not interrupt was
3100 * pending.
3101 */
3102bool pci_check_and_mask_intx(struct pci_dev *dev)
3103{
3104 return pci_check_and_set_intx_mask(dev, true);
3105}
3106EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3107
3108/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07003109 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003110 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003111 *
3112 * Check if the device dev has its INTx line asserted, unmask it if not
3113 * and return true. False is returned and the mask remains active if
3114 * there was still an interrupt pending.
3115 */
3116bool pci_check_and_unmask_intx(struct pci_dev *dev)
3117{
3118 return pci_check_and_set_intx_mask(dev, false);
3119}
3120EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3121
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003122int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3123{
3124 return dma_set_max_seg_size(&dev->dev, size);
3125}
3126EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003127
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003128int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3129{
3130 return dma_set_seg_boundary(&dev->dev, mask);
3131}
3132EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003133
Casey Leedom3775a202013-08-06 15:48:36 +05303134/**
3135 * pci_wait_for_pending_transaction - waits for pending transaction
3136 * @dev: the PCI device to operate on
3137 *
3138 * Return 0 if transaction is pending 1 otherwise.
3139 */
3140int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003141{
Alex Williamson157e8762013-12-17 16:43:39 -07003142 if (!pci_is_pcie(dev))
3143 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003144
Gavin Shand0b4cc42014-05-19 13:06:46 +10003145 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3146 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05303147}
3148EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003149
Casey Leedom3775a202013-08-06 15:48:36 +05303150static int pcie_flr(struct pci_dev *dev, int probe)
3151{
3152 u32 cap;
3153
3154 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
3155 if (!(cap & PCI_EXP_DEVCAP_FLR))
3156 return -ENOTTY;
3157
3158 if (probe)
3159 return 0;
3160
3161 if (!pci_wait_for_pending_transaction(dev))
Gavin Shanbb383e22014-11-12 13:41:51 +11003162 dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05303163
Jiang Liu59875ae2012-07-24 17:20:06 +08003164 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003165 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003166 return 0;
3167}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003168
Yu Zhao8c1c6992009-06-13 15:52:13 +08003169static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003170{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003171 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003172 u8 cap;
3173
Yu Zhao8c1c6992009-06-13 15:52:13 +08003174 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3175 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003176 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003177
3178 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003179 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3180 return -ENOTTY;
3181
3182 if (probe)
3183 return 0;
3184
Alex Williamsond066c942014-06-17 15:40:13 -06003185 /*
3186 * Wait for Transaction Pending bit to clear. A word-aligned test
3187 * is used, so we use the conrol offset rather than status and shift
3188 * the test bit to match.
3189 */
Gavin Shanbb383e22014-11-12 13:41:51 +11003190 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06003191 PCI_AF_STATUS_TP << 8))
Gavin Shanbb383e22014-11-12 13:41:51 +11003192 dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08003193
Yu Zhao8c1c6992009-06-13 15:52:13 +08003194 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003195 msleep(100);
Sheng Yang1ca88792008-11-11 17:17:48 +08003196 return 0;
3197}
3198
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003199/**
3200 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3201 * @dev: Device to reset.
3202 * @probe: If set, only check if the device can be reset this way.
3203 *
3204 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3205 * unset, it will be reinitialized internally when going from PCI_D3hot to
3206 * PCI_D0. If that's the case and the device is not in a low-power state
3207 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3208 *
3209 * NOTE: This causes the caller to sleep for twice the device power transition
3210 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003211 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003212 * Moreover, only devices in D0 can be reset by this function.
3213 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003214static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003215{
Yu Zhaof85876b2009-06-13 15:52:14 +08003216 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003217
Alex Williamson51e53732014-11-21 11:24:08 -07003218 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08003219 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003220
Yu Zhaof85876b2009-06-13 15:52:14 +08003221 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3222 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3223 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003224
Yu Zhaof85876b2009-06-13 15:52:14 +08003225 if (probe)
3226 return 0;
3227
3228 if (dev->current_state != PCI_D0)
3229 return -EINVAL;
3230
3231 csr &= ~PCI_PM_CTRL_STATE_MASK;
3232 csr |= PCI_D3hot;
3233 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003234 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003235
3236 csr &= ~PCI_PM_CTRL_STATE_MASK;
3237 csr |= PCI_D0;
3238 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003239 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003240
3241 return 0;
3242}
3243
Gavin Shan9e330022014-06-19 17:22:44 +10003244void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003245{
3246 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06003247
3248 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
3249 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3250 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003251 /*
3252 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003253 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06003254 */
3255 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06003256
3257 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3258 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003259
3260 /*
3261 * Trhfa for conventional PCI is 2^25 clock cycles.
3262 * Assuming a minimum 33MHz clock this results in a 1s
3263 * delay before we can consider subordinate devices to
3264 * be re-initialized. PCIe has some ways to shorten this,
3265 * but we don't make use of them yet.
3266 */
3267 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06003268}
Gavin Shand92a2082014-04-24 18:00:24 +10003269
Gavin Shan9e330022014-06-19 17:22:44 +10003270void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
3271{
3272 pci_reset_secondary_bus(dev);
3273}
3274
Gavin Shand92a2082014-04-24 18:00:24 +10003275/**
3276 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
3277 * @dev: Bridge device
3278 *
3279 * Use the bridge control register to assert reset on the secondary bus.
3280 * Devices on the secondary bus are left in power-on state.
3281 */
3282void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
3283{
3284 pcibios_reset_secondary_bus(dev);
3285}
Alex Williamson64e86742013-08-08 14:09:24 -06003286EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
3287
3288static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3289{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003290 struct pci_dev *pdev;
3291
Alex Williamsonf331a852015-01-15 18:16:04 -06003292 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
3293 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003294 return -ENOTTY;
3295
3296 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3297 if (pdev != dev)
3298 return -ENOTTY;
3299
3300 if (probe)
3301 return 0;
3302
Alex Williamson64e86742013-08-08 14:09:24 -06003303 pci_reset_bridge_secondary_bus(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003304
3305 return 0;
3306}
3307
Alex Williamson608c3882013-08-08 14:09:43 -06003308static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
3309{
3310 int rc = -ENOTTY;
3311
3312 if (!hotplug || !try_module_get(hotplug->ops->owner))
3313 return rc;
3314
3315 if (hotplug->ops->reset_slot)
3316 rc = hotplug->ops->reset_slot(hotplug, probe);
3317
3318 module_put(hotplug->ops->owner);
3319
3320 return rc;
3321}
3322
3323static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
3324{
3325 struct pci_dev *pdev;
3326
Alex Williamsonf331a852015-01-15 18:16:04 -06003327 if (dev->subordinate || !dev->slot ||
3328 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06003329 return -ENOTTY;
3330
3331 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3332 if (pdev != dev && pdev->slot == dev->slot)
3333 return -ENOTTY;
3334
3335 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
3336}
3337
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003338static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003339{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003340 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003341
Yu Zhao8c1c6992009-06-13 15:52:13 +08003342 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003343
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003344 rc = pci_dev_specific_reset(dev, probe);
3345 if (rc != -ENOTTY)
3346 goto done;
3347
Yu Zhao8c1c6992009-06-13 15:52:13 +08003348 rc = pcie_flr(dev, probe);
3349 if (rc != -ENOTTY)
3350 goto done;
3351
3352 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003353 if (rc != -ENOTTY)
3354 goto done;
3355
3356 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003357 if (rc != -ENOTTY)
3358 goto done;
3359
Alex Williamson608c3882013-08-08 14:09:43 -06003360 rc = pci_dev_reset_slot_function(dev, probe);
3361 if (rc != -ENOTTY)
3362 goto done;
3363
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003364 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003365done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003366 return rc;
3367}
3368
Alex Williamson77cb9852013-08-08 14:09:49 -06003369static void pci_dev_lock(struct pci_dev *dev)
3370{
3371 pci_cfg_access_lock(dev);
3372 /* block PM suspend, driver probe, etc. */
3373 device_lock(&dev->dev);
3374}
3375
Alex Williamson61cf16d2013-12-16 15:14:31 -07003376/* Return 1 on successful lock, 0 on contention */
3377static int pci_dev_trylock(struct pci_dev *dev)
3378{
3379 if (pci_cfg_access_trylock(dev)) {
3380 if (device_trylock(&dev->dev))
3381 return 1;
3382 pci_cfg_access_unlock(dev);
3383 }
3384
3385 return 0;
3386}
3387
Alex Williamson77cb9852013-08-08 14:09:49 -06003388static void pci_dev_unlock(struct pci_dev *dev)
3389{
3390 device_unlock(&dev->dev);
3391 pci_cfg_access_unlock(dev);
3392}
3393
Keith Busch3ebe7f92014-05-02 10:40:42 -06003394/**
3395 * pci_reset_notify - notify device driver of reset
3396 * @dev: device to be notified of reset
3397 * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
3398 * completed
3399 *
3400 * Must be called prior to device access being disabled and after device
3401 * access is restored.
3402 */
3403static void pci_reset_notify(struct pci_dev *dev, bool prepare)
3404{
3405 const struct pci_error_handlers *err_handler =
3406 dev->driver ? dev->driver->err_handler : NULL;
3407 if (err_handler && err_handler->reset_notify)
3408 err_handler->reset_notify(dev, prepare);
3409}
3410
Alex Williamson77cb9852013-08-08 14:09:49 -06003411static void pci_dev_save_and_disable(struct pci_dev *dev)
3412{
Keith Busch3ebe7f92014-05-02 10:40:42 -06003413 pci_reset_notify(dev, true);
3414
Alex Williamsona6cbaad2013-08-08 14:10:02 -06003415 /*
3416 * Wake-up device prior to save. PM registers default to D0 after
3417 * reset and a simple register restore doesn't reliably return
3418 * to a non-D0 state anyway.
3419 */
3420 pci_set_power_state(dev, PCI_D0);
3421
Alex Williamson77cb9852013-08-08 14:09:49 -06003422 pci_save_state(dev);
3423 /*
3424 * Disable the device by clearing the Command register, except for
3425 * INTx-disable which is set. This not only disables MMIO and I/O port
3426 * BARs, but also prevents the device from being Bus Master, preventing
3427 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
3428 * compliant devices, INTx-disable prevents legacy interrupts.
3429 */
3430 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3431}
3432
3433static void pci_dev_restore(struct pci_dev *dev)
3434{
3435 pci_restore_state(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06003436 pci_reset_notify(dev, false);
Alex Williamson77cb9852013-08-08 14:09:49 -06003437}
3438
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003439static int pci_dev_reset(struct pci_dev *dev, int probe)
3440{
3441 int rc;
3442
Alex Williamson77cb9852013-08-08 14:09:49 -06003443 if (!probe)
3444 pci_dev_lock(dev);
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003445
3446 rc = __pci_dev_reset(dev, probe);
3447
Alex Williamson77cb9852013-08-08 14:09:49 -06003448 if (!probe)
3449 pci_dev_unlock(dev);
3450
Yu Zhao8c1c6992009-06-13 15:52:13 +08003451 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003452}
Keith Busch3ebe7f92014-05-02 10:40:42 -06003453
Sheng Yang8dd7f802008-10-21 17:38:25 +08003454/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003455 * __pci_reset_function - reset a PCI device function
3456 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003457 *
3458 * Some devices allow an individual function to be reset without affecting
3459 * other functions in the same device. The PCI device must be responsive
3460 * to PCI config space in order to use this function.
3461 *
3462 * The device function is presumed to be unused when this function is called.
3463 * Resetting the device will make the contents of PCI configuration space
3464 * random, so any caller of this must be prepared to reinitialise the
3465 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3466 * etc.
3467 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003468 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003469 * device doesn't support resetting a single function.
3470 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003471int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003472{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003473 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003474}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003475EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003476
3477/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003478 * __pci_reset_function_locked - reset a PCI device function while holding
3479 * the @dev mutex lock.
3480 * @dev: PCI device to reset
3481 *
3482 * Some devices allow an individual function to be reset without affecting
3483 * other functions in the same device. The PCI device must be responsive
3484 * to PCI config space in order to use this function.
3485 *
3486 * The device function is presumed to be unused and the caller is holding
3487 * the device mutex lock when this function is called.
3488 * Resetting the device will make the contents of PCI configuration space
3489 * random, so any caller of this must be prepared to reinitialise the
3490 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3491 * etc.
3492 *
3493 * Returns 0 if the device function was successfully reset or negative if the
3494 * device doesn't support resetting a single function.
3495 */
3496int __pci_reset_function_locked(struct pci_dev *dev)
3497{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003498 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003499}
3500EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3501
3502/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003503 * pci_probe_reset_function - check whether the device can be safely reset
3504 * @dev: PCI device to reset
3505 *
3506 * Some devices allow an individual function to be reset without affecting
3507 * other functions in the same device. The PCI device must be responsive
3508 * to PCI config space in order to use this function.
3509 *
3510 * Returns 0 if the device function can be reset or negative if the
3511 * device doesn't support resetting a single function.
3512 */
3513int pci_probe_reset_function(struct pci_dev *dev)
3514{
3515 return pci_dev_reset(dev, 1);
3516}
3517
3518/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003519 * pci_reset_function - quiesce and reset a PCI device function
3520 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003521 *
3522 * Some devices allow an individual function to be reset without affecting
3523 * other functions in the same device. The PCI device must be responsive
3524 * to PCI config space in order to use this function.
3525 *
3526 * This function does not just reset the PCI portion of a device, but
3527 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003528 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003529 * over the reset.
3530 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003531 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003532 * device doesn't support resetting a single function.
3533 */
3534int pci_reset_function(struct pci_dev *dev)
3535{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003536 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003537
Yu Zhao8c1c6992009-06-13 15:52:13 +08003538 rc = pci_dev_reset(dev, 1);
3539 if (rc)
3540 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003541
Alex Williamson77cb9852013-08-08 14:09:49 -06003542 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003543
Yu Zhao8c1c6992009-06-13 15:52:13 +08003544 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003545
Alex Williamson77cb9852013-08-08 14:09:49 -06003546 pci_dev_restore(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003547
Yu Zhao8c1c6992009-06-13 15:52:13 +08003548 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003549}
3550EXPORT_SYMBOL_GPL(pci_reset_function);
3551
Alex Williamson61cf16d2013-12-16 15:14:31 -07003552/**
3553 * pci_try_reset_function - quiesce and reset a PCI device function
3554 * @dev: PCI device to reset
3555 *
3556 * Same as above, except return -EAGAIN if unable to lock device.
3557 */
3558int pci_try_reset_function(struct pci_dev *dev)
3559{
3560 int rc;
3561
3562 rc = pci_dev_reset(dev, 1);
3563 if (rc)
3564 return rc;
3565
3566 pci_dev_save_and_disable(dev);
3567
3568 if (pci_dev_trylock(dev)) {
3569 rc = __pci_dev_reset(dev, 0);
3570 pci_dev_unlock(dev);
3571 } else
3572 rc = -EAGAIN;
3573
3574 pci_dev_restore(dev);
3575
3576 return rc;
3577}
3578EXPORT_SYMBOL_GPL(pci_try_reset_function);
3579
Alex Williamsonf331a852015-01-15 18:16:04 -06003580/* Do any devices on or below this bus prevent a bus reset? */
3581static bool pci_bus_resetable(struct pci_bus *bus)
3582{
3583 struct pci_dev *dev;
3584
3585 list_for_each_entry(dev, &bus->devices, bus_list) {
3586 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
3587 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
3588 return false;
3589 }
3590
3591 return true;
3592}
3593
Alex Williamson090a3c52013-08-08 14:09:55 -06003594/* Lock devices from the top of the tree down */
3595static void pci_bus_lock(struct pci_bus *bus)
3596{
3597 struct pci_dev *dev;
3598
3599 list_for_each_entry(dev, &bus->devices, bus_list) {
3600 pci_dev_lock(dev);
3601 if (dev->subordinate)
3602 pci_bus_lock(dev->subordinate);
3603 }
3604}
3605
3606/* Unlock devices from the bottom of the tree up */
3607static void pci_bus_unlock(struct pci_bus *bus)
3608{
3609 struct pci_dev *dev;
3610
3611 list_for_each_entry(dev, &bus->devices, bus_list) {
3612 if (dev->subordinate)
3613 pci_bus_unlock(dev->subordinate);
3614 pci_dev_unlock(dev);
3615 }
3616}
3617
Alex Williamson61cf16d2013-12-16 15:14:31 -07003618/* Return 1 on successful lock, 0 on contention */
3619static int pci_bus_trylock(struct pci_bus *bus)
3620{
3621 struct pci_dev *dev;
3622
3623 list_for_each_entry(dev, &bus->devices, bus_list) {
3624 if (!pci_dev_trylock(dev))
3625 goto unlock;
3626 if (dev->subordinate) {
3627 if (!pci_bus_trylock(dev->subordinate)) {
3628 pci_dev_unlock(dev);
3629 goto unlock;
3630 }
3631 }
3632 }
3633 return 1;
3634
3635unlock:
3636 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
3637 if (dev->subordinate)
3638 pci_bus_unlock(dev->subordinate);
3639 pci_dev_unlock(dev);
3640 }
3641 return 0;
3642}
3643
Alex Williamsonf331a852015-01-15 18:16:04 -06003644/* Do any devices on or below this slot prevent a bus reset? */
3645static bool pci_slot_resetable(struct pci_slot *slot)
3646{
3647 struct pci_dev *dev;
3648
3649 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3650 if (!dev->slot || dev->slot != slot)
3651 continue;
3652 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
3653 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
3654 return false;
3655 }
3656
3657 return true;
3658}
3659
Alex Williamson090a3c52013-08-08 14:09:55 -06003660/* Lock devices from the top of the tree down */
3661static void pci_slot_lock(struct pci_slot *slot)
3662{
3663 struct pci_dev *dev;
3664
3665 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3666 if (!dev->slot || dev->slot != slot)
3667 continue;
3668 pci_dev_lock(dev);
3669 if (dev->subordinate)
3670 pci_bus_lock(dev->subordinate);
3671 }
3672}
3673
3674/* Unlock devices from the bottom of the tree up */
3675static void pci_slot_unlock(struct pci_slot *slot)
3676{
3677 struct pci_dev *dev;
3678
3679 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3680 if (!dev->slot || dev->slot != slot)
3681 continue;
3682 if (dev->subordinate)
3683 pci_bus_unlock(dev->subordinate);
3684 pci_dev_unlock(dev);
3685 }
3686}
3687
Alex Williamson61cf16d2013-12-16 15:14:31 -07003688/* Return 1 on successful lock, 0 on contention */
3689static int pci_slot_trylock(struct pci_slot *slot)
3690{
3691 struct pci_dev *dev;
3692
3693 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3694 if (!dev->slot || dev->slot != slot)
3695 continue;
3696 if (!pci_dev_trylock(dev))
3697 goto unlock;
3698 if (dev->subordinate) {
3699 if (!pci_bus_trylock(dev->subordinate)) {
3700 pci_dev_unlock(dev);
3701 goto unlock;
3702 }
3703 }
3704 }
3705 return 1;
3706
3707unlock:
3708 list_for_each_entry_continue_reverse(dev,
3709 &slot->bus->devices, bus_list) {
3710 if (!dev->slot || dev->slot != slot)
3711 continue;
3712 if (dev->subordinate)
3713 pci_bus_unlock(dev->subordinate);
3714 pci_dev_unlock(dev);
3715 }
3716 return 0;
3717}
3718
Alex Williamson090a3c52013-08-08 14:09:55 -06003719/* Save and disable devices from the top of the tree down */
3720static void pci_bus_save_and_disable(struct pci_bus *bus)
3721{
3722 struct pci_dev *dev;
3723
3724 list_for_each_entry(dev, &bus->devices, bus_list) {
3725 pci_dev_save_and_disable(dev);
3726 if (dev->subordinate)
3727 pci_bus_save_and_disable(dev->subordinate);
3728 }
3729}
3730
3731/*
3732 * Restore devices from top of the tree down - parent bridges need to be
3733 * restored before we can get to subordinate devices.
3734 */
3735static void pci_bus_restore(struct pci_bus *bus)
3736{
3737 struct pci_dev *dev;
3738
3739 list_for_each_entry(dev, &bus->devices, bus_list) {
3740 pci_dev_restore(dev);
3741 if (dev->subordinate)
3742 pci_bus_restore(dev->subordinate);
3743 }
3744}
3745
3746/* Save and disable devices from the top of the tree down */
3747static void pci_slot_save_and_disable(struct pci_slot *slot)
3748{
3749 struct pci_dev *dev;
3750
3751 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3752 if (!dev->slot || dev->slot != slot)
3753 continue;
3754 pci_dev_save_and_disable(dev);
3755 if (dev->subordinate)
3756 pci_bus_save_and_disable(dev->subordinate);
3757 }
3758}
3759
3760/*
3761 * Restore devices from top of the tree down - parent bridges need to be
3762 * restored before we can get to subordinate devices.
3763 */
3764static void pci_slot_restore(struct pci_slot *slot)
3765{
3766 struct pci_dev *dev;
3767
3768 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3769 if (!dev->slot || dev->slot != slot)
3770 continue;
3771 pci_dev_restore(dev);
3772 if (dev->subordinate)
3773 pci_bus_restore(dev->subordinate);
3774 }
3775}
3776
3777static int pci_slot_reset(struct pci_slot *slot, int probe)
3778{
3779 int rc;
3780
Alex Williamsonf331a852015-01-15 18:16:04 -06003781 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06003782 return -ENOTTY;
3783
3784 if (!probe)
3785 pci_slot_lock(slot);
3786
3787 might_sleep();
3788
3789 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
3790
3791 if (!probe)
3792 pci_slot_unlock(slot);
3793
3794 return rc;
3795}
3796
3797/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06003798 * pci_probe_reset_slot - probe whether a PCI slot can be reset
3799 * @slot: PCI slot to probe
3800 *
3801 * Return 0 if slot can be reset, negative if a slot reset is not supported.
3802 */
3803int pci_probe_reset_slot(struct pci_slot *slot)
3804{
3805 return pci_slot_reset(slot, 1);
3806}
3807EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
3808
3809/**
Alex Williamson090a3c52013-08-08 14:09:55 -06003810 * pci_reset_slot - reset a PCI slot
3811 * @slot: PCI slot to reset
3812 *
3813 * A PCI bus may host multiple slots, each slot may support a reset mechanism
3814 * independent of other slots. For instance, some slots may support slot power
3815 * control. In the case of a 1:1 bus to slot architecture, this function may
3816 * wrap the bus reset to avoid spurious slot related events such as hotplug.
3817 * Generally a slot reset should be attempted before a bus reset. All of the
3818 * function of the slot and any subordinate buses behind the slot are reset
3819 * through this function. PCI config space of all devices in the slot and
3820 * behind the slot is saved before and restored after reset.
3821 *
3822 * Return 0 on success, non-zero on error.
3823 */
3824int pci_reset_slot(struct pci_slot *slot)
3825{
3826 int rc;
3827
3828 rc = pci_slot_reset(slot, 1);
3829 if (rc)
3830 return rc;
3831
3832 pci_slot_save_and_disable(slot);
3833
3834 rc = pci_slot_reset(slot, 0);
3835
3836 pci_slot_restore(slot);
3837
3838 return rc;
3839}
3840EXPORT_SYMBOL_GPL(pci_reset_slot);
3841
Alex Williamson61cf16d2013-12-16 15:14:31 -07003842/**
3843 * pci_try_reset_slot - Try to reset a PCI slot
3844 * @slot: PCI slot to reset
3845 *
3846 * Same as above except return -EAGAIN if the slot cannot be locked
3847 */
3848int pci_try_reset_slot(struct pci_slot *slot)
3849{
3850 int rc;
3851
3852 rc = pci_slot_reset(slot, 1);
3853 if (rc)
3854 return rc;
3855
3856 pci_slot_save_and_disable(slot);
3857
3858 if (pci_slot_trylock(slot)) {
3859 might_sleep();
3860 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
3861 pci_slot_unlock(slot);
3862 } else
3863 rc = -EAGAIN;
3864
3865 pci_slot_restore(slot);
3866
3867 return rc;
3868}
3869EXPORT_SYMBOL_GPL(pci_try_reset_slot);
3870
Alex Williamson090a3c52013-08-08 14:09:55 -06003871static int pci_bus_reset(struct pci_bus *bus, int probe)
3872{
Alex Williamsonf331a852015-01-15 18:16:04 -06003873 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06003874 return -ENOTTY;
3875
3876 if (probe)
3877 return 0;
3878
3879 pci_bus_lock(bus);
3880
3881 might_sleep();
3882
3883 pci_reset_bridge_secondary_bus(bus->self);
3884
3885 pci_bus_unlock(bus);
3886
3887 return 0;
3888}
3889
3890/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06003891 * pci_probe_reset_bus - probe whether a PCI bus can be reset
3892 * @bus: PCI bus to probe
3893 *
3894 * Return 0 if bus can be reset, negative if a bus reset is not supported.
3895 */
3896int pci_probe_reset_bus(struct pci_bus *bus)
3897{
3898 return pci_bus_reset(bus, 1);
3899}
3900EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
3901
3902/**
Alex Williamson090a3c52013-08-08 14:09:55 -06003903 * pci_reset_bus - reset a PCI bus
3904 * @bus: top level PCI bus to reset
3905 *
3906 * Do a bus reset on the given bus and any subordinate buses, saving
3907 * and restoring state of all devices.
3908 *
3909 * Return 0 on success, non-zero on error.
3910 */
3911int pci_reset_bus(struct pci_bus *bus)
3912{
3913 int rc;
3914
3915 rc = pci_bus_reset(bus, 1);
3916 if (rc)
3917 return rc;
3918
3919 pci_bus_save_and_disable(bus);
3920
3921 rc = pci_bus_reset(bus, 0);
3922
3923 pci_bus_restore(bus);
3924
3925 return rc;
3926}
3927EXPORT_SYMBOL_GPL(pci_reset_bus);
3928
Sheng Yang8dd7f802008-10-21 17:38:25 +08003929/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07003930 * pci_try_reset_bus - Try to reset a PCI bus
3931 * @bus: top level PCI bus to reset
3932 *
3933 * Same as above except return -EAGAIN if the bus cannot be locked
3934 */
3935int pci_try_reset_bus(struct pci_bus *bus)
3936{
3937 int rc;
3938
3939 rc = pci_bus_reset(bus, 1);
3940 if (rc)
3941 return rc;
3942
3943 pci_bus_save_and_disable(bus);
3944
3945 if (pci_bus_trylock(bus)) {
3946 might_sleep();
3947 pci_reset_bridge_secondary_bus(bus->self);
3948 pci_bus_unlock(bus);
3949 } else
3950 rc = -EAGAIN;
3951
3952 pci_bus_restore(bus);
3953
3954 return rc;
3955}
3956EXPORT_SYMBOL_GPL(pci_try_reset_bus);
3957
3958/**
Peter Orubad556ad42007-05-15 13:59:13 +02003959 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3960 * @dev: PCI device to query
3961 *
3962 * Returns mmrbc: maximum designed memory read count in bytes
3963 * or appropriate error value.
3964 */
3965int pcix_get_max_mmrbc(struct pci_dev *dev)
3966{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003967 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003968 u32 stat;
3969
3970 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3971 if (!cap)
3972 return -EINVAL;
3973
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003974 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003975 return -EINVAL;
3976
Dean Nelson25daeb52010-03-09 22:26:40 -05003977 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003978}
3979EXPORT_SYMBOL(pcix_get_max_mmrbc);
3980
3981/**
3982 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3983 * @dev: PCI device to query
3984 *
3985 * Returns mmrbc: maximum memory read count in bytes
3986 * or appropriate error value.
3987 */
3988int pcix_get_mmrbc(struct pci_dev *dev)
3989{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003990 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003991 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003992
3993 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3994 if (!cap)
3995 return -EINVAL;
3996
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003997 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3998 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003999
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004000 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02004001}
4002EXPORT_SYMBOL(pcix_get_mmrbc);
4003
4004/**
4005 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4006 * @dev: PCI device to query
4007 * @mmrbc: maximum memory read count in bytes
4008 * valid values are 512, 1024, 2048, 4096
4009 *
4010 * If possible sets maximum memory read byte count, some bridges have erratas
4011 * that prevent this.
4012 */
4013int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4014{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004015 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004016 u32 stat, v, o;
4017 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004018
vignesh babu229f5af2007-08-13 18:23:14 +05304019 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004020 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004021
4022 v = ffs(mmrbc) - 10;
4023
4024 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4025 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004026 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004027
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004028 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4029 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004030
4031 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4032 return -E2BIG;
4033
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004034 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4035 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004036
4037 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4038 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06004039 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02004040 return -EIO;
4041
4042 cmd &= ~PCI_X_CMD_MAX_READ;
4043 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004044 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4045 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02004046 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004047 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02004048}
4049EXPORT_SYMBOL(pcix_set_mmrbc);
4050
4051/**
4052 * pcie_get_readrq - get PCI Express read request size
4053 * @dev: PCI device to query
4054 *
4055 * Returns maximum memory read request in bytes
4056 * or appropriate error value.
4057 */
4058int pcie_get_readrq(struct pci_dev *dev)
4059{
Peter Orubad556ad42007-05-15 13:59:13 +02004060 u16 ctl;
4061
Jiang Liu59875ae2012-07-24 17:20:06 +08004062 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02004063
Jiang Liu59875ae2012-07-24 17:20:06 +08004064 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02004065}
4066EXPORT_SYMBOL(pcie_get_readrq);
4067
4068/**
4069 * pcie_set_readrq - set PCI Express maximum memory read request
4070 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07004071 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004072 * valid values are 128, 256, 512, 1024, 2048, 4096
4073 *
Jon Masonc9b378c2011-06-28 18:26:25 -05004074 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004075 */
4076int pcie_set_readrq(struct pci_dev *dev, int rq)
4077{
Jiang Liu59875ae2012-07-24 17:20:06 +08004078 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02004079
vignesh babu229f5af2007-08-13 18:23:14 +05304080 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08004081 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004082
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004083 /*
4084 * If using the "performance" PCIe config, we clamp the
4085 * read rq size to the max packet size to prevent the
4086 * host bridge generating requests larger than we can
4087 * cope with
4088 */
4089 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4090 int mps = pcie_get_mps(dev);
4091
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004092 if (mps < rq)
4093 rq = mps;
4094 }
4095
4096 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02004097
Jiang Liu59875ae2012-07-24 17:20:06 +08004098 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4099 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02004100}
4101EXPORT_SYMBOL(pcie_set_readrq);
4102
4103/**
Jon Masonb03e7492011-07-20 15:20:54 -05004104 * pcie_get_mps - get PCI Express maximum payload size
4105 * @dev: PCI device to query
4106 *
4107 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004108 */
4109int pcie_get_mps(struct pci_dev *dev)
4110{
Jon Masonb03e7492011-07-20 15:20:54 -05004111 u16 ctl;
4112
Jiang Liu59875ae2012-07-24 17:20:06 +08004113 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05004114
Jiang Liu59875ae2012-07-24 17:20:06 +08004115 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05004116}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004117EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004118
4119/**
4120 * pcie_set_mps - set PCI Express maximum payload size
4121 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07004122 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004123 * valid values are 128, 256, 512, 1024, 2048, 4096
4124 *
4125 * If possible sets maximum payload size
4126 */
4127int pcie_set_mps(struct pci_dev *dev, int mps)
4128{
Jiang Liu59875ae2012-07-24 17:20:06 +08004129 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05004130
4131 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08004132 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004133
4134 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004135 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08004136 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004137 v <<= 5;
4138
Jiang Liu59875ae2012-07-24 17:20:06 +08004139 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4140 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05004141}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004142EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004143
4144/**
Jacob Keller81377c82013-07-31 06:53:26 +00004145 * pcie_get_minimum_link - determine minimum link settings of a PCI device
4146 * @dev: PCI device to query
4147 * @speed: storage for minimum speed
4148 * @width: storage for minimum width
4149 *
4150 * This function will walk up the PCI device chain and determine the minimum
4151 * link width and speed of the device.
4152 */
4153int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
4154 enum pcie_link_width *width)
4155{
4156 int ret;
4157
4158 *speed = PCI_SPEED_UNKNOWN;
4159 *width = PCIE_LNK_WIDTH_UNKNOWN;
4160
4161 while (dev) {
4162 u16 lnksta;
4163 enum pci_bus_speed next_speed;
4164 enum pcie_link_width next_width;
4165
4166 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
4167 if (ret)
4168 return ret;
4169
4170 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
4171 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
4172 PCI_EXP_LNKSTA_NLW_SHIFT;
4173
4174 if (next_speed < *speed)
4175 *speed = next_speed;
4176
4177 if (next_width < *width)
4178 *width = next_width;
4179
4180 dev = dev->bus->self;
4181 }
4182
4183 return 0;
4184}
4185EXPORT_SYMBOL(pcie_get_minimum_link);
4186
4187/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004188 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08004189 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004190 * @flags: resource type mask to be selected
4191 *
4192 * This helper routine makes bar mask from the type of resource.
4193 */
4194int pci_select_bars(struct pci_dev *dev, unsigned long flags)
4195{
4196 int i, bars = 0;
4197 for (i = 0; i < PCI_NUM_RESOURCES; i++)
4198 if (pci_resource_flags(dev, i) & flags)
4199 bars |= (1 << i);
4200 return bars;
4201}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004202EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004203
Yu Zhao613e7ed2008-11-22 02:41:27 +08004204/**
4205 * pci_resource_bar - get position of the BAR associated with a resource
4206 * @dev: the PCI device
4207 * @resno: the resource number
4208 * @type: the BAR type to be filled in
4209 *
4210 * Returns BAR position in config space, or 0 if the BAR is invalid.
4211 */
4212int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
4213{
Yu Zhaod1b054d2009-03-20 11:25:11 +08004214 int reg;
4215
Yu Zhao613e7ed2008-11-22 02:41:27 +08004216 if (resno < PCI_ROM_RESOURCE) {
4217 *type = pci_bar_unknown;
4218 return PCI_BASE_ADDRESS_0 + 4 * resno;
4219 } else if (resno == PCI_ROM_RESOURCE) {
4220 *type = pci_bar_mem32;
4221 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08004222 } else if (resno < PCI_BRIDGE_RESOURCES) {
4223 /* device specific resource */
Myron Stowe26ff46c2014-11-11 08:04:50 -07004224 *type = pci_bar_unknown;
4225 reg = pci_iov_resource_bar(dev, resno);
Yu Zhaod1b054d2009-03-20 11:25:11 +08004226 if (reg)
4227 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08004228 }
4229
Bjorn Helgaas865df572009-11-04 10:32:57 -07004230 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08004231 return 0;
4232}
4233
Mike Travis95a8b6e2010-02-02 14:38:13 -08004234/* Some architectures require additional programming to enable VGA */
4235static arch_set_vga_state_t arch_set_vga_state;
4236
4237void __init pci_register_set_vga_state(arch_set_vga_state_t func)
4238{
4239 arch_set_vga_state = func; /* NULL disables */
4240}
4241
4242static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004243 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08004244{
4245 if (arch_set_vga_state)
4246 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10004247 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004248 return 0;
4249}
4250
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004251/**
4252 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07004253 * @dev: the PCI device
4254 * @decode: true = enable decoding, false = disable decoding
4255 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07004256 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10004257 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004258 */
4259int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10004260 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004261{
4262 struct pci_bus *bus;
4263 struct pci_dev *bridge;
4264 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08004265 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004266
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06004267 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004268
Mike Travis95a8b6e2010-02-02 14:38:13 -08004269 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10004270 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004271 if (rc)
4272 return rc;
4273
Dave Airlie3448a192010-06-01 15:32:24 +10004274 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
4275 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4276 if (decode == true)
4277 cmd |= command_bits;
4278 else
4279 cmd &= ~command_bits;
4280 pci_write_config_word(dev, PCI_COMMAND, cmd);
4281 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004282
Dave Airlie3448a192010-06-01 15:32:24 +10004283 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004284 return 0;
4285
4286 bus = dev->bus;
4287 while (bus) {
4288 bridge = bus->self;
4289 if (bridge) {
4290 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
4291 &cmd);
4292 if (decode == true)
4293 cmd |= PCI_BRIDGE_CTL_VGA;
4294 else
4295 cmd &= ~PCI_BRIDGE_CTL_VGA;
4296 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
4297 cmd);
4298 }
4299 bus = bus->parent;
4300 }
4301 return 0;
4302}
4303
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01004304bool pci_device_is_present(struct pci_dev *pdev)
4305{
4306 u32 v;
4307
4308 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
4309}
4310EXPORT_SYMBOL_GPL(pci_device_is_present);
4311
Rafael J. Wysocki08249652015-04-13 16:23:36 +02004312void pci_ignore_hotplug(struct pci_dev *dev)
4313{
4314 struct pci_dev *bridge = dev->bus->self;
4315
4316 dev->ignore_hotplug = 1;
4317 /* Propagate the "ignore hotplug" setting to the parent bridge. */
4318 if (bridge)
4319 bridge->ignore_hotplug = 1;
4320}
4321EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
4322
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004323#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
4324static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00004325static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004326
4327/**
4328 * pci_specified_resource_alignment - get resource alignment specified by user.
4329 * @dev: the PCI device to get
4330 *
4331 * RETURNS: Resource alignment if it is specified.
4332 * Zero if it is not specified.
4333 */
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004334static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004335{
4336 int seg, bus, slot, func, align_order, count;
4337 resource_size_t align = 0;
4338 char *p;
4339
4340 spin_lock(&resource_alignment_lock);
4341 p = resource_alignment_param;
4342 while (*p) {
4343 count = 0;
4344 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
4345 p[count] == '@') {
4346 p += count + 1;
4347 } else {
4348 align_order = -1;
4349 }
4350 if (sscanf(p, "%x:%x:%x.%x%n",
4351 &seg, &bus, &slot, &func, &count) != 4) {
4352 seg = 0;
4353 if (sscanf(p, "%x:%x.%x%n",
4354 &bus, &slot, &func, &count) != 3) {
4355 /* Invalid format */
4356 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
4357 p);
4358 break;
4359 }
4360 }
4361 p += count;
4362 if (seg == pci_domain_nr(dev->bus) &&
4363 bus == dev->bus->number &&
4364 slot == PCI_SLOT(dev->devfn) &&
4365 func == PCI_FUNC(dev->devfn)) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004366 if (align_order == -1)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004367 align = PAGE_SIZE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004368 else
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004369 align = 1 << align_order;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004370 /* Found */
4371 break;
4372 }
4373 if (*p != ';' && *p != ',') {
4374 /* End of param or invalid format */
4375 break;
4376 }
4377 p++;
4378 }
4379 spin_unlock(&resource_alignment_lock);
4380 return align;
4381}
4382
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004383/*
4384 * This function disables memory decoding and releases memory resources
4385 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
4386 * It also rounds up size to specified alignment.
4387 * Later on, the kernel will assign page-aligned memory resource back
4388 * to the device.
4389 */
4390void pci_reassigndev_resource_alignment(struct pci_dev *dev)
4391{
4392 int i;
4393 struct resource *r;
4394 resource_size_t align, size;
4395 u16 command;
4396
Yinghai Lu10c463a2012-03-18 22:46:26 -07004397 /* check if specified PCI is target device to reassign */
4398 align = pci_specified_resource_alignment(dev);
4399 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004400 return;
4401
4402 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
4403 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
4404 dev_warn(&dev->dev,
4405 "Can't reassign resources to host bridge.\n");
4406 return;
4407 }
4408
4409 dev_info(&dev->dev,
4410 "Disabling memory decoding and releasing memory resources.\n");
4411 pci_read_config_word(dev, PCI_COMMAND, &command);
4412 command &= ~PCI_COMMAND_MEMORY;
4413 pci_write_config_word(dev, PCI_COMMAND, command);
4414
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004415 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
4416 r = &dev->resource[i];
4417 if (!(r->flags & IORESOURCE_MEM))
4418 continue;
4419 size = resource_size(r);
4420 if (size < align) {
4421 size = align;
4422 dev_info(&dev->dev,
4423 "Rounding up size of resource #%d to %#llx.\n",
4424 i, (unsigned long long)size);
4425 }
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07004426 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004427 r->end = size - 1;
4428 r->start = 0;
4429 }
4430 /* Need to disable bridge's resource window,
4431 * to enable the kernel to reassign new resource
4432 * window later on.
4433 */
4434 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
4435 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
4436 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
4437 r = &dev->resource[i];
4438 if (!(r->flags & IORESOURCE_MEM))
4439 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07004440 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004441 r->end = resource_size(r) - 1;
4442 r->start = 0;
4443 }
4444 pci_disable_bridge_window(dev);
4445 }
4446}
4447
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004448static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004449{
4450 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
4451 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
4452 spin_lock(&resource_alignment_lock);
4453 strncpy(resource_alignment_param, buf, count);
4454 resource_alignment_param[count] = '\0';
4455 spin_unlock(&resource_alignment_lock);
4456 return count;
4457}
4458
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004459static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004460{
4461 size_t count;
4462 spin_lock(&resource_alignment_lock);
4463 count = snprintf(buf, size, "%s", resource_alignment_param);
4464 spin_unlock(&resource_alignment_lock);
4465 return count;
4466}
4467
4468static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
4469{
4470 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
4471}
4472
4473static ssize_t pci_resource_alignment_store(struct bus_type *bus,
4474 const char *buf, size_t count)
4475{
4476 return pci_set_resource_alignment_param(buf, count);
4477}
4478
4479BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
4480 pci_resource_alignment_store);
4481
4482static int __init pci_resource_alignment_sysfs_init(void)
4483{
4484 return bus_create_file(&pci_bus_type,
4485 &bus_attr_resource_alignment);
4486}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004487late_initcall(pci_resource_alignment_sysfs_init);
4488
Bill Pemberton15856ad2012-11-21 15:35:00 -05004489static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04004490{
4491#ifdef CONFIG_PCI_DOMAINS
4492 pci_domains_supported = 0;
4493#endif
4494}
4495
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01004496#ifdef CONFIG_PCI_DOMAINS
4497static atomic_t __domain_nr = ATOMIC_INIT(-1);
4498
4499int pci_get_new_domain_nr(void)
4500{
4501 return atomic_inc_return(&__domain_nr);
4502}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07004503
4504#ifdef CONFIG_PCI_DOMAINS_GENERIC
4505void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent)
4506{
4507 static int use_dt_domains = -1;
4508 int domain = of_get_pci_domain_nr(parent->of_node);
4509
4510 /*
4511 * Check DT domain and use_dt_domains values.
4512 *
4513 * If DT domain property is valid (domain >= 0) and
4514 * use_dt_domains != 0, the DT assignment is valid since this means
4515 * we have not previously allocated a domain number by using
4516 * pci_get_new_domain_nr(); we should also update use_dt_domains to
4517 * 1, to indicate that we have just assigned a domain number from
4518 * DT.
4519 *
4520 * If DT domain property value is not valid (ie domain < 0), and we
4521 * have not previously assigned a domain number from DT
4522 * (use_dt_domains != 1) we should assign a domain number by
4523 * using the:
4524 *
4525 * pci_get_new_domain_nr()
4526 *
4527 * API and update the use_dt_domains value to keep track of method we
4528 * are using to assign domain numbers (use_dt_domains = 0).
4529 *
4530 * All other combinations imply we have a platform that is trying
4531 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
4532 * which is a recipe for domain mishandling and it is prevented by
4533 * invalidating the domain value (domain = -1) and printing a
4534 * corresponding error.
4535 */
4536 if (domain >= 0 && use_dt_domains) {
4537 use_dt_domains = 1;
4538 } else if (domain < 0 && use_dt_domains != 1) {
4539 use_dt_domains = 0;
4540 domain = pci_get_new_domain_nr();
4541 } else {
4542 dev_err(parent, "Node %s has inconsistent \"linux,pci-domain\" property in DT\n",
4543 parent->of_node->full_name);
4544 domain = -1;
4545 }
4546
4547 bus->domain_nr = domain;
4548}
4549#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01004550#endif
4551
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004552/**
Taku Izumi642c92d2012-10-30 15:26:18 +09004553 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004554 *
4555 * Returns 1 if we can access PCI extended config space (offsets
4556 * greater than 0xff). This is the default implementation. Architecture
4557 * implementations can override this.
4558 */
Taku Izumi642c92d2012-10-30 15:26:18 +09004559int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004560{
4561 return 1;
4562}
4563
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11004564void __weak pci_fixup_cardbus(struct pci_bus *bus)
4565{
4566}
4567EXPORT_SYMBOL(pci_fixup_cardbus);
4568
Al Viroad04d312008-11-22 17:37:14 +00004569static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004570{
4571 while (str) {
4572 char *k = strchr(str, ',');
4573 if (k)
4574 *k++ = 0;
4575 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07004576 if (!strcmp(str, "nomsi")) {
4577 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07004578 } else if (!strcmp(str, "noaer")) {
4579 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08004580 } else if (!strncmp(str, "realloc=", 8)) {
4581 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07004582 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08004583 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04004584 } else if (!strcmp(str, "nodomains")) {
4585 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01004586 } else if (!strncmp(str, "noari", 5)) {
4587 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08004588 } else if (!strncmp(str, "cbiosize=", 9)) {
4589 pci_cardbus_io_size = memparse(str + 9, &str);
4590 } else if (!strncmp(str, "cbmemsize=", 10)) {
4591 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004592 } else if (!strncmp(str, "resource_alignment=", 19)) {
4593 pci_set_resource_alignment_param(str + 19,
4594 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06004595 } else if (!strncmp(str, "ecrc=", 5)) {
4596 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07004597 } else if (!strncmp(str, "hpiosize=", 9)) {
4598 pci_hotplug_io_size = memparse(str + 9, &str);
4599 } else if (!strncmp(str, "hpmemsize=", 10)) {
4600 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05004601 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
4602 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05004603 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
4604 pcie_bus_config = PCIE_BUS_SAFE;
4605 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
4606 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05004607 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
4608 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06004609 } else if (!strncmp(str, "pcie_scan_all", 13)) {
4610 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07004611 } else {
4612 printk(KERN_ERR "PCI: Unknown option `%s'\n",
4613 str);
4614 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004615 }
4616 str = k;
4617 }
Andi Kleen0637a702006-09-26 10:52:41 +02004618 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004619}
Andi Kleen0637a702006-09-26 10:52:41 +02004620early_param("pci", pci_setup);