blob: ccda60d1aa5726a03c2cb3693aef685c07c076fd [file] [log] [blame]
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001/*
adam radford3f1530c2010-12-14 18:51:48 -08002 * Linux MegaRAID driver for SAS based RAID controllers
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04003 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +05304 * Copyright (c) 2003-2013 LSI Corporation
5 * Copyright (c) 2013-2014 Avago Technologies
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04006 *
adam radford3f1530c2010-12-14 18:51:48 -08007 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version 2
10 * of the License, or (at your option) any later version.
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040011 *
adam radford3f1530c2010-12-14 18:51:48 -080012 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040016 *
adam radford3f1530c2010-12-14 18:51:48 -080017 * You should have received a copy of the GNU General Public License
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053018 * along with this program. If not, see <http://www.gnu.org/licenses/>.
adam radford3f1530c2010-12-14 18:51:48 -080019 *
20 * FILE: megaraid_sas.h
21 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053022 * Authors: Avago Technologies
23 * Kashyap Desai <kashyap.desai@avagotech.com>
24 * Sumit Saxena <sumit.saxena@avagotech.com>
adam radford3f1530c2010-12-14 18:51:48 -080025 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053026 * Send feedback to: megaraidlinux.pdl@avagotech.com
adam radford3f1530c2010-12-14 18:51:48 -080027 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053028 * Mail to: Avago Technologies, 350 West Trimble Road, Building 90,
29 * San Jose, California 95131
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040030 */
31
32#ifndef LSI_MEGARAID_SAS_H
33#define LSI_MEGARAID_SAS_H
34
Randy Dunlapa69b74d2007-01-05 22:41:48 -080035/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040036 * MegaRAID SAS Driver meta data
37 */
Sumit.Saxena@avagotech.com09fced12015-04-23 16:31:54 +053038#define MEGASAS_VERSION "06.807.10.00-rc1"
39#define MEGASAS_RELDATE "March 6, 2015"
Sumant Patro0e989362006-06-20 15:32:37 -070040
41/*
42 * Device IDs
43 */
44#define PCI_DEVICE_ID_LSI_SAS1078R 0x0060
bo yangaf7a5642008-03-17 04:13:07 -040045#define PCI_DEVICE_ID_LSI_SAS1078DE 0x007C
Sumant Patro0e989362006-06-20 15:32:37 -070046#define PCI_DEVICE_ID_LSI_VERDE_ZCR 0x0413
Yang, Bo6610a6b2008-08-10 12:42:38 -070047#define PCI_DEVICE_ID_LSI_SAS1078GEN2 0x0078
48#define PCI_DEVICE_ID_LSI_SAS0079GEN2 0x0079
Yang, Bo87911122009-10-06 14:31:54 -060049#define PCI_DEVICE_ID_LSI_SAS0073SKINNY 0x0073
50#define PCI_DEVICE_ID_LSI_SAS0071SKINNY 0x0071
adam radford9c915a82010-12-21 13:34:31 -080051#define PCI_DEVICE_ID_LSI_FUSION 0x005b
adam radford229fe472014-03-10 02:51:56 -070052#define PCI_DEVICE_ID_LSI_PLASMA 0x002f
adam radford36807e62011-10-08 18:15:06 -070053#define PCI_DEVICE_ID_LSI_INVADER 0x005d
Sumit.Saxena@lsi.com21d3c712013-05-22 12:31:43 +053054#define PCI_DEVICE_ID_LSI_FURY 0x005f
Sumant Patro0e989362006-06-20 15:32:37 -070055
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040056/*
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053057 * Intel HBA SSDIDs
58 */
59#define MEGARAID_INTEL_RS3DC080_SSDID 0x9360
60#define MEGARAID_INTEL_RS3DC040_SSDID 0x9362
61#define MEGARAID_INTEL_RS3SC008_SSDID 0x9380
62#define MEGARAID_INTEL_RS3MC044_SSDID 0x9381
63#define MEGARAID_INTEL_RS3WC080_SSDID 0x9341
64#define MEGARAID_INTEL_RS3WC040_SSDID 0x9343
65
66/*
67 * Intel HBA branding
68 */
69#define MEGARAID_INTEL_RS3DC080_BRANDING \
70 "Intel(R) RAID Controller RS3DC080"
71#define MEGARAID_INTEL_RS3DC040_BRANDING \
72 "Intel(R) RAID Controller RS3DC040"
73#define MEGARAID_INTEL_RS3SC008_BRANDING \
74 "Intel(R) RAID Controller RS3SC008"
75#define MEGARAID_INTEL_RS3MC044_BRANDING \
76 "Intel(R) RAID Controller RS3MC044"
77#define MEGARAID_INTEL_RS3WC080_BRANDING \
78 "Intel(R) RAID Controller RS3WC080"
79#define MEGARAID_INTEL_RS3WC040_BRANDING \
80 "Intel(R) RAID Controller RS3WC040"
81
82/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040083 * =====================================
84 * MegaRAID SAS MFI firmware definitions
85 * =====================================
86 */
87
88/*
89 * MFI stands for MegaRAID SAS FW Interface. This is just a moniker for
90 * protocol between the software and firmware. Commands are issued using
91 * "message frames"
92 */
93
Randy Dunlapa69b74d2007-01-05 22:41:48 -080094/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040095 * FW posts its state in upper 4 bits of outbound_msg_0 register
96 */
97#define MFI_STATE_MASK 0xF0000000
98#define MFI_STATE_UNDEFINED 0x00000000
99#define MFI_STATE_BB_INIT 0x10000000
100#define MFI_STATE_FW_INIT 0x40000000
101#define MFI_STATE_WAIT_HANDSHAKE 0x60000000
102#define MFI_STATE_FW_INIT_2 0x70000000
103#define MFI_STATE_DEVICE_SCAN 0x80000000
Sumant Patroe3bbff92006-10-03 12:28:49 -0700104#define MFI_STATE_BOOT_MESSAGE_PENDING 0x90000000
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400105#define MFI_STATE_FLUSH_CACHE 0xA0000000
106#define MFI_STATE_READY 0xB0000000
107#define MFI_STATE_OPERATIONAL 0xC0000000
108#define MFI_STATE_FAULT 0xF0000000
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530109#define MFI_STATE_FORCE_OCR 0x00000080
110#define MFI_STATE_DMADONE 0x00000008
111#define MFI_STATE_CRASH_DUMP_DONE 0x00000004
adam radford7e70e732011-05-11 18:34:08 -0700112#define MFI_RESET_REQUIRED 0x00000001
113#define MFI_RESET_ADAPTER 0x00000002
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400114#define MEGAMFI_FRAME_SIZE 64
115
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800116/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400117 * During FW init, clear pending cmds & reset state using inbound_msg_0
118 *
119 * ABORT : Abort all pending cmds
120 * READY : Move from OPERATIONAL to READY state; discard queue info
121 * MFIMODE : Discard (possible) low MFA posted in 64-bit mode (??)
122 * CLR_HANDSHAKE: FW is waiting for HANDSHAKE from BIOS or Driver
Sumant Patroe3bbff92006-10-03 12:28:49 -0700123 * HOTPLUG : Resume from Hotplug
124 * MFI_STOP_ADP : Send signal to FW to stop processing
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400125 */
bo yang39a98552010-09-22 22:36:29 -0400126#define WRITE_SEQUENCE_OFFSET (0x0000000FC) /* I20 */
127#define HOST_DIAGNOSTIC_OFFSET (0x000000F8) /* I20 */
128#define DIAG_WRITE_ENABLE (0x00000080)
129#define DIAG_RESET_ADAPTER (0x00000004)
130
131#define MFI_ADP_RESET 0x00000040
Sumant Patroe3bbff92006-10-03 12:28:49 -0700132#define MFI_INIT_ABORT 0x00000001
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400133#define MFI_INIT_READY 0x00000002
134#define MFI_INIT_MFIMODE 0x00000004
135#define MFI_INIT_CLEAR_HANDSHAKE 0x00000008
Sumant Patroe3bbff92006-10-03 12:28:49 -0700136#define MFI_INIT_HOTPLUG 0x00000010
137#define MFI_STOP_ADP 0x00000020
138#define MFI_RESET_FLAGS MFI_INIT_READY| \
139 MFI_INIT_MFIMODE| \
140 MFI_INIT_ABORT
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400141
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800142/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400143 * MFI frame flags
144 */
145#define MFI_FRAME_POST_IN_REPLY_QUEUE 0x0000
146#define MFI_FRAME_DONT_POST_IN_REPLY_QUEUE 0x0001
147#define MFI_FRAME_SGL32 0x0000
148#define MFI_FRAME_SGL64 0x0002
149#define MFI_FRAME_SENSE32 0x0000
150#define MFI_FRAME_SENSE64 0x0004
151#define MFI_FRAME_DIR_NONE 0x0000
152#define MFI_FRAME_DIR_WRITE 0x0008
153#define MFI_FRAME_DIR_READ 0x0010
154#define MFI_FRAME_DIR_BOTH 0x0018
Yang, Bof4c9a132009-10-06 14:43:28 -0600155#define MFI_FRAME_IEEE 0x0020
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400156
Sumit.Saxena@avagotech.com4026e9a2015-04-23 16:31:24 +0530157/* Driver internal */
158#define DRV_DCMD_POLLED_MODE 0x1
159
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800160/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400161 * Definition for cmd_status
162 */
163#define MFI_CMD_STATUS_POLL_MODE 0xFF
164
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800165/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400166 * MFI command opcodes
167 */
168#define MFI_CMD_INIT 0x00
169#define MFI_CMD_LD_READ 0x01
170#define MFI_CMD_LD_WRITE 0x02
171#define MFI_CMD_LD_SCSI_IO 0x03
172#define MFI_CMD_PD_SCSI_IO 0x04
173#define MFI_CMD_DCMD 0x05
174#define MFI_CMD_ABORT 0x06
175#define MFI_CMD_SMP 0x07
176#define MFI_CMD_STP 0x08
adam radforde5f93a32011-10-08 18:15:19 -0700177#define MFI_CMD_INVALID 0xff
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400178
179#define MR_DCMD_CTRL_GET_INFO 0x01010000
Yang, Bobdc6fb82009-12-06 08:30:19 -0700180#define MR_DCMD_LD_GET_LIST 0x03010000
adam radford21c9e162013-09-06 15:27:14 -0700181#define MR_DCMD_LD_LIST_QUERY 0x03010100
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400182
183#define MR_DCMD_CTRL_CACHE_FLUSH 0x01101000
184#define MR_FLUSH_CTRL_CACHE 0x01
185#define MR_FLUSH_DISK_CACHE 0x02
186
187#define MR_DCMD_CTRL_SHUTDOWN 0x01050000
bo yang31ea7082007-11-07 12:09:50 -0500188#define MR_DCMD_HIBERNATE_SHUTDOWN 0x01060000
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400189#define MR_ENABLE_DRIVE_SPINDOWN 0x01
190
191#define MR_DCMD_CTRL_EVENT_GET_INFO 0x01040100
192#define MR_DCMD_CTRL_EVENT_GET 0x01040300
193#define MR_DCMD_CTRL_EVENT_WAIT 0x01040500
194#define MR_DCMD_LD_GET_PROPERTIES 0x03030000
195
196#define MR_DCMD_CLUSTER 0x08000000
197#define MR_DCMD_CLUSTER_RESET_ALL 0x08010100
198#define MR_DCMD_CLUSTER_RESET_LD 0x08010200
Yang, Bo81e403c2009-10-06 14:27:54 -0600199#define MR_DCMD_PD_LIST_QUERY 0x02010100
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400200
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530201#define MR_DCMD_CTRL_SET_CRASH_DUMP_PARAMS 0x01190100
202#define MR_DRIVER_SET_APP_CRASHDUMP_MODE (0xF0010000 | 0x0600)
203
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800204/*
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530205 * Global functions
206 */
207extern u8 MR_ValidateMapInfo(struct megasas_instance *instance);
208
209
210/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400211 * MFI command completion codes
212 */
213enum MFI_STAT {
214 MFI_STAT_OK = 0x00,
215 MFI_STAT_INVALID_CMD = 0x01,
216 MFI_STAT_INVALID_DCMD = 0x02,
217 MFI_STAT_INVALID_PARAMETER = 0x03,
218 MFI_STAT_INVALID_SEQUENCE_NUMBER = 0x04,
219 MFI_STAT_ABORT_NOT_POSSIBLE = 0x05,
220 MFI_STAT_APP_HOST_CODE_NOT_FOUND = 0x06,
221 MFI_STAT_APP_IN_USE = 0x07,
222 MFI_STAT_APP_NOT_INITIALIZED = 0x08,
223 MFI_STAT_ARRAY_INDEX_INVALID = 0x09,
224 MFI_STAT_ARRAY_ROW_NOT_EMPTY = 0x0a,
225 MFI_STAT_CONFIG_RESOURCE_CONFLICT = 0x0b,
226 MFI_STAT_DEVICE_NOT_FOUND = 0x0c,
227 MFI_STAT_DRIVE_TOO_SMALL = 0x0d,
228 MFI_STAT_FLASH_ALLOC_FAIL = 0x0e,
229 MFI_STAT_FLASH_BUSY = 0x0f,
230 MFI_STAT_FLASH_ERROR = 0x10,
231 MFI_STAT_FLASH_IMAGE_BAD = 0x11,
232 MFI_STAT_FLASH_IMAGE_INCOMPLETE = 0x12,
233 MFI_STAT_FLASH_NOT_OPEN = 0x13,
234 MFI_STAT_FLASH_NOT_STARTED = 0x14,
235 MFI_STAT_FLUSH_FAILED = 0x15,
236 MFI_STAT_HOST_CODE_NOT_FOUNT = 0x16,
237 MFI_STAT_LD_CC_IN_PROGRESS = 0x17,
238 MFI_STAT_LD_INIT_IN_PROGRESS = 0x18,
239 MFI_STAT_LD_LBA_OUT_OF_RANGE = 0x19,
240 MFI_STAT_LD_MAX_CONFIGURED = 0x1a,
241 MFI_STAT_LD_NOT_OPTIMAL = 0x1b,
242 MFI_STAT_LD_RBLD_IN_PROGRESS = 0x1c,
243 MFI_STAT_LD_RECON_IN_PROGRESS = 0x1d,
244 MFI_STAT_LD_WRONG_RAID_LEVEL = 0x1e,
245 MFI_STAT_MAX_SPARES_EXCEEDED = 0x1f,
246 MFI_STAT_MEMORY_NOT_AVAILABLE = 0x20,
247 MFI_STAT_MFC_HW_ERROR = 0x21,
248 MFI_STAT_NO_HW_PRESENT = 0x22,
249 MFI_STAT_NOT_FOUND = 0x23,
250 MFI_STAT_NOT_IN_ENCL = 0x24,
251 MFI_STAT_PD_CLEAR_IN_PROGRESS = 0x25,
252 MFI_STAT_PD_TYPE_WRONG = 0x26,
253 MFI_STAT_PR_DISABLED = 0x27,
254 MFI_STAT_ROW_INDEX_INVALID = 0x28,
255 MFI_STAT_SAS_CONFIG_INVALID_ACTION = 0x29,
256 MFI_STAT_SAS_CONFIG_INVALID_DATA = 0x2a,
257 MFI_STAT_SAS_CONFIG_INVALID_PAGE = 0x2b,
258 MFI_STAT_SAS_CONFIG_INVALID_TYPE = 0x2c,
259 MFI_STAT_SCSI_DONE_WITH_ERROR = 0x2d,
260 MFI_STAT_SCSI_IO_FAILED = 0x2e,
261 MFI_STAT_SCSI_RESERVATION_CONFLICT = 0x2f,
262 MFI_STAT_SHUTDOWN_FAILED = 0x30,
263 MFI_STAT_TIME_NOT_SET = 0x31,
264 MFI_STAT_WRONG_STATE = 0x32,
265 MFI_STAT_LD_OFFLINE = 0x33,
266 MFI_STAT_PEER_NOTIFICATION_REJECTED = 0x34,
267 MFI_STAT_PEER_NOTIFICATION_FAILED = 0x35,
268 MFI_STAT_RESERVATION_IN_PROGRESS = 0x36,
269 MFI_STAT_I2C_ERRORS_DETECTED = 0x37,
270 MFI_STAT_PCI_ERRORS_DETECTED = 0x38,
adam radford36807e62011-10-08 18:15:06 -0700271 MFI_STAT_CONFIG_SEQ_MISMATCH = 0x67,
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400272
273 MFI_STAT_INVALID_STATUS = 0xFF
274};
275
sumit.saxena@avagotech.com714f5172015-08-31 17:23:51 +0530276enum mfi_evt_class {
277 MFI_EVT_CLASS_DEBUG = -2,
278 MFI_EVT_CLASS_PROGRESS = -1,
279 MFI_EVT_CLASS_INFO = 0,
280 MFI_EVT_CLASS_WARNING = 1,
281 MFI_EVT_CLASS_CRITICAL = 2,
282 MFI_EVT_CLASS_FATAL = 3,
283 MFI_EVT_CLASS_DEAD = 4
284};
285
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400286/*
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530287 * Crash dump related defines
288 */
289#define MAX_CRASH_DUMP_SIZE 512
290#define CRASH_DMA_BUF_SIZE (1024 * 1024)
291
292enum MR_FW_CRASH_DUMP_STATE {
293 UNAVAILABLE = 0,
294 AVAILABLE = 1,
295 COPYING = 2,
296 COPIED = 3,
297 COPY_ERROR = 4,
298};
299
300enum _MR_CRASH_BUF_STATUS {
301 MR_CRASH_BUF_TURN_OFF = 0,
302 MR_CRASH_BUF_TURN_ON = 1,
303};
304
305/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400306 * Number of mailbox bytes in DCMD message frame
307 */
308#define MFI_MBOX_SIZE 12
309
310enum MR_EVT_CLASS {
311
312 MR_EVT_CLASS_DEBUG = -2,
313 MR_EVT_CLASS_PROGRESS = -1,
314 MR_EVT_CLASS_INFO = 0,
315 MR_EVT_CLASS_WARNING = 1,
316 MR_EVT_CLASS_CRITICAL = 2,
317 MR_EVT_CLASS_FATAL = 3,
318 MR_EVT_CLASS_DEAD = 4,
319
320};
321
322enum MR_EVT_LOCALE {
323
324 MR_EVT_LOCALE_LD = 0x0001,
325 MR_EVT_LOCALE_PD = 0x0002,
326 MR_EVT_LOCALE_ENCL = 0x0004,
327 MR_EVT_LOCALE_BBU = 0x0008,
328 MR_EVT_LOCALE_SAS = 0x0010,
329 MR_EVT_LOCALE_CTRL = 0x0020,
330 MR_EVT_LOCALE_CONFIG = 0x0040,
331 MR_EVT_LOCALE_CLUSTER = 0x0080,
332 MR_EVT_LOCALE_ALL = 0xffff,
333
334};
335
336enum MR_EVT_ARGS {
337
338 MR_EVT_ARGS_NONE,
339 MR_EVT_ARGS_CDB_SENSE,
340 MR_EVT_ARGS_LD,
341 MR_EVT_ARGS_LD_COUNT,
342 MR_EVT_ARGS_LD_LBA,
343 MR_EVT_ARGS_LD_OWNER,
344 MR_EVT_ARGS_LD_LBA_PD_LBA,
345 MR_EVT_ARGS_LD_PROG,
346 MR_EVT_ARGS_LD_STATE,
347 MR_EVT_ARGS_LD_STRIP,
348 MR_EVT_ARGS_PD,
349 MR_EVT_ARGS_PD_ERR,
350 MR_EVT_ARGS_PD_LBA,
351 MR_EVT_ARGS_PD_LBA_LD,
352 MR_EVT_ARGS_PD_PROG,
353 MR_EVT_ARGS_PD_STATE,
354 MR_EVT_ARGS_PCI,
355 MR_EVT_ARGS_RATE,
356 MR_EVT_ARGS_STR,
357 MR_EVT_ARGS_TIME,
358 MR_EVT_ARGS_ECC,
Yang, Bo81e403c2009-10-06 14:27:54 -0600359 MR_EVT_ARGS_LD_PROP,
360 MR_EVT_ARGS_PD_SPARE,
361 MR_EVT_ARGS_PD_INDEX,
362 MR_EVT_ARGS_DIAG_PASS,
363 MR_EVT_ARGS_DIAG_FAIL,
364 MR_EVT_ARGS_PD_LBA_LBA,
365 MR_EVT_ARGS_PORT_PHY,
366 MR_EVT_ARGS_PD_MISSING,
367 MR_EVT_ARGS_PD_ADDRESS,
368 MR_EVT_ARGS_BITMAP,
369 MR_EVT_ARGS_CONNECTOR,
370 MR_EVT_ARGS_PD_PD,
371 MR_EVT_ARGS_PD_FRU,
372 MR_EVT_ARGS_PD_PATHINFO,
373 MR_EVT_ARGS_PD_POWER_STATE,
374 MR_EVT_ARGS_GENERIC,
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400375};
376
377/*
Yang, Bo81e403c2009-10-06 14:27:54 -0600378 * define constants for device list query options
379 */
380enum MR_PD_QUERY_TYPE {
381 MR_PD_QUERY_TYPE_ALL = 0,
382 MR_PD_QUERY_TYPE_STATE = 1,
383 MR_PD_QUERY_TYPE_POWER_STATE = 2,
384 MR_PD_QUERY_TYPE_MEDIA_TYPE = 3,
385 MR_PD_QUERY_TYPE_SPEED = 4,
386 MR_PD_QUERY_TYPE_EXPOSED_TO_HOST = 5,
387};
388
adam radford21c9e162013-09-06 15:27:14 -0700389enum MR_LD_QUERY_TYPE {
390 MR_LD_QUERY_TYPE_ALL = 0,
391 MR_LD_QUERY_TYPE_EXPOSED_TO_HOST = 1,
392 MR_LD_QUERY_TYPE_USED_TGT_IDS = 2,
393 MR_LD_QUERY_TYPE_CLUSTER_ACCESS = 3,
394 MR_LD_QUERY_TYPE_CLUSTER_LOCALE = 4,
395};
396
397
Yang, Bo7e8a75f2009-10-06 14:50:17 -0600398#define MR_EVT_CFG_CLEARED 0x0004
399#define MR_EVT_LD_STATE_CHANGE 0x0051
400#define MR_EVT_PD_INSERTED 0x005b
401#define MR_EVT_PD_REMOVED 0x0070
402#define MR_EVT_LD_CREATED 0x008a
403#define MR_EVT_LD_DELETED 0x008b
404#define MR_EVT_FOREIGN_CFG_IMPORTED 0x00db
405#define MR_EVT_LD_OFFLINE 0x00fc
406#define MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED 0x0152
Yang, Bo7e8a75f2009-10-06 14:50:17 -0600407
Yang, Bo81e403c2009-10-06 14:27:54 -0600408enum MR_PD_STATE {
409 MR_PD_STATE_UNCONFIGURED_GOOD = 0x00,
410 MR_PD_STATE_UNCONFIGURED_BAD = 0x01,
411 MR_PD_STATE_HOT_SPARE = 0x02,
412 MR_PD_STATE_OFFLINE = 0x10,
413 MR_PD_STATE_FAILED = 0x11,
414 MR_PD_STATE_REBUILD = 0x14,
415 MR_PD_STATE_ONLINE = 0x18,
416 MR_PD_STATE_COPYBACK = 0x20,
417 MR_PD_STATE_SYSTEM = 0x40,
418 };
419
420
421 /*
422 * defines the physical drive address structure
423 */
424struct MR_PD_ADDRESS {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530425 __le16 deviceId;
Yang, Bo81e403c2009-10-06 14:27:54 -0600426 u16 enclDeviceId;
427
428 union {
429 struct {
430 u8 enclIndex;
431 u8 slotNumber;
432 } mrPdAddress;
433 struct {
434 u8 enclPosition;
435 u8 enclConnectorIndex;
436 } mrEnclAddress;
437 };
438 u8 scsiDevType;
439 union {
440 u8 connectedPortBitmap;
441 u8 connectedPortNumbers;
442 };
443 u64 sasAddr[2];
444} __packed;
445
446/*
447 * defines the physical drive list structure
448 */
449struct MR_PD_LIST {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530450 __le32 size;
451 __le32 count;
Yang, Bo81e403c2009-10-06 14:27:54 -0600452 struct MR_PD_ADDRESS addr[1];
453} __packed;
454
455struct megasas_pd_list {
456 u16 tid;
457 u8 driveType;
458 u8 driveState;
459} __packed;
460
Yang, Bobdc6fb82009-12-06 08:30:19 -0700461 /*
462 * defines the logical drive reference structure
463 */
464union MR_LD_REF {
465 struct {
466 u8 targetId;
467 u8 reserved;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530468 __le16 seqNum;
Yang, Bobdc6fb82009-12-06 08:30:19 -0700469 };
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530470 __le32 ref;
Yang, Bobdc6fb82009-12-06 08:30:19 -0700471} __packed;
472
473/*
474 * defines the logical drive list structure
475 */
476struct MR_LD_LIST {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530477 __le32 ldCount;
478 __le32 reserved;
Yang, Bobdc6fb82009-12-06 08:30:19 -0700479 struct {
480 union MR_LD_REF ref;
481 u8 state;
482 u8 reserved[3];
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530483 __le64 size;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530484 } ldList[MAX_LOGICAL_DRIVES_EXT];
Yang, Bobdc6fb82009-12-06 08:30:19 -0700485} __packed;
486
adam radford21c9e162013-09-06 15:27:14 -0700487struct MR_LD_TARGETID_LIST {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530488 __le32 size;
489 __le32 count;
adam radford21c9e162013-09-06 15:27:14 -0700490 u8 pad[3];
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530491 u8 targetId[MAX_LOGICAL_DRIVES_EXT];
adam radford21c9e162013-09-06 15:27:14 -0700492};
493
494
Yang, Bo81e403c2009-10-06 14:27:54 -0600495/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400496 * SAS controller properties
497 */
498struct megasas_ctrl_prop {
499
500 u16 seq_num;
501 u16 pred_fail_poll_interval;
502 u16 intr_throttle_count;
503 u16 intr_throttle_timeouts;
504 u8 rebuild_rate;
505 u8 patrol_read_rate;
506 u8 bgi_rate;
507 u8 cc_rate;
508 u8 recon_rate;
509 u8 cache_flush_interval;
510 u8 spinup_drv_count;
511 u8 spinup_delay;
512 u8 cluster_enable;
513 u8 coercion_mode;
514 u8 alarm_enable;
515 u8 disable_auto_rebuild;
516 u8 disable_battery_warn;
517 u8 ecc_bucket_size;
518 u16 ecc_bucket_leak_rate;
519 u8 restore_hotspare_on_insertion;
520 u8 expose_encl_devices;
bo yang39a98552010-09-22 22:36:29 -0400521 u8 maintainPdFailHistory;
522 u8 disallowHostRequestReordering;
523 u8 abortCCOnError;
524 u8 loadBalanceMode;
525 u8 disableAutoDetectBackplane;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400526
bo yang39a98552010-09-22 22:36:29 -0400527 u8 snapVDSpace;
528
529 /*
530 * Add properties that can be controlled by
531 * a bit in the following structure.
532 */
bo yang39a98552010-09-22 22:36:29 -0400533 struct {
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530534#if defined(__BIG_ENDIAN_BITFIELD)
535 u32 reserved:18;
536 u32 enableJBOD:1;
537 u32 disableSpinDownHS:1;
538 u32 allowBootWithPinnedCache:1;
539 u32 disableOnlineCtrlReset:1;
540 u32 enableSecretKeyControl:1;
541 u32 autoEnhancedImport:1;
542 u32 enableSpinDownUnconfigured:1;
543 u32 SSDPatrolReadEnabled:1;
544 u32 SSDSMARTerEnabled:1;
545 u32 disableNCQ:1;
546 u32 useFdeOnly:1;
547 u32 prCorrectUnconfiguredAreas:1;
548 u32 SMARTerEnabled:1;
549 u32 copyBackDisabled:1;
550#else
551 u32 copyBackDisabled:1;
552 u32 SMARTerEnabled:1;
553 u32 prCorrectUnconfiguredAreas:1;
554 u32 useFdeOnly:1;
555 u32 disableNCQ:1;
556 u32 SSDSMARTerEnabled:1;
557 u32 SSDPatrolReadEnabled:1;
558 u32 enableSpinDownUnconfigured:1;
559 u32 autoEnhancedImport:1;
560 u32 enableSecretKeyControl:1;
561 u32 disableOnlineCtrlReset:1;
562 u32 allowBootWithPinnedCache:1;
563 u32 disableSpinDownHS:1;
564 u32 enableJBOD:1;
565 u32 reserved:18;
566#endif
bo yang39a98552010-09-22 22:36:29 -0400567 } OnOffProperties;
568 u8 autoSnapVDSpace;
569 u8 viewSpace;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530570 __le16 spinDownTime;
bo yang39a98552010-09-22 22:36:29 -0400571 u8 reserved[24];
Yang, Bo81e403c2009-10-06 14:27:54 -0600572} __packed;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400573
574/*
575 * SAS controller information
576 */
577struct megasas_ctrl_info {
578
579 /*
580 * PCI device information
581 */
582 struct {
583
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530584 __le16 vendor_id;
585 __le16 device_id;
586 __le16 sub_vendor_id;
587 __le16 sub_device_id;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400588 u8 reserved[24];
589
590 } __attribute__ ((packed)) pci;
591
592 /*
593 * Host interface information
594 */
595 struct {
596
597 u8 PCIX:1;
598 u8 PCIE:1;
599 u8 iSCSI:1;
600 u8 SAS_3G:1;
adam radford229fe472014-03-10 02:51:56 -0700601 u8 SRIOV:1;
602 u8 reserved_0:3;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400603 u8 reserved_1[6];
604 u8 port_count;
605 u64 port_addr[8];
606
607 } __attribute__ ((packed)) host_interface;
608
609 /*
610 * Device (backend) interface information
611 */
612 struct {
613
614 u8 SPI:1;
615 u8 SAS_3G:1;
616 u8 SATA_1_5G:1;
617 u8 SATA_3G:1;
618 u8 reserved_0:4;
619 u8 reserved_1[6];
620 u8 port_count;
621 u64 port_addr[8];
622
623 } __attribute__ ((packed)) device_interface;
624
625 /*
626 * List of components residing in flash. All str are null terminated
627 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530628 __le32 image_check_word;
629 __le32 image_component_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400630
631 struct {
632
633 char name[8];
634 char version[32];
635 char build_date[16];
636 char built_time[16];
637
638 } __attribute__ ((packed)) image_component[8];
639
640 /*
641 * List of flash components that have been flashed on the card, but
642 * are not in use, pending reset of the adapter. This list will be
643 * empty if a flash operation has not occurred. All stings are null
644 * terminated
645 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530646 __le32 pending_image_component_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400647
648 struct {
649
650 char name[8];
651 char version[32];
652 char build_date[16];
653 char build_time[16];
654
655 } __attribute__ ((packed)) pending_image_component[8];
656
657 u8 max_arms;
658 u8 max_spans;
659 u8 max_arrays;
660 u8 max_lds;
661
662 char product_name[80];
663 char serial_no[32];
664
665 /*
666 * Other physical/controller/operation information. Indicates the
667 * presence of the hardware
668 */
669 struct {
670
671 u32 bbu:1;
672 u32 alarm:1;
673 u32 nvram:1;
674 u32 uart:1;
675 u32 reserved:28;
676
677 } __attribute__ ((packed)) hw_present;
678
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530679 __le32 current_fw_time;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400680
681 /*
682 * Maximum data transfer sizes
683 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530684 __le16 max_concurrent_cmds;
685 __le16 max_sge_count;
686 __le32 max_request_size;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400687
688 /*
689 * Logical and physical device counts
690 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530691 __le16 ld_present_count;
692 __le16 ld_degraded_count;
693 __le16 ld_offline_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400694
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530695 __le16 pd_present_count;
696 __le16 pd_disk_present_count;
697 __le16 pd_disk_pred_failure_count;
698 __le16 pd_disk_failed_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400699
700 /*
701 * Memory size information
702 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530703 __le16 nvram_size;
704 __le16 memory_size;
705 __le16 flash_size;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400706
707 /*
708 * Error counters
709 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530710 __le16 mem_correctable_error_count;
711 __le16 mem_uncorrectable_error_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400712
713 /*
714 * Cluster information
715 */
716 u8 cluster_permitted;
717 u8 cluster_active;
718
719 /*
720 * Additional max data transfer sizes
721 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530722 __le16 max_strips_per_io;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400723
724 /*
725 * Controller capabilities structures
726 */
727 struct {
728
729 u32 raid_level_0:1;
730 u32 raid_level_1:1;
731 u32 raid_level_5:1;
732 u32 raid_level_1E:1;
733 u32 raid_level_6:1;
734 u32 reserved:27;
735
736 } __attribute__ ((packed)) raid_levels;
737
738 struct {
739
740 u32 rbld_rate:1;
741 u32 cc_rate:1;
742 u32 bgi_rate:1;
743 u32 recon_rate:1;
744 u32 patrol_rate:1;
745 u32 alarm_control:1;
746 u32 cluster_supported:1;
747 u32 bbu:1;
748 u32 spanning_allowed:1;
749 u32 dedicated_hotspares:1;
750 u32 revertible_hotspares:1;
751 u32 foreign_config_import:1;
752 u32 self_diagnostic:1;
753 u32 mixed_redundancy_arr:1;
754 u32 global_hot_spares:1;
755 u32 reserved:17;
756
757 } __attribute__ ((packed)) adapter_operations;
758
759 struct {
760
761 u32 read_policy:1;
762 u32 write_policy:1;
763 u32 io_policy:1;
764 u32 access_policy:1;
765 u32 disk_cache_policy:1;
766 u32 reserved:27;
767
768 } __attribute__ ((packed)) ld_operations;
769
770 struct {
771
772 u8 min;
773 u8 max;
774 u8 reserved[2];
775
776 } __attribute__ ((packed)) stripe_sz_ops;
777
778 struct {
779
780 u32 force_online:1;
781 u32 force_offline:1;
782 u32 force_rebuild:1;
783 u32 reserved:29;
784
785 } __attribute__ ((packed)) pd_operations;
786
787 struct {
788
789 u32 ctrl_supports_sas:1;
790 u32 ctrl_supports_sata:1;
791 u32 allow_mix_in_encl:1;
792 u32 allow_mix_in_ld:1;
793 u32 allow_sata_in_cluster:1;
794 u32 reserved:27;
795
796 } __attribute__ ((packed)) pd_mix_support;
797
798 /*
799 * Define ECC single-bit-error bucket information
800 */
801 u8 ecc_bucket_count;
802 u8 reserved_2[11];
803
804 /*
805 * Include the controller properties (changeable items)
806 */
807 struct megasas_ctrl_prop properties;
808
809 /*
810 * Define FW pkg version (set in envt v'bles on OEM basis)
811 */
812 char package_version[0x60];
813
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400814
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530815 /*
816 * If adapterOperations.supportMoreThan8Phys is set,
817 * and deviceInterface.portCount is greater than 8,
818 * SAS Addrs for first 8 ports shall be populated in
819 * deviceInterface.portAddr, and the rest shall be
820 * populated in deviceInterfacePortAddr2.
821 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530822 __le64 deviceInterfacePortAddr2[8]; /*6a0h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530823 u8 reserved3[128]; /*6e0h */
824
825 struct { /*760h */
826 u16 minPdRaidLevel_0:4;
827 u16 maxPdRaidLevel_0:12;
828
829 u16 minPdRaidLevel_1:4;
830 u16 maxPdRaidLevel_1:12;
831
832 u16 minPdRaidLevel_5:4;
833 u16 maxPdRaidLevel_5:12;
834
835 u16 minPdRaidLevel_1E:4;
836 u16 maxPdRaidLevel_1E:12;
837
838 u16 minPdRaidLevel_6:4;
839 u16 maxPdRaidLevel_6:12;
840
841 u16 minPdRaidLevel_10:4;
842 u16 maxPdRaidLevel_10:12;
843
844 u16 minPdRaidLevel_50:4;
845 u16 maxPdRaidLevel_50:12;
846
847 u16 minPdRaidLevel_60:4;
848 u16 maxPdRaidLevel_60:12;
849
850 u16 minPdRaidLevel_1E_RLQ0:4;
851 u16 maxPdRaidLevel_1E_RLQ0:12;
852
853 u16 minPdRaidLevel_1E0_RLQ0:4;
854 u16 maxPdRaidLevel_1E0_RLQ0:12;
855
856 u16 reserved[6];
857 } pdsForRaidLevels;
858
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530859 __le16 maxPds; /*780h */
860 __le16 maxDedHSPs; /*782h */
861 __le16 maxGlobalHSP; /*784h */
862 __le16 ddfSize; /*786h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530863 u8 maxLdsPerArray; /*788h */
864 u8 partitionsInDDF; /*789h */
865 u8 lockKeyBinding; /*78ah */
866 u8 maxPITsPerLd; /*78bh */
867 u8 maxViewsPerLd; /*78ch */
868 u8 maxTargetId; /*78dh */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530869 __le16 maxBvlVdSize; /*78eh */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530870
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530871 __le16 maxConfigurableSSCSize; /*790h */
872 __le16 currentSSCsize; /*792h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530873
874 char expanderFwVersion[12]; /*794h */
875
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530876 __le16 PFKTrialTimeRemaining; /*7A0h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530877
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530878 __le16 cacheMemorySize; /*7A2h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530879
880 struct { /*7A4h */
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530881#if defined(__BIG_ENDIAN_BITFIELD)
adam radford229fe472014-03-10 02:51:56 -0700882 u32 reserved:5;
883 u32 activePassive:2;
884 u32 supportConfigAutoBalance:1;
885 u32 mpio:1;
886 u32 supportDataLDonSSCArray:1;
887 u32 supportPointInTimeProgress:1;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530888 u32 supportUnevenSpans:1;
889 u32 dedicatedHotSparesLimited:1;
890 u32 headlessMode:1;
891 u32 supportEmulatedDrives:1;
892 u32 supportResetNow:1;
893 u32 realTimeScheduler:1;
894 u32 supportSSDPatrolRead:1;
895 u32 supportPerfTuning:1;
896 u32 disableOnlinePFKChange:1;
897 u32 supportJBOD:1;
898 u32 supportBootTimePFKChange:1;
899 u32 supportSetLinkSpeed:1;
900 u32 supportEmergencySpares:1;
901 u32 supportSuspendResumeBGops:1;
902 u32 blockSSDWriteCacheChange:1;
903 u32 supportShieldState:1;
904 u32 supportLdBBMInfo:1;
905 u32 supportLdPIType3:1;
906 u32 supportLdPIType2:1;
907 u32 supportLdPIType1:1;
908 u32 supportPIcontroller:1;
909#else
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530910 u32 supportPIcontroller:1;
911 u32 supportLdPIType1:1;
912 u32 supportLdPIType2:1;
913 u32 supportLdPIType3:1;
914 u32 supportLdBBMInfo:1;
915 u32 supportShieldState:1;
916 u32 blockSSDWriteCacheChange:1;
917 u32 supportSuspendResumeBGops:1;
918 u32 supportEmergencySpares:1;
919 u32 supportSetLinkSpeed:1;
920 u32 supportBootTimePFKChange:1;
921 u32 supportJBOD:1;
922 u32 disableOnlinePFKChange:1;
923 u32 supportPerfTuning:1;
924 u32 supportSSDPatrolRead:1;
925 u32 realTimeScheduler:1;
926
927 u32 supportResetNow:1;
928 u32 supportEmulatedDrives:1;
929 u32 headlessMode:1;
930 u32 dedicatedHotSparesLimited:1;
931
932
933 u32 supportUnevenSpans:1;
adam radford229fe472014-03-10 02:51:56 -0700934 u32 supportPointInTimeProgress:1;
935 u32 supportDataLDonSSCArray:1;
936 u32 mpio:1;
937 u32 supportConfigAutoBalance:1;
938 u32 activePassive:2;
939 u32 reserved:5;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530940#endif
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530941 } adapterOperations2;
942
943 u8 driverVersion[32]; /*7A8h */
944 u8 maxDAPdCountSpinup60; /*7C8h */
945 u8 temperatureROC; /*7C9h */
946 u8 temperatureCtrl; /*7CAh */
947 u8 reserved4; /*7CBh */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530948 __le16 maxConfigurablePds; /*7CCh */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530949
950
951 u8 reserved5[2]; /*0x7CDh */
952
953 /*
954 * HA cluster information
955 */
956 struct {
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530957#if defined(__BIG_ENDIAN_BITFIELD)
958 u32 reserved:26;
959 u32 premiumFeatureMismatch:1;
960 u32 ctrlPropIncompatible:1;
961 u32 fwVersionMismatch:1;
962 u32 hwIncompatible:1;
963 u32 peerIsIncompatible:1;
964 u32 peerIsPresent:1;
965#else
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530966 u32 peerIsPresent:1;
967 u32 peerIsIncompatible:1;
968 u32 hwIncompatible:1;
969 u32 fwVersionMismatch:1;
970 u32 ctrlPropIncompatible:1;
971 u32 premiumFeatureMismatch:1;
972 u32 reserved:26;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530973#endif
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530974 } cluster;
975
976 char clusterId[16]; /*7D4h */
adam radford229fe472014-03-10 02:51:56 -0700977 struct {
978 u8 maxVFsSupported; /*0x7E4*/
979 u8 numVFsEnabled; /*0x7E5*/
980 u8 requestorId; /*0x7E6 0:PF, 1:VF1, 2:VF2*/
981 u8 reserved; /*0x7E7*/
982 } iov;
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530983
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530984 struct {
985#if defined(__BIG_ENDIAN_BITFIELD)
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +0530986 u32 reserved:7;
987 u32 useSeqNumJbodFP:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +0530988 u32 supportExtendedSSCSize:1;
989 u32 supportDiskCacheSettingForSysPDs:1;
990 u32 supportCPLDUpdate:1;
991 u32 supportTTYLogCompression:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +0530992 u32 discardCacheDuringLDDelete:1;
993 u32 supportSecurityonJBOD:1;
994 u32 supportCacheBypassModes:1;
995 u32 supportDisableSESMonitoring:1;
996 u32 supportForceFlash:1;
997 u32 supportNVDRAM:1;
998 u32 supportDrvActivityLEDSetting:1;
999 u32 supportAllowedOpsforDrvRemoval:1;
1000 u32 supportHOQRebuild:1;
1001 u32 supportForceTo512e:1;
1002 u32 supportNVCacheErase:1;
1003 u32 supportDebugQueue:1;
1004 u32 supportSwZone:1;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301005 u32 supportCrashDump:1;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301006 u32 supportMaxExtLDs:1;
1007 u32 supportT10RebuildAssist:1;
1008 u32 supportDisableImmediateIO:1;
1009 u32 supportThermalPollInterval:1;
1010 u32 supportPersonalityChange:2;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301011#else
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301012 u32 supportPersonalityChange:2;
1013 u32 supportThermalPollInterval:1;
1014 u32 supportDisableImmediateIO:1;
1015 u32 supportT10RebuildAssist:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301016 u32 supportMaxExtLDs:1;
1017 u32 supportCrashDump:1;
1018 u32 supportSwZone:1;
1019 u32 supportDebugQueue:1;
1020 u32 supportNVCacheErase:1;
1021 u32 supportForceTo512e:1;
1022 u32 supportHOQRebuild:1;
1023 u32 supportAllowedOpsforDrvRemoval:1;
1024 u32 supportDrvActivityLEDSetting:1;
1025 u32 supportNVDRAM:1;
1026 u32 supportForceFlash:1;
1027 u32 supportDisableSESMonitoring:1;
1028 u32 supportCacheBypassModes:1;
1029 u32 supportSecurityonJBOD:1;
1030 u32 discardCacheDuringLDDelete:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301031 u32 supportTTYLogCompression:1;
1032 u32 supportCPLDUpdate:1;
1033 u32 supportDiskCacheSettingForSysPDs:1;
1034 u32 supportExtendedSSCSize:1;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301035 u32 useSeqNumJbodFP:1;
1036 u32 reserved:7;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301037#endif
1038 } adapterOperations3;
1039
1040 u8 pad[0x800-0x7EC];
Yang, Bo81e403c2009-10-06 14:27:54 -06001041} __packed;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001042
1043/*
1044 * ===============================
1045 * MegaRAID SAS driver definitions
1046 * ===============================
1047 */
1048#define MEGASAS_MAX_PD_CHANNELS 2
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301049#define MEGASAS_MAX_LD_CHANNELS 2
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001050#define MEGASAS_MAX_CHANNELS (MEGASAS_MAX_PD_CHANNELS + \
1051 MEGASAS_MAX_LD_CHANNELS)
1052#define MEGASAS_MAX_DEV_PER_CHANNEL 128
1053#define MEGASAS_DEFAULT_INIT_ID -1
1054#define MEGASAS_MAX_LUN 8
adam radford6bf579a2011-10-08 18:14:33 -07001055#define MEGASAS_DEFAULT_CMD_PER_LUN 256
Yang, Bo81e403c2009-10-06 14:27:54 -06001056#define MEGASAS_MAX_PD (MEGASAS_MAX_PD_CHANNELS * \
1057 MEGASAS_MAX_DEV_PER_CHANNEL)
Yang, Bobdc6fb82009-12-06 08:30:19 -07001058#define MEGASAS_MAX_LD_IDS (MEGASAS_MAX_LD_CHANNELS * \
1059 MEGASAS_MAX_DEV_PER_CHANNEL)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001060
Yang, Bo1fd10682010-10-12 07:18:50 -06001061#define MEGASAS_MAX_SECTORS (2*1024)
adam radford42a8d2b2011-02-24 20:57:09 -08001062#define MEGASAS_MAX_SECTORS_IEEE (2*128)
Sumant Patro658dced2006-10-03 13:09:14 -07001063#define MEGASAS_DBG_LVL 1
1064
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001065#define MEGASAS_FW_BUSY 1
1066
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301067#define VD_EXT_DEBUG 0
1068
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301069
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301070enum MR_SCSI_CMD_TYPE {
1071 READ_WRITE_LDIO = 0,
1072 NON_READ_WRITE_LDIO = 1,
1073 READ_WRITE_SYSPDIO = 2,
1074 NON_READ_WRITE_SYSPDIO = 3,
1075};
1076
bo yangd532dbe2008-03-17 03:36:43 -04001077/* Frame Type */
1078#define IO_FRAME 0
1079#define PTHRU_FRAME 1
1080
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001081/*
1082 * When SCSI mid-layer calls driver's reset routine, driver waits for
1083 * MEGASAS_RESET_WAIT_TIME seconds for all outstanding IO to complete. Note
1084 * that the driver cannot _actually_ abort or reset pending commands. While
1085 * it is waiting for the commands to complete, it prints a diagnostic message
1086 * every MEGASAS_RESET_NOTICE_INTERVAL seconds
1087 */
1088#define MEGASAS_RESET_WAIT_TIME 180
Sumant Patro2a3681e2006-10-03 13:19:21 -07001089#define MEGASAS_INTERNAL_CMD_WAIT_TIME 180
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001090#define MEGASAS_RESET_NOTICE_INTERVAL 5
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001091#define MEGASAS_IOCTL_CMD 0
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001092#define MEGASAS_DEFAULT_CMD_TIMEOUT 90
adam radfordc5daa6a2012-07-17 18:20:03 -07001093#define MEGASAS_THROTTLE_QUEUE_DEPTH 16
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301094#define MEGASAS_BLOCKED_CMD_TIMEOUT 60
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001095/*
1096 * FW reports the maximum of number of commands that it can accept (maximum
1097 * commands that can be outstanding) at any time. The driver must report a
1098 * lower number to the mid layer because it can issue a few internal commands
1099 * itself (E.g, AEN, abort cmd, IOCTLs etc). The number of commands it needs
1100 * is shown below
1101 */
1102#define MEGASAS_INT_CMDS 32
Yang, Bo7bebf5c2009-10-06 14:40:58 -06001103#define MEGASAS_SKINNY_INT_CMDS 5
Sumit.Saxena@avagotech.comae09a6c2015-01-05 20:06:23 +05301104#define MEGASAS_FUSION_INTERNAL_CMDS 5
1105#define MEGASAS_FUSION_IOCTL_CMDS 3
Sumit.Saxena@avagotech.comf26ac3a2015-04-23 16:30:54 +05301106#define MEGASAS_MFI_IOCTL_CMDS 27
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001107
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301108#define MEGASAS_MAX_MSIX_QUEUES 128
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001109/*
1110 * FW can accept both 32 and 64 bit SGLs. We want to allocate 32/64 bit
1111 * SGLs based on the size of dma_addr_t
1112 */
1113#define IS_DMA64 (sizeof(dma_addr_t) == 8)
1114
bo yang39a98552010-09-22 22:36:29 -04001115#define MFI_XSCALE_OMR0_CHANGE_INTERRUPT 0x00000001
1116
1117#define MFI_INTR_FLAG_REPLY_MESSAGE 0x00000001
1118#define MFI_INTR_FLAG_FIRMWARE_STATE_CHANGE 0x00000002
1119#define MFI_G2_OUTBOUND_DOORBELL_CHANGE_INTERRUPT 0x00000004
1120
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001121#define MFI_OB_INTR_STATUS_MASK 0x00000002
bo yang14faea92007-11-09 04:14:00 -05001122#define MFI_POLL_TIMEOUT_SECS 60
adam radford229fe472014-03-10 02:51:56 -07001123#define MEGASAS_SRIOV_HEARTBEAT_INTERVAL_VF (5 * HZ)
1124#define MEGASAS_OCR_SETTLE_TIME_VF (1000 * 30)
1125#define MEGASAS_ROUTINE_WAIT_TIME_VF 300
Sumant Patrof9876f02006-02-03 15:34:35 -08001126#define MFI_REPLY_1078_MESSAGE_INTERRUPT 0x80000000
Yang, Bo6610a6b2008-08-10 12:42:38 -07001127#define MFI_REPLY_GEN2_MESSAGE_INTERRUPT 0x00000001
1128#define MFI_GEN2_ENABLE_INTERRUPT_MASK (0x00000001 | 0x00000004)
Yang, Bo87911122009-10-06 14:31:54 -06001129#define MFI_REPLY_SKINNY_MESSAGE_INTERRUPT 0x40000000
1130#define MFI_SKINNY_ENABLE_INTERRUPT_MASK (0x00000001)
Sumant Patro0e989362006-06-20 15:32:37 -07001131
bo yang39a98552010-09-22 22:36:29 -04001132#define MFI_1068_PCSR_OFFSET 0x84
1133#define MFI_1068_FW_HANDSHAKE_OFFSET 0x64
1134#define MFI_1068_FW_READY 0xDDDD0000
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301135
1136#define MR_MAX_REPLY_QUEUES_OFFSET 0X0000001F
1137#define MR_MAX_REPLY_QUEUES_EXT_OFFSET 0X003FC000
1138#define MR_MAX_REPLY_QUEUES_EXT_OFFSET_SHIFT 14
1139#define MR_MAX_MSIX_REG_ARRAY 16
Sumant Patro0e989362006-06-20 15:32:37 -07001140/*
1141* register set for both 1068 and 1078 controllers
1142* structure extended for 1078 registers
1143*/
Sumant Patrof9876f02006-02-03 15:34:35 -08001144
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001145struct megasas_register_set {
adam radford9c915a82010-12-21 13:34:31 -08001146 u32 doorbell; /*0000h*/
1147 u32 fusion_seq_offset; /*0004h*/
1148 u32 fusion_host_diag; /*0008h*/
1149 u32 reserved_01; /*000Ch*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001150
Sumant Patrof9876f02006-02-03 15:34:35 -08001151 u32 inbound_msg_0; /*0010h*/
1152 u32 inbound_msg_1; /*0014h*/
1153 u32 outbound_msg_0; /*0018h*/
1154 u32 outbound_msg_1; /*001Ch*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001155
Sumant Patrof9876f02006-02-03 15:34:35 -08001156 u32 inbound_doorbell; /*0020h*/
1157 u32 inbound_intr_status; /*0024h*/
1158 u32 inbound_intr_mask; /*0028h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001159
Sumant Patrof9876f02006-02-03 15:34:35 -08001160 u32 outbound_doorbell; /*002Ch*/
1161 u32 outbound_intr_status; /*0030h*/
1162 u32 outbound_intr_mask; /*0034h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001163
Sumant Patrof9876f02006-02-03 15:34:35 -08001164 u32 reserved_1[2]; /*0038h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001165
Sumant Patrof9876f02006-02-03 15:34:35 -08001166 u32 inbound_queue_port; /*0040h*/
1167 u32 outbound_queue_port; /*0044h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001168
adam radford9c915a82010-12-21 13:34:31 -08001169 u32 reserved_2[9]; /*0048h*/
1170 u32 reply_post_host_index; /*006Ch*/
1171 u32 reserved_2_2[12]; /*0070h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001172
Sumant Patrof9876f02006-02-03 15:34:35 -08001173 u32 outbound_doorbell_clear; /*00A0h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001174
Sumant Patrof9876f02006-02-03 15:34:35 -08001175 u32 reserved_3[3]; /*00A4h*/
1176
1177 u32 outbound_scratch_pad ; /*00B0h*/
adam radford9c915a82010-12-21 13:34:31 -08001178 u32 outbound_scratch_pad_2; /*00B4h*/
Sumant Patrof9876f02006-02-03 15:34:35 -08001179
adam radford9c915a82010-12-21 13:34:31 -08001180 u32 reserved_4[2]; /*00B8h*/
Sumant Patrof9876f02006-02-03 15:34:35 -08001181
1182 u32 inbound_low_queue_port ; /*00C0h*/
1183
1184 u32 inbound_high_queue_port ; /*00C4h*/
1185
1186 u32 reserved_5; /*00C8h*/
bo yang39a98552010-09-22 22:36:29 -04001187 u32 res_6[11]; /*CCh*/
1188 u32 host_diag;
1189 u32 seq_offset;
1190 u32 index_registers[807]; /*00CCh*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001191} __attribute__ ((packed));
1192
1193struct megasas_sge32 {
1194
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301195 __le32 phys_addr;
1196 __le32 length;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001197
1198} __attribute__ ((packed));
1199
1200struct megasas_sge64 {
1201
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301202 __le64 phys_addr;
1203 __le32 length;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001204
1205} __attribute__ ((packed));
1206
Yang, Bof4c9a132009-10-06 14:43:28 -06001207struct megasas_sge_skinny {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301208 __le64 phys_addr;
1209 __le32 length;
1210 __le32 flag;
Yang, Bof4c9a132009-10-06 14:43:28 -06001211} __packed;
1212
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001213union megasas_sgl {
1214
1215 struct megasas_sge32 sge32[1];
1216 struct megasas_sge64 sge64[1];
Yang, Bof4c9a132009-10-06 14:43:28 -06001217 struct megasas_sge_skinny sge_skinny[1];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001218
1219} __attribute__ ((packed));
1220
1221struct megasas_header {
1222
1223 u8 cmd; /*00h */
1224 u8 sense_len; /*01h */
1225 u8 cmd_status; /*02h */
1226 u8 scsi_status; /*03h */
1227
1228 u8 target_id; /*04h */
1229 u8 lun; /*05h */
1230 u8 cdb_len; /*06h */
1231 u8 sge_count; /*07h */
1232
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301233 __le32 context; /*08h */
1234 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001235
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301236 __le16 flags; /*10h */
1237 __le16 timeout; /*12h */
1238 __le32 data_xferlen; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001239
1240} __attribute__ ((packed));
1241
1242union megasas_sgl_frame {
1243
1244 struct megasas_sge32 sge32[8];
1245 struct megasas_sge64 sge64[5];
1246
1247} __attribute__ ((packed));
1248
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301249typedef union _MFI_CAPABILITIES {
1250 struct {
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301251#if defined(__BIG_ENDIAN_BITFIELD)
sumit.saxena@avagotech.combd5f9482015-08-31 17:23:31 +05301252 u32 reserved:23;
1253 u32 support_ext_io_size:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301254 u32 support_ext_queue_depth:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301255 u32 security_protocol_cmds_fw:1;
1256 u32 support_core_affinity:1;
Sumit.Saxena@avagotech.comd2552eb2014-09-12 18:57:53 +05301257 u32 support_ndrive_r1_lb:1;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301258 u32 support_max_255lds:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301259 u32 support_fastpath_wb:1;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301260 u32 support_additional_msix:1;
1261 u32 support_fp_remote_lun:1;
1262#else
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301263 u32 support_fp_remote_lun:1;
1264 u32 support_additional_msix:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301265 u32 support_fastpath_wb:1;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301266 u32 support_max_255lds:1;
Sumit.Saxena@avagotech.comd2552eb2014-09-12 18:57:53 +05301267 u32 support_ndrive_r1_lb:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301268 u32 support_core_affinity:1;
1269 u32 security_protocol_cmds_fw:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301270 u32 support_ext_queue_depth:1;
sumit.saxena@avagotech.combd5f9482015-08-31 17:23:31 +05301271 u32 support_ext_io_size:1;
1272 u32 reserved:23;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301273#endif
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301274 } mfi_capabilities;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301275 __le32 reg;
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301276} MFI_CAPABILITIES;
1277
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001278struct megasas_init_frame {
1279
1280 u8 cmd; /*00h */
1281 u8 reserved_0; /*01h */
1282 u8 cmd_status; /*02h */
1283
1284 u8 reserved_1; /*03h */
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301285 MFI_CAPABILITIES driver_operations; /*04h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001286
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301287 __le32 context; /*08h */
1288 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001289
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301290 __le16 flags; /*10h */
1291 __le16 reserved_3; /*12h */
1292 __le32 data_xfer_len; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001293
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301294 __le32 queue_info_new_phys_addr_lo; /*18h */
1295 __le32 queue_info_new_phys_addr_hi; /*1Ch */
1296 __le32 queue_info_old_phys_addr_lo; /*20h */
1297 __le32 queue_info_old_phys_addr_hi; /*24h */
1298 __le32 reserved_4[2]; /*28h */
1299 __le32 system_info_lo; /*30h */
1300 __le32 system_info_hi; /*34h */
1301 __le32 reserved_5[2]; /*38h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001302
1303} __attribute__ ((packed));
1304
1305struct megasas_init_queue_info {
1306
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301307 __le32 init_flags; /*00h */
1308 __le32 reply_queue_entries; /*04h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001309
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301310 __le32 reply_queue_start_phys_addr_lo; /*08h */
1311 __le32 reply_queue_start_phys_addr_hi; /*0Ch */
1312 __le32 producer_index_phys_addr_lo; /*10h */
1313 __le32 producer_index_phys_addr_hi; /*14h */
1314 __le32 consumer_index_phys_addr_lo; /*18h */
1315 __le32 consumer_index_phys_addr_hi; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001316
1317} __attribute__ ((packed));
1318
1319struct megasas_io_frame {
1320
1321 u8 cmd; /*00h */
1322 u8 sense_len; /*01h */
1323 u8 cmd_status; /*02h */
1324 u8 scsi_status; /*03h */
1325
1326 u8 target_id; /*04h */
1327 u8 access_byte; /*05h */
1328 u8 reserved_0; /*06h */
1329 u8 sge_count; /*07h */
1330
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301331 __le32 context; /*08h */
1332 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001333
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301334 __le16 flags; /*10h */
1335 __le16 timeout; /*12h */
1336 __le32 lba_count; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001337
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301338 __le32 sense_buf_phys_addr_lo; /*18h */
1339 __le32 sense_buf_phys_addr_hi; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001340
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301341 __le32 start_lba_lo; /*20h */
1342 __le32 start_lba_hi; /*24h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001343
1344 union megasas_sgl sgl; /*28h */
1345
1346} __attribute__ ((packed));
1347
1348struct megasas_pthru_frame {
1349
1350 u8 cmd; /*00h */
1351 u8 sense_len; /*01h */
1352 u8 cmd_status; /*02h */
1353 u8 scsi_status; /*03h */
1354
1355 u8 target_id; /*04h */
1356 u8 lun; /*05h */
1357 u8 cdb_len; /*06h */
1358 u8 sge_count; /*07h */
1359
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301360 __le32 context; /*08h */
1361 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001362
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301363 __le16 flags; /*10h */
1364 __le16 timeout; /*12h */
1365 __le32 data_xfer_len; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001366
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301367 __le32 sense_buf_phys_addr_lo; /*18h */
1368 __le32 sense_buf_phys_addr_hi; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001369
1370 u8 cdb[16]; /*20h */
1371 union megasas_sgl sgl; /*30h */
1372
1373} __attribute__ ((packed));
1374
1375struct megasas_dcmd_frame {
1376
1377 u8 cmd; /*00h */
1378 u8 reserved_0; /*01h */
1379 u8 cmd_status; /*02h */
1380 u8 reserved_1[4]; /*03h */
1381 u8 sge_count; /*07h */
1382
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301383 __le32 context; /*08h */
1384 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001385
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301386 __le16 flags; /*10h */
1387 __le16 timeout; /*12h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001388
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301389 __le32 data_xfer_len; /*14h */
1390 __le32 opcode; /*18h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001391
1392 union { /*1Ch */
1393 u8 b[12];
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301394 __le16 s[6];
1395 __le32 w[3];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001396 } mbox;
1397
1398 union megasas_sgl sgl; /*28h */
1399
1400} __attribute__ ((packed));
1401
1402struct megasas_abort_frame {
1403
1404 u8 cmd; /*00h */
1405 u8 reserved_0; /*01h */
1406 u8 cmd_status; /*02h */
1407
1408 u8 reserved_1; /*03h */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301409 __le32 reserved_2; /*04h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001410
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301411 __le32 context; /*08h */
1412 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001413
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301414 __le16 flags; /*10h */
1415 __le16 reserved_3; /*12h */
1416 __le32 reserved_4; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001417
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301418 __le32 abort_context; /*18h */
1419 __le32 pad_1; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001420
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301421 __le32 abort_mfi_phys_addr_lo; /*20h */
1422 __le32 abort_mfi_phys_addr_hi; /*24h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001423
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301424 __le32 reserved_5[6]; /*28h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001425
1426} __attribute__ ((packed));
1427
1428struct megasas_smp_frame {
1429
1430 u8 cmd; /*00h */
1431 u8 reserved_1; /*01h */
1432 u8 cmd_status; /*02h */
1433 u8 connection_status; /*03h */
1434
1435 u8 reserved_2[3]; /*04h */
1436 u8 sge_count; /*07h */
1437
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301438 __le32 context; /*08h */
1439 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001440
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301441 __le16 flags; /*10h */
1442 __le16 timeout; /*12h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001443
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301444 __le32 data_xfer_len; /*14h */
1445 __le64 sas_addr; /*18h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001446
1447 union {
1448 struct megasas_sge32 sge32[2]; /* [0]: resp [1]: req */
1449 struct megasas_sge64 sge64[2]; /* [0]: resp [1]: req */
1450 } sgl;
1451
1452} __attribute__ ((packed));
1453
1454struct megasas_stp_frame {
1455
1456 u8 cmd; /*00h */
1457 u8 reserved_1; /*01h */
1458 u8 cmd_status; /*02h */
1459 u8 reserved_2; /*03h */
1460
1461 u8 target_id; /*04h */
1462 u8 reserved_3[2]; /*05h */
1463 u8 sge_count; /*07h */
1464
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301465 __le32 context; /*08h */
1466 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001467
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301468 __le16 flags; /*10h */
1469 __le16 timeout; /*12h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001470
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301471 __le32 data_xfer_len; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001472
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301473 __le16 fis[10]; /*18h */
1474 __le32 stp_flags;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001475
1476 union {
1477 struct megasas_sge32 sge32[2]; /* [0]: resp [1]: data */
1478 struct megasas_sge64 sge64[2]; /* [0]: resp [1]: data */
1479 } sgl;
1480
1481} __attribute__ ((packed));
1482
1483union megasas_frame {
1484
1485 struct megasas_header hdr;
1486 struct megasas_init_frame init;
1487 struct megasas_io_frame io;
1488 struct megasas_pthru_frame pthru;
1489 struct megasas_dcmd_frame dcmd;
1490 struct megasas_abort_frame abort;
1491 struct megasas_smp_frame smp;
1492 struct megasas_stp_frame stp;
1493
1494 u8 raw_bytes[64];
1495};
1496
1497struct megasas_cmd;
1498
1499union megasas_evt_class_locale {
1500
1501 struct {
Sumit.Saxena@lsi.combe263742014-02-12 23:37:46 +05301502#ifndef __BIG_ENDIAN_BITFIELD
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001503 u16 locale;
1504 u8 reserved;
1505 s8 class;
Sumit.Saxena@lsi.combe263742014-02-12 23:37:46 +05301506#else
1507 s8 class;
1508 u8 reserved;
1509 u16 locale;
1510#endif
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001511 } __attribute__ ((packed)) members;
1512
1513 u32 word;
1514
1515} __attribute__ ((packed));
1516
1517struct megasas_evt_log_info {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301518 __le32 newest_seq_num;
1519 __le32 oldest_seq_num;
1520 __le32 clear_seq_num;
1521 __le32 shutdown_seq_num;
1522 __le32 boot_seq_num;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001523
1524} __attribute__ ((packed));
1525
1526struct megasas_progress {
1527
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301528 __le16 progress;
1529 __le16 elapsed_seconds;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001530
1531} __attribute__ ((packed));
1532
1533struct megasas_evtarg_ld {
1534
1535 u16 target_id;
1536 u8 ld_index;
1537 u8 reserved;
1538
1539} __attribute__ ((packed));
1540
1541struct megasas_evtarg_pd {
1542 u16 device_id;
1543 u8 encl_index;
1544 u8 slot_number;
1545
1546} __attribute__ ((packed));
1547
1548struct megasas_evt_detail {
1549
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301550 __le32 seq_num;
1551 __le32 time_stamp;
1552 __le32 code;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001553 union megasas_evt_class_locale cl;
1554 u8 arg_type;
1555 u8 reserved1[15];
1556
1557 union {
1558 struct {
1559 struct megasas_evtarg_pd pd;
1560 u8 cdb_length;
1561 u8 sense_length;
1562 u8 reserved[2];
1563 u8 cdb[16];
1564 u8 sense[64];
1565 } __attribute__ ((packed)) cdbSense;
1566
1567 struct megasas_evtarg_ld ld;
1568
1569 struct {
1570 struct megasas_evtarg_ld ld;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301571 __le64 count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001572 } __attribute__ ((packed)) ld_count;
1573
1574 struct {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301575 __le64 lba;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001576 struct megasas_evtarg_ld ld;
1577 } __attribute__ ((packed)) ld_lba;
1578
1579 struct {
1580 struct megasas_evtarg_ld ld;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301581 __le32 prevOwner;
1582 __le32 newOwner;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001583 } __attribute__ ((packed)) ld_owner;
1584
1585 struct {
1586 u64 ld_lba;
1587 u64 pd_lba;
1588 struct megasas_evtarg_ld ld;
1589 struct megasas_evtarg_pd pd;
1590 } __attribute__ ((packed)) ld_lba_pd_lba;
1591
1592 struct {
1593 struct megasas_evtarg_ld ld;
1594 struct megasas_progress prog;
1595 } __attribute__ ((packed)) ld_prog;
1596
1597 struct {
1598 struct megasas_evtarg_ld ld;
1599 u32 prev_state;
1600 u32 new_state;
1601 } __attribute__ ((packed)) ld_state;
1602
1603 struct {
1604 u64 strip;
1605 struct megasas_evtarg_ld ld;
1606 } __attribute__ ((packed)) ld_strip;
1607
1608 struct megasas_evtarg_pd pd;
1609
1610 struct {
1611 struct megasas_evtarg_pd pd;
1612 u32 err;
1613 } __attribute__ ((packed)) pd_err;
1614
1615 struct {
1616 u64 lba;
1617 struct megasas_evtarg_pd pd;
1618 } __attribute__ ((packed)) pd_lba;
1619
1620 struct {
1621 u64 lba;
1622 struct megasas_evtarg_pd pd;
1623 struct megasas_evtarg_ld ld;
1624 } __attribute__ ((packed)) pd_lba_ld;
1625
1626 struct {
1627 struct megasas_evtarg_pd pd;
1628 struct megasas_progress prog;
1629 } __attribute__ ((packed)) pd_prog;
1630
1631 struct {
1632 struct megasas_evtarg_pd pd;
1633 u32 prevState;
1634 u32 newState;
1635 } __attribute__ ((packed)) pd_state;
1636
1637 struct {
1638 u16 vendorId;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301639 __le16 deviceId;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001640 u16 subVendorId;
1641 u16 subDeviceId;
1642 } __attribute__ ((packed)) pci;
1643
1644 u32 rate;
1645 char str[96];
1646
1647 struct {
1648 u32 rtc;
1649 u32 elapsedSeconds;
1650 } __attribute__ ((packed)) time;
1651
1652 struct {
1653 u32 ecar;
1654 u32 elog;
1655 char str[64];
1656 } __attribute__ ((packed)) ecc;
1657
1658 u8 b[96];
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301659 __le16 s[48];
1660 __le32 w[24];
1661 __le64 d[12];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001662 } args;
1663
1664 char description[128];
1665
1666} __attribute__ ((packed));
1667
Yang, Bo7e8a75f2009-10-06 14:50:17 -06001668struct megasas_aen_event {
Xiaotian Fengc1d390d82012-12-04 19:33:54 +08001669 struct delayed_work hotplug_work;
Yang, Bo7e8a75f2009-10-06 14:50:17 -06001670 struct megasas_instance *instance;
1671};
1672
adam radfordc8e858f2011-10-08 18:15:13 -07001673struct megasas_irq_context {
1674 struct megasas_instance *instance;
1675 u32 MSIxIndex;
1676};
1677
Sumit.Saxena@avagotech.com5765c5b2015-04-23 16:32:09 +05301678struct MR_DRV_SYSTEM_INFO {
1679 u8 infoVersion;
1680 u8 systemIdLength;
1681 u16 reserved0;
1682 u8 systemId[64];
1683 u8 reserved[1980];
1684};
1685
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001686struct megasas_instance {
1687
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301688 __le32 *producer;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001689 dma_addr_t producer_h;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301690 __le32 *consumer;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001691 dma_addr_t consumer_h;
Sumit.Saxena@avagotech.com5765c5b2015-04-23 16:32:09 +05301692 struct MR_DRV_SYSTEM_INFO *system_info_buf;
1693 dma_addr_t system_info_h;
adam radford229fe472014-03-10 02:51:56 -07001694 struct MR_LD_VF_AFFILIATION *vf_affiliation;
1695 dma_addr_t vf_affiliation_h;
1696 struct MR_LD_VF_AFFILIATION_111 *vf_affiliation_111;
1697 dma_addr_t vf_affiliation_111_h;
1698 struct MR_CTRL_HB_HOST_MEM *hb_host_mem;
1699 dma_addr_t hb_host_mem_h;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001700
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301701 __le32 *reply_queue;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001702 dma_addr_t reply_queue_h;
1703
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301704 u32 *crash_dump_buf;
1705 dma_addr_t crash_dump_h;
1706 void *crash_buf[MAX_CRASH_DUMP_SIZE];
1707 u32 crash_buf_pages;
1708 unsigned int fw_crash_buffer_size;
1709 unsigned int fw_crash_state;
1710 unsigned int fw_crash_buffer_offset;
1711 u32 drv_buf_index;
1712 u32 drv_buf_alloc;
1713 u32 crash_dump_fw_support;
1714 u32 crash_dump_drv_support;
1715 u32 crash_dump_app_support;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301716 u32 secure_jbod_support;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301717 bool use_seqnum_jbod_fp; /* Added for PD sequence */
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301718 spinlock_t crashdump_lock;
1719
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001720 struct megasas_register_set __iomem *reg_set;
Christoph Hellwig8a232bb2015-04-23 16:32:39 +05301721 u32 __iomem *reply_post_host_index_addr[MR_MAX_MSIX_REG_ARRAY];
Yang, Bo81e403c2009-10-06 14:27:54 -06001722 struct megasas_pd_list pd_list[MEGASAS_MAX_PD];
Sumit.Saxena@lsi.com999ece02013-10-18 12:50:37 +05301723 struct megasas_pd_list local_pd_list[MEGASAS_MAX_PD];
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301724 u8 ld_ids[MEGASAS_MAX_LD_IDS];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001725 s8 init_id;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001726
1727 u16 max_num_sge;
1728 u16 max_fw_cmds;
adam radford9c915a82010-12-21 13:34:31 -08001729 u16 max_mfi_cmds;
Sumit.Saxena@avagotech.comae09a6c2015-01-05 20:06:23 +05301730 u16 max_scsi_cmds;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001731 u32 max_sectors_per_req;
Yang, Bo7e8a75f2009-10-06 14:50:17 -06001732 struct megasas_aen_event *ev;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001733
1734 struct megasas_cmd **cmd_list;
1735 struct list_head cmd_pool;
bo yang39a98552010-09-22 22:36:29 -04001736 /* used to sync fire the cmd to fw */
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301737 spinlock_t mfi_pool_lock;
bo yang39a98552010-09-22 22:36:29 -04001738 /* used to sync fire the cmd to fw */
1739 spinlock_t hba_lock;
bo yang7343eb62007-11-09 04:35:44 -05001740 /* used to synch producer, consumer ptrs in dpc */
1741 spinlock_t completion_lock;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001742 struct dma_pool *frame_dma_pool;
1743 struct dma_pool *sense_dma_pool;
1744
1745 struct megasas_evt_detail *evt_detail;
1746 dma_addr_t evt_detail_h;
1747 struct megasas_cmd *aen_cmd;
Matthias Kaehlckee5a69e22007-10-27 09:48:46 +02001748 struct mutex aen_mutex;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001749 struct semaphore ioctl_sem;
1750
1751 struct Scsi_Host *host;
1752
1753 wait_queue_head_t int_cmd_wait_q;
1754 wait_queue_head_t abort_cmd_wait_q;
1755
1756 struct pci_dev *pdev;
1757 u32 unique_id;
bo yang39a98552010-09-22 22:36:29 -04001758 u32 fw_support_ieee;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001759
Sumant Patroe4a082c2006-05-30 12:03:37 -07001760 atomic_t fw_outstanding;
bo yang39a98552010-09-22 22:36:29 -04001761 atomic_t fw_reset_no_pci_access;
Sumant Patro1341c932006-01-25 12:02:40 -08001762
1763 struct megasas_instance_template *instancet;
Sumant Patro5d018ad2006-10-03 13:13:18 -07001764 struct tasklet_struct isr_tasklet;
bo yang39a98552010-09-22 22:36:29 -04001765 struct work_struct work_init;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301766 struct work_struct crash_init;
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001767
1768 u8 flag;
Yang, Boc3518832009-10-06 14:18:02 -06001769 u8 unload;
Yang, Bof4c9a132009-10-06 14:43:28 -06001770 u8 flag_ieee;
bo yang39a98552010-09-22 22:36:29 -04001771 u8 issuepend_done;
1772 u8 disableOnlineCtrlReset;
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301773 u8 UnevenSpanSupport;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301774
1775 u8 supportmax256vd;
1776 u16 fw_supported_vd_count;
1777 u16 fw_supported_pd_count;
1778
1779 u16 drv_supported_vd_count;
1780 u16 drv_supported_pd_count;
1781
bo yang39a98552010-09-22 22:36:29 -04001782 u8 adprecovery;
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001783 unsigned long last_time;
bo yang39a98552010-09-22 22:36:29 -04001784 u32 mfiStatus;
1785 u32 last_seq_num;
bo yangad84db22007-11-09 04:40:16 -05001786
bo yang39a98552010-09-22 22:36:29 -04001787 struct list_head internal_reset_pending_q;
adam radford80d9da92010-12-21 10:17:40 -08001788
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001789 /* Ptr to hba specific information */
adam radford9c915a82010-12-21 13:34:31 -08001790 void *ctrl_context;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301791 u32 ctrl_context_pages;
1792 struct megasas_ctrl_info *ctrl_info;
adam radfordc8e858f2011-10-08 18:15:13 -07001793 unsigned int msix_vectors;
1794 struct msix_entry msixentry[MEGASAS_MAX_MSIX_QUEUES];
1795 struct megasas_irq_context irq_context[MEGASAS_MAX_MSIX_QUEUES];
adam radford9c915a82010-12-21 13:34:31 -08001796 u64 map_id;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301797 u64 pd_seq_map_id;
adam radford9c915a82010-12-21 13:34:31 -08001798 struct megasas_cmd *map_update_cmd;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301799 struct megasas_cmd *jbod_seq_cmd;
adam radfordb6d5d882010-12-14 18:56:07 -08001800 unsigned long bar;
adam radford9c915a82010-12-21 13:34:31 -08001801 long reset_flags;
1802 struct mutex reset_mutex;
adam radford229fe472014-03-10 02:51:56 -07001803 struct timer_list sriov_heartbeat_timer;
1804 char skip_heartbeat_timer_del;
1805 u8 requestorId;
adam radford229fe472014-03-10 02:51:56 -07001806 char PlasmaFW111;
1807 char mpio;
Sumit.Saxena@avagotech.comae09a6c2015-01-05 20:06:23 +05301808 u16 throttlequeuedepth;
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301809 u8 mask_interrupts;
sumit.saxena@avagotech.combd5f9482015-08-31 17:23:31 +05301810 u16 max_chain_frame_sz;
Sumit.Saxena@lsi.com404a8a12013-05-22 12:35:33 +05301811 u8 is_imr;
Sumit.Saxena@avagotech.com5765c5b2015-04-23 16:32:09 +05301812 bool dev_handle;
bo yang39a98552010-09-22 22:36:29 -04001813};
adam radford229fe472014-03-10 02:51:56 -07001814struct MR_LD_VF_MAP {
1815 u32 size;
1816 union MR_LD_REF ref;
1817 u8 ldVfCount;
1818 u8 reserved[6];
1819 u8 policy[1];
1820};
1821
1822struct MR_LD_VF_AFFILIATION {
1823 u32 size;
1824 u8 ldCount;
1825 u8 vfCount;
1826 u8 thisVf;
1827 u8 reserved[9];
1828 struct MR_LD_VF_MAP map[1];
1829};
1830
1831/* Plasma 1.11 FW backward compatibility structures */
1832#define IOV_111_OFFSET 0x7CE
1833#define MAX_VIRTUAL_FUNCTIONS 8
Adam Radford4cbfea82014-07-09 15:17:56 -07001834#define MR_LD_ACCESS_HIDDEN 15
adam radford229fe472014-03-10 02:51:56 -07001835
1836struct IOV_111 {
1837 u8 maxVFsSupported;
1838 u8 numVFsEnabled;
1839 u8 requestorId;
1840 u8 reserved[5];
1841};
1842
1843struct MR_LD_VF_MAP_111 {
1844 u8 targetId;
1845 u8 reserved[3];
1846 u8 policy[MAX_VIRTUAL_FUNCTIONS];
1847};
1848
1849struct MR_LD_VF_AFFILIATION_111 {
1850 u8 vdCount;
1851 u8 vfCount;
1852 u8 thisVf;
1853 u8 reserved[5];
1854 struct MR_LD_VF_MAP_111 map[MAX_LOGICAL_DRIVES];
1855};
1856
1857struct MR_CTRL_HB_HOST_MEM {
1858 struct {
1859 u32 fwCounter; /* Firmware heart beat counter */
1860 struct {
1861 u32 debugmode:1; /* 1=Firmware is in debug mode.
1862 Heart beat will not be updated. */
1863 u32 reserved:31;
1864 } debug;
1865 u32 reserved_fw[6];
1866 u32 driverCounter; /* Driver heart beat counter. 0x20 */
1867 u32 reserved_driver[7];
1868 } HB;
1869 u8 pad[0x400-0x40];
1870};
bo yang39a98552010-09-22 22:36:29 -04001871
1872enum {
1873 MEGASAS_HBA_OPERATIONAL = 0,
1874 MEGASAS_ADPRESET_SM_INFAULT = 1,
1875 MEGASAS_ADPRESET_SM_FW_RESET_SUCCESS = 2,
1876 MEGASAS_ADPRESET_SM_OPERATIONAL = 3,
1877 MEGASAS_HW_CRITICAL_ERROR = 4,
adam radford229fe472014-03-10 02:51:56 -07001878 MEGASAS_ADPRESET_SM_POLLING = 5,
bo yang39a98552010-09-22 22:36:29 -04001879 MEGASAS_ADPRESET_INPROG_SIGN = 0xDEADDEAD,
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001880};
1881
Yang, Bo0c79e682009-10-06 14:47:35 -06001882struct megasas_instance_template {
1883 void (*fire_cmd)(struct megasas_instance *, dma_addr_t, \
1884 u32, struct megasas_register_set __iomem *);
1885
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301886 void (*enable_intr)(struct megasas_instance *);
1887 void (*disable_intr)(struct megasas_instance *);
Yang, Bo0c79e682009-10-06 14:47:35 -06001888
1889 int (*clear_intr)(struct megasas_register_set __iomem *);
1890
1891 u32 (*read_fw_status_reg)(struct megasas_register_set __iomem *);
bo yang39a98552010-09-22 22:36:29 -04001892 int (*adp_reset)(struct megasas_instance *, \
1893 struct megasas_register_set __iomem *);
1894 int (*check_reset)(struct megasas_instance *, \
1895 struct megasas_register_set __iomem *);
adam radfordcd50ba82010-12-21 10:23:23 -08001896 irqreturn_t (*service_isr)(int irq, void *devp);
1897 void (*tasklet)(unsigned long);
1898 u32 (*init_adapter)(struct megasas_instance *);
1899 u32 (*build_and_issue_cmd) (struct megasas_instance *,
1900 struct scsi_cmnd *);
1901 void (*issue_dcmd) (struct megasas_instance *instance,
1902 struct megasas_cmd *cmd);
Yang, Bo0c79e682009-10-06 14:47:35 -06001903};
1904
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001905#define MEGASAS_IS_LOGICAL(scp) \
1906 (scp->device->channel < MEGASAS_MAX_PD_CHANNELS) ? 0 : 1
1907
Sumit.Saxena@avagotech.com4a5c8142015-04-23 16:30:39 +05301908#define MEGASAS_DEV_INDEX(scp) \
1909 (((scp->device->channel % 2) * MEGASAS_MAX_DEV_PER_CHANNEL) + \
1910 scp->device->id)
1911
1912#define MEGASAS_PD_INDEX(scp) \
1913 ((scp->device->channel * MEGASAS_MAX_DEV_PER_CHANNEL) + \
1914 scp->device->id)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001915
1916struct megasas_cmd {
1917
1918 union megasas_frame *frame;
1919 dma_addr_t frame_phys_addr;
1920 u8 *sense;
1921 dma_addr_t sense_phys_addr;
1922
1923 u32 index;
1924 u8 sync_cmd;
Sumit.Saxena@avagotech.com2be2a982015-05-06 19:01:02 +05301925 u8 cmd_status_drv;
bo yang39a98552010-09-22 22:36:29 -04001926 u8 abort_aen;
1927 u8 retry_for_fw_reset;
1928
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001929
1930 struct list_head list;
1931 struct scsi_cmnd *scmd;
Sumit.Saxena@avagotech.com4026e9a2015-04-23 16:31:24 +05301932 u8 flags;
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301933
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001934 struct megasas_instance *instance;
adam radford9c915a82010-12-21 13:34:31 -08001935 union {
1936 struct {
1937 u16 smid;
1938 u16 resvd;
1939 } context;
1940 u32 frame_count;
1941 };
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001942};
1943
1944#define MAX_MGMT_ADAPTERS 1024
1945#define MAX_IOCTL_SGE 16
1946
1947struct megasas_iocpacket {
1948
1949 u16 host_no;
1950 u16 __pad1;
1951 u32 sgl_off;
1952 u32 sge_count;
1953 u32 sense_off;
1954 u32 sense_len;
1955 union {
1956 u8 raw[128];
1957 struct megasas_header hdr;
1958 } frame;
1959
1960 struct iovec sgl[MAX_IOCTL_SGE];
1961
1962} __attribute__ ((packed));
1963
1964struct megasas_aen {
1965 u16 host_no;
1966 u16 __pad1;
1967 u32 seq_num;
1968 u32 class_locale_word;
1969} __attribute__ ((packed));
1970
1971#ifdef CONFIG_COMPAT
1972struct compat_megasas_iocpacket {
1973 u16 host_no;
1974 u16 __pad1;
1975 u32 sgl_off;
1976 u32 sge_count;
1977 u32 sense_off;
1978 u32 sense_len;
1979 union {
1980 u8 raw[128];
1981 struct megasas_header hdr;
1982 } frame;
1983 struct compat_iovec sgl[MAX_IOCTL_SGE];
1984} __attribute__ ((packed));
1985
Sumant Patro0e989362006-06-20 15:32:37 -07001986#define MEGASAS_IOC_FIRMWARE32 _IOWR('M', 1, struct compat_megasas_iocpacket)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001987#endif
1988
Sumant Patrocb59aa62006-01-25 11:53:25 -08001989#define MEGASAS_IOC_FIRMWARE _IOWR('M', 1, struct megasas_iocpacket)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001990#define MEGASAS_IOC_GET_AEN _IOW('M', 3, struct megasas_aen)
1991
1992struct megasas_mgmt_info {
1993
1994 u16 count;
1995 struct megasas_instance *instance[MAX_MGMT_ADAPTERS];
1996 int max_index;
1997};
1998
adam radford21c9e162013-09-06 15:27:14 -07001999u8
2000MR_BuildRaidContext(struct megasas_instance *instance,
2001 struct IO_REQUEST_INFO *io_info,
2002 struct RAID_CONTEXT *pRAID_Context,
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302003 struct MR_DRV_RAID_MAP_ALL *map, u8 **raidLUN);
2004u8 MR_TargetIdToLdGet(u32 ldTgtId, struct MR_DRV_RAID_MAP_ALL *map);
2005struct MR_LD_RAID *MR_LdRaidGet(u32 ld, struct MR_DRV_RAID_MAP_ALL *map);
2006u16 MR_ArPdGet(u32 ar, u32 arm, struct MR_DRV_RAID_MAP_ALL *map);
2007u16 MR_LdSpanArrayGet(u32 ld, u32 span, struct MR_DRV_RAID_MAP_ALL *map);
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302008__le16 MR_PdDevHandleGet(u32 pd, struct MR_DRV_RAID_MAP_ALL *map);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302009u16 MR_GetLDTgtId(u32 ld, struct MR_DRV_RAID_MAP_ALL *map);
adam radford21c9e162013-09-06 15:27:14 -07002010
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302011__le16 get_updated_dev_handle(struct megasas_instance *instance,
Sumit.Saxena@avagotech.comd2552eb2014-09-12 18:57:53 +05302012 struct LD_LOAD_BALANCE_INFO *lbInfo, struct IO_REQUEST_INFO *in_info);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302013void mr_update_load_balance_params(struct MR_DRV_RAID_MAP_ALL *map,
2014 struct LD_LOAD_BALANCE_INFO *lbInfo);
Sumit.Saxena@avagotech.comd009b572014-11-17 15:24:13 +05302015int megasas_get_ctrl_info(struct megasas_instance *instance);
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05302016/* PD sequence */
2017int
2018megasas_sync_pd_seq_num(struct megasas_instance *instance, bool pend);
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05302019int megasas_set_crash_dump_params(struct megasas_instance *instance,
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302020 u8 crash_buf_state);
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05302021void megasas_free_host_crash_buffer(struct megasas_instance *instance);
2022void megasas_fusion_crash_dump_wq(struct work_struct *work);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302023
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05302024void megasas_return_cmd_fusion(struct megasas_instance *instance,
2025 struct megasas_cmd_fusion *cmd);
2026int megasas_issue_blocked_cmd(struct megasas_instance *instance,
2027 struct megasas_cmd *cmd, int timeout);
2028void __megasas_return_cmd(struct megasas_instance *instance,
2029 struct megasas_cmd *cmd);
2030
2031void megasas_return_mfi_mpt_pthr(struct megasas_instance *instance,
2032 struct megasas_cmd *cmd_mfi, struct megasas_cmd_fusion *cmd_fusion);
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05302033int megasas_cmd_type(struct scsi_cmnd *cmd);
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05302034void megasas_setup_jbod_map(struct megasas_instance *instance);
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05302035
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002036#endif /*LSI_MEGARAID_SAS_H */