blob: 647ea67d0b1d0b0155fd27415981f927597e1fe7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070038#include "i915_gem_gtt.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070039#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070040#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010041#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020042#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020043#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010044#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070045#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020046#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010047#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
Daniel Vetter34882292014-06-20 10:36:06 +020056#define DRIVER_DATE "20140620"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Jesse Barnes317c35d2008-08-25 15:11:06 -070058enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020059 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070060 PIPE_A = 0,
61 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020063 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070065};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080066#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070067
Paulo Zanonia5c961d2012-10-24 15:59:34 -020068enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020072 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020074};
75#define transcoder_name(t) ((t) + 'A')
76
Jesse Barnes80824002009-09-10 15:28:06 -070077enum plane {
78 PLANE_A = 0,
79 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070081};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080082#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080083
Damien Lespiaud615a162014-03-03 17:31:48 +000084#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030085
Eugeni Dodonov2b139522012-03-29 12:32:22 -030086enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
Chon Ming Leea09cadd2014-04-09 13:28:14 +030096#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +080097
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
Paulo Zanonib97186f2013-05-03 12:15:36 -0300108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300118 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300130 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200131 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300132 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300133 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300134
135 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300136};
137
138#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
139#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
140 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300141#define POWER_DOMAIN_TRANSCODER(tran) \
142 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
143 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300144
Egbert Eich1d843f92013-02-25 12:06:49 -0500145enum hpd_pin {
146 HPD_NONE = 0,
147 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
148 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
149 HPD_CRT,
150 HPD_SDVO_B,
151 HPD_SDVO_C,
152 HPD_PORT_B,
153 HPD_PORT_C,
154 HPD_PORT_D,
155 HPD_NUM_PINS
156};
157
Chris Wilson2a2d5482012-12-03 11:49:06 +0000158#define I915_GEM_GPU_DOMAINS \
159 (I915_GEM_DOMAIN_RENDER | \
160 I915_GEM_DOMAIN_SAMPLER | \
161 I915_GEM_DOMAIN_COMMAND | \
162 I915_GEM_DOMAIN_INSTRUCTION | \
163 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700164
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700165#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000166#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800167
Damien Lespiaud79b8142014-05-13 23:32:23 +0100168#define for_each_crtc(dev, crtc) \
169 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
170
Damien Lespiaud063ae42014-05-13 23:32:21 +0100171#define for_each_intel_crtc(dev, intel_crtc) \
172 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
173
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200174#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
175 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
176 if ((intel_encoder)->base.crtc == (__crtc))
177
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800178#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
179 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
180 if ((intel_connector)->base.encoder == (__encoder))
181
Daniel Vettere7b903d2013-06-05 13:34:14 +0200182struct drm_i915_private;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100183struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200184
Daniel Vettere2b78262013-06-07 23:10:03 +0200185enum intel_dpll_id {
186 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
187 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300188 DPLL_ID_PCH_PLL_A = 0,
189 DPLL_ID_PCH_PLL_B = 1,
190 DPLL_ID_WRPLL1 = 0,
191 DPLL_ID_WRPLL2 = 1,
Daniel Vettere2b78262013-06-07 23:10:03 +0200192};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100193#define I915_NUM_PLLS 2
194
Daniel Vetter53589012013-06-05 13:34:16 +0200195struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200196 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200197 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200198 uint32_t fp0;
199 uint32_t fp1;
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300200 uint32_t wrpll;
Daniel Vetter53589012013-06-05 13:34:16 +0200201};
202
Daniel Vetter46edb022013-06-05 13:34:12 +0200203struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 int refcount; /* count of number of CRTCs sharing this PLL */
205 int active; /* count of number of active CRTCs (i.e. DPMS on) */
206 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200207 const char *name;
208 /* should match the index in the dev_priv->shared_dplls array */
209 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200210 struct intel_dpll_hw_state hw_state;
Daniel Vetter96f61282014-06-25 22:01:58 +0300211 /* The mode_set hook is optional and should be used together with the
212 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200213 void (*mode_set)(struct drm_i915_private *dev_priv,
214 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200215 void (*enable)(struct drm_i915_private *dev_priv,
216 struct intel_shared_dpll *pll);
217 void (*disable)(struct drm_i915_private *dev_priv,
218 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200219 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
220 struct intel_shared_dpll *pll,
221 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100224/* Used by dp and fdi links */
225struct intel_link_m_n {
226 uint32_t tu;
227 uint32_t gmch_m;
228 uint32_t gmch_n;
229 uint32_t link_m;
230 uint32_t link_n;
231};
232
233void intel_link_compute_m_n(int bpp, int nlanes,
234 int pixel_clock, int link_clock,
235 struct intel_link_m_n *m_n);
236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237/* Interface history:
238 *
239 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100240 * 1.2: Add Power Management
241 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100242 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000243 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000244 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
245 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 */
247#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000248#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249#define DRIVER_PATCHLEVEL 0
250
Chris Wilson23bc5982010-09-29 16:10:57 +0100251#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100252#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700253
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700254struct opregion_header;
255struct opregion_acpi;
256struct opregion_swsci;
257struct opregion_asle;
258
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100259struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700260 struct opregion_header __iomem *header;
261 struct opregion_acpi __iomem *acpi;
262 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300263 u32 swsci_gbda_sub_functions;
264 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700265 struct opregion_asle __iomem *asle;
266 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000267 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200268 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100269};
Chris Wilson44834a62010-08-19 16:09:23 +0100270#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100271
Chris Wilson6ef3d422010-08-04 20:26:07 +0100272struct intel_overlay;
273struct intel_overlay_error_state;
274
Dave Airlie7c1c2872008-11-28 14:22:24 +1000275struct drm_i915_master_private {
276 drm_local_map_t *sarea;
277 struct _drm_i915_sarea *sarea_priv;
278};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800279#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300280#define I915_MAX_NUM_FENCES 32
281/* 32 fences + sign bit for FENCE_REG_NONE */
282#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800283
284struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200285 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000286 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100287 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800288};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000289
yakui_zhao9b9d1722009-05-31 17:17:17 +0800290struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100291 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800292 u8 dvo_port;
293 u8 slave_addr;
294 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100295 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400296 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800297};
298
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000299struct intel_display_error_state;
300
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700301struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200302 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800303 struct timeval time;
304
Mika Kuoppalacb383002014-02-25 17:11:25 +0200305 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200306 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200307 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200308
Ben Widawsky585b0282014-01-30 00:19:37 -0800309 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700310 u32 eir;
311 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700312 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700313 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000314 u32 derrmr;
315 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800316 u32 error; /* gen6+ */
317 u32 err_int; /* gen7 */
318 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800319 u32 gac_eco;
320 u32 gam_ecochk;
321 u32 gab_ctl;
322 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800323 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800324 u64 fence[I915_MAX_NUM_FENCES];
325 struct intel_overlay_error_state *overlay;
326 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700327 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800328
Chris Wilson52d39a22012-02-15 11:25:37 +0000329 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000330 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800331 /* Software tracked state */
332 bool waiting;
333 int hangcheck_score;
334 enum intel_ring_hangcheck_action hangcheck_action;
335 int num_requests;
336
337 /* our own tracking of ring head and tail */
338 u32 cpu_ring_head;
339 u32 cpu_ring_tail;
340
341 u32 semaphore_seqno[I915_NUM_RINGS - 1];
342
343 /* Register state */
344 u32 tail;
345 u32 head;
346 u32 ctl;
347 u32 hws;
348 u32 ipeir;
349 u32 ipehr;
350 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800351 u32 bbstate;
352 u32 instpm;
353 u32 instps;
354 u32 seqno;
355 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000356 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800357 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700358 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800359 u32 rc_psmi; /* sleep state */
360 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
361
Chris Wilson52d39a22012-02-15 11:25:37 +0000362 struct drm_i915_error_object {
363 int page_count;
364 u32 gtt_offset;
365 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200366 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800367
Chris Wilson52d39a22012-02-15 11:25:37 +0000368 struct drm_i915_error_request {
369 long jiffies;
370 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000371 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000372 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800373
374 struct {
375 u32 gfx_mode;
376 union {
377 u64 pdp[4];
378 u32 pp_dir_base;
379 };
380 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200381
382 pid_t pid;
383 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000384 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000385 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000386 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000387 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100388 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000389 u32 gtt_offset;
390 u32 read_domains;
391 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200392 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000393 s32 pinned:2;
394 u32 tiling:2;
395 u32 dirty:1;
396 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100397 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100398 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100399 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700400 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800401
Ben Widawsky95f53012013-07-31 17:00:15 -0700402 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700403};
404
Jani Nikula7bd688c2013-11-08 16:48:56 +0200405struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100406struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800407struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100408struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200409struct intel_limit;
410struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100411
Jesse Barnese70236a2009-09-21 10:42:27 -0700412struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400413 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200414 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700415 void (*disable_fbc)(struct drm_device *dev);
416 int (*get_display_clock_speed)(struct drm_device *dev);
417 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200418 /**
419 * find_dpll() - Find the best values for the PLL
420 * @limit: limits for the PLL
421 * @crtc: current CRTC
422 * @target: target frequency in kHz
423 * @refclk: reference clock frequency in kHz
424 * @match_clock: if provided, @best_clock P divider must
425 * match the P divider from @match_clock
426 * used for LVDS downclocking
427 * @best_clock: best PLL values found
428 *
429 * Returns true on success, false on failure.
430 */
431 bool (*find_dpll)(const struct intel_limit *limit,
432 struct drm_crtc *crtc,
433 int target, int refclk,
434 struct dpll *match_clock,
435 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300436 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300437 void (*update_sprite_wm)(struct drm_plane *plane,
438 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300439 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300440 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200441 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100442 /* Returns the active state of the crtc, and if the crtc is active,
443 * fills out the pipe-config with the hw state. */
444 bool (*get_pipe_config)(struct intel_crtc *,
445 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800446 void (*get_plane_config)(struct intel_crtc *,
447 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700448 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700449 int x, int y,
450 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200451 void (*crtc_enable)(struct drm_crtc *crtc);
452 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100453 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800454 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300455 struct drm_crtc *crtc,
456 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700457 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700458 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700459 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
460 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700461 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100462 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700463 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200464 void (*update_primary_plane)(struct drm_crtc *crtc,
465 struct drm_framebuffer *fb,
466 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100467 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700468 /* clock updates for mode set */
469 /* cursor updates */
470 /* render clock increase/decrease */
471 /* display clock increase/decrease */
472 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200473
474 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200475 uint32_t (*get_backlight)(struct intel_connector *connector);
476 void (*set_backlight)(struct intel_connector *connector,
477 uint32_t level);
478 void (*disable_backlight)(struct intel_connector *connector);
479 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700480};
481
Chris Wilson907b28c2013-07-19 20:36:52 +0100482struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530483 void (*force_wake_get)(struct drm_i915_private *dev_priv,
484 int fw_engine);
485 void (*force_wake_put)(struct drm_i915_private *dev_priv,
486 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700487
488 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
489 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
492
493 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
494 uint8_t val, bool trace);
495 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
496 uint16_t val, bool trace);
497 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
498 uint32_t val, bool trace);
499 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
500 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300501};
502
Chris Wilson907b28c2013-07-19 20:36:52 +0100503struct intel_uncore {
504 spinlock_t lock; /** lock is also taken in irq contexts. */
505
506 struct intel_uncore_funcs funcs;
507
508 unsigned fifo_count;
509 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100510
Deepak S940aece2013-11-23 14:55:43 +0530511 unsigned fw_rendercount;
512 unsigned fw_mediacount;
513
Chris Wilson82326442014-03-05 12:00:39 +0000514 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100515};
516
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100517#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
518 func(is_mobile) sep \
519 func(is_i85x) sep \
520 func(is_i915g) sep \
521 func(is_i945gm) sep \
522 func(is_g33) sep \
523 func(need_gfx_hws) sep \
524 func(is_g4x) sep \
525 func(is_pineview) sep \
526 func(is_broadwater) sep \
527 func(is_crestline) sep \
528 func(is_ivybridge) sep \
529 func(is_valleyview) sep \
530 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700531 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100532 func(has_fbc) sep \
533 func(has_pipe_cxsr) sep \
534 func(has_hotplug) sep \
535 func(cursor_needs_physical) sep \
536 func(has_overlay) sep \
537 func(overlay_needs_physical) sep \
538 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100539 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100540 func(has_ddi) sep \
541 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200542
Damien Lespiaua587f772013-04-22 18:40:38 +0100543#define DEFINE_FLAG(name) u8 name:1
544#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200545
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500546struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200547 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700548 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000549 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000550 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700551 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100552 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200553 /* Register offsets for the various display pipes and transcoders */
554 int pipe_offsets[I915_MAX_TRANSCODERS];
555 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200556 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300557 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500558};
559
Damien Lespiaua587f772013-04-22 18:40:38 +0100560#undef DEFINE_FLAG
561#undef SEP_SEMICOLON
562
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800563enum i915_cache_level {
564 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100565 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
566 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
567 caches, eg sampler/render caches, and the
568 large Last-Level-Cache. LLC is coherent with
569 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100570 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800571};
572
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300573struct i915_ctx_hang_stats {
574 /* This context had batch pending when hang was declared */
575 unsigned batch_pending;
576
577 /* This context had batch active when hang was declared */
578 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300579
580 /* Time when this context was last blamed for a GPU reset */
581 unsigned long guilty_ts;
582
583 /* This context is banned to submit more work */
584 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300585};
Ben Widawsky40521052012-06-04 14:42:43 -0700586
587/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100588#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100589/**
590 * struct intel_context - as the name implies, represents a context.
591 * @ref: reference count.
592 * @user_handle: userspace tracking identity for this context.
593 * @remap_slice: l3 row remapping information.
594 * @file_priv: filp associated with this context (NULL for global default
595 * context).
596 * @hang_stats: information about the role of this context in possible GPU
597 * hangs.
598 * @vm: virtual memory space used by this context.
599 * @legacy_hw_ctx: render context backing object and whether it is correctly
600 * initialized (legacy ring submission mechanism only).
601 * @link: link in the global list of contexts.
602 *
603 * Contexts are memory images used by the hardware to store copies of their
604 * internal state.
605 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100606struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300607 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100608 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700609 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700610 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300611 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800612 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700613
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100614 struct {
615 struct drm_i915_gem_object *rcs_state;
616 bool initialized;
617 } legacy_hw_ctx;
618
Ben Widawskya33afea2013-09-17 21:12:45 -0700619 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700620};
621
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700622struct i915_fbc {
623 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700624 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700625 unsigned int fb_id;
626 enum plane plane;
627 int y;
628
Ben Widawskyc4213882014-06-19 12:06:10 -0700629 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700630 struct drm_mm_node *compressed_llb;
631
632 struct intel_fbc_work {
633 struct delayed_work work;
634 struct drm_crtc *crtc;
635 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700636 } *fbc_work;
637
Chris Wilson29ebf902013-07-27 17:23:55 +0100638 enum no_fbc_reason {
639 FBC_OK, /* FBC is enabled */
640 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700641 FBC_NO_OUTPUT, /* no outputs enabled to compress */
642 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
643 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
644 FBC_MODE_TOO_LARGE, /* mode too large for compression */
645 FBC_BAD_PLANE, /* fbc not supported on plane */
646 FBC_NOT_TILED, /* buffer not tiled */
647 FBC_MULTIPLE_PIPES, /* more than one pipe active */
648 FBC_MODULE_PARAM,
649 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
650 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800651};
652
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530653struct i915_drrs {
654 struct intel_connector *connector;
655};
656
Rodrigo Vivia031d702013-10-03 16:15:06 -0300657struct i915_psr {
658 bool sink_support;
659 bool source_ok;
Rodrigo Vivi6118efe2014-05-23 13:45:51 -0700660 bool setup_done;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700661 bool enabled;
662 bool active;
663 struct delayed_work work;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300664};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700665
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800666enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300667 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800668 PCH_IBX, /* Ibexpeak PCH */
669 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300670 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700671 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800672};
673
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200674enum intel_sbi_destination {
675 SBI_ICLK,
676 SBI_MPHY,
677};
678
Jesse Barnesb690e962010-07-19 13:53:12 -0700679#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700680#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100681#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700682
Dave Airlie8be48d92010-03-30 05:34:14 +0000683struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100684struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000685
Daniel Vetterc2b91522012-02-14 22:37:19 +0100686struct intel_gmbus {
687 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000688 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100689 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100690 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100691 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100692 struct drm_i915_private *dev_priv;
693};
694
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100695struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000696 u8 saveLBB;
697 u32 saveDSPACNTR;
698 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000699 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000700 u32 savePIPEACONF;
701 u32 savePIPEBCONF;
702 u32 savePIPEASRC;
703 u32 savePIPEBSRC;
704 u32 saveFPA0;
705 u32 saveFPA1;
706 u32 saveDPLL_A;
707 u32 saveDPLL_A_MD;
708 u32 saveHTOTAL_A;
709 u32 saveHBLANK_A;
710 u32 saveHSYNC_A;
711 u32 saveVTOTAL_A;
712 u32 saveVBLANK_A;
713 u32 saveVSYNC_A;
714 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000715 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800716 u32 saveTRANS_HTOTAL_A;
717 u32 saveTRANS_HBLANK_A;
718 u32 saveTRANS_HSYNC_A;
719 u32 saveTRANS_VTOTAL_A;
720 u32 saveTRANS_VBLANK_A;
721 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000722 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000723 u32 saveDSPASTRIDE;
724 u32 saveDSPASIZE;
725 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700726 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000727 u32 saveDSPASURF;
728 u32 saveDSPATILEOFF;
729 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700730 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000731 u32 saveBLC_PWM_CTL;
732 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200733 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800734 u32 saveBLC_CPU_PWM_CTL;
735 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000736 u32 saveFPB0;
737 u32 saveFPB1;
738 u32 saveDPLL_B;
739 u32 saveDPLL_B_MD;
740 u32 saveHTOTAL_B;
741 u32 saveHBLANK_B;
742 u32 saveHSYNC_B;
743 u32 saveVTOTAL_B;
744 u32 saveVBLANK_B;
745 u32 saveVSYNC_B;
746 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000747 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800748 u32 saveTRANS_HTOTAL_B;
749 u32 saveTRANS_HBLANK_B;
750 u32 saveTRANS_HSYNC_B;
751 u32 saveTRANS_VTOTAL_B;
752 u32 saveTRANS_VBLANK_B;
753 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000754 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000755 u32 saveDSPBSTRIDE;
756 u32 saveDSPBSIZE;
757 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700758 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000759 u32 saveDSPBSURF;
760 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700761 u32 saveVGA0;
762 u32 saveVGA1;
763 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000764 u32 saveVGACNTRL;
765 u32 saveADPA;
766 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700767 u32 savePP_ON_DELAYS;
768 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000769 u32 saveDVOA;
770 u32 saveDVOB;
771 u32 saveDVOC;
772 u32 savePP_ON;
773 u32 savePP_OFF;
774 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700775 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000776 u32 savePFIT_CONTROL;
777 u32 save_palette_a[256];
778 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000779 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000780 u32 saveIER;
781 u32 saveIIR;
782 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800783 u32 saveDEIER;
784 u32 saveDEIMR;
785 u32 saveGTIER;
786 u32 saveGTIMR;
787 u32 saveFDI_RXA_IMR;
788 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800789 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800790 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000791 u32 saveSWF0[16];
792 u32 saveSWF1[16];
793 u32 saveSWF2[3];
794 u8 saveMSR;
795 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800796 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000797 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000798 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000799 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000800 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200801 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000802 u32 saveCURACNTR;
803 u32 saveCURAPOS;
804 u32 saveCURABASE;
805 u32 saveCURBCNTR;
806 u32 saveCURBPOS;
807 u32 saveCURBBASE;
808 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 u32 saveDP_B;
810 u32 saveDP_C;
811 u32 saveDP_D;
812 u32 savePIPEA_GMCH_DATA_M;
813 u32 savePIPEB_GMCH_DATA_M;
814 u32 savePIPEA_GMCH_DATA_N;
815 u32 savePIPEB_GMCH_DATA_N;
816 u32 savePIPEA_DP_LINK_M;
817 u32 savePIPEB_DP_LINK_M;
818 u32 savePIPEA_DP_LINK_N;
819 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800820 u32 saveFDI_RXA_CTL;
821 u32 saveFDI_TXA_CTL;
822 u32 saveFDI_RXB_CTL;
823 u32 saveFDI_TXB_CTL;
824 u32 savePFA_CTL_1;
825 u32 savePFB_CTL_1;
826 u32 savePFA_WIN_SZ;
827 u32 savePFB_WIN_SZ;
828 u32 savePFA_WIN_POS;
829 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000830 u32 savePCH_DREF_CONTROL;
831 u32 saveDISP_ARB_CTL;
832 u32 savePIPEA_DATA_M1;
833 u32 savePIPEA_DATA_N1;
834 u32 savePIPEA_LINK_M1;
835 u32 savePIPEA_LINK_N1;
836 u32 savePIPEB_DATA_M1;
837 u32 savePIPEB_DATA_N1;
838 u32 savePIPEB_LINK_M1;
839 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000840 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400841 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100842};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100843
Imre Deakddeea5b2014-05-05 15:19:56 +0300844struct vlv_s0ix_state {
845 /* GAM */
846 u32 wr_watermark;
847 u32 gfx_prio_ctrl;
848 u32 arb_mode;
849 u32 gfx_pend_tlb0;
850 u32 gfx_pend_tlb1;
851 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
852 u32 media_max_req_count;
853 u32 gfx_max_req_count;
854 u32 render_hwsp;
855 u32 ecochk;
856 u32 bsd_hwsp;
857 u32 blt_hwsp;
858 u32 tlb_rd_addr;
859
860 /* MBC */
861 u32 g3dctl;
862 u32 gsckgctl;
863 u32 mbctl;
864
865 /* GCP */
866 u32 ucgctl1;
867 u32 ucgctl3;
868 u32 rcgctl1;
869 u32 rcgctl2;
870 u32 rstctl;
871 u32 misccpctl;
872
873 /* GPM */
874 u32 gfxpause;
875 u32 rpdeuhwtc;
876 u32 rpdeuc;
877 u32 ecobus;
878 u32 pwrdwnupctl;
879 u32 rp_down_timeout;
880 u32 rp_deucsw;
881 u32 rcubmabdtmr;
882 u32 rcedata;
883 u32 spare2gh;
884
885 /* Display 1 CZ domain */
886 u32 gt_imr;
887 u32 gt_ier;
888 u32 pm_imr;
889 u32 pm_ier;
890 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
891
892 /* GT SA CZ domain */
893 u32 tilectl;
894 u32 gt_fifoctl;
895 u32 gtlc_wake_ctrl;
896 u32 gtlc_survive;
897 u32 pmwgicz;
898
899 /* Display 2 CZ domain */
900 u32 gu_ctl0;
901 u32 gu_ctl1;
902 u32 clock_gate_dis2;
903};
904
Deepak S31685c22014-07-03 17:33:01 -0400905struct intel_rps_ei_calc {
906 u32 cz_ts_ei;
907 u32 render_ei_c0;
908 u32 media_ei_c0;
909};
910
Daniel Vetterc85aa882012-11-02 19:55:03 +0100911struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200912 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100913 struct work_struct work;
914 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200915
Ben Widawskyb39fb292014-03-19 18:31:11 -0700916 /* Frequencies are stored in potentially platform dependent multiples.
917 * In other words, *_freq needs to be multiplied by X to be interesting.
918 * Soft limits are those which are used for the dynamic reclocking done
919 * by the driver (raise frequencies under heavy loads, and lower for
920 * lighter loads). Hard limits are those imposed by the hardware.
921 *
922 * A distinction is made for overclocking, which is never enabled by
923 * default, and is considered to be above the hard limit if it's
924 * possible at all.
925 */
926 u8 cur_freq; /* Current frequency (cached, may not == HW) */
927 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
928 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
929 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
930 u8 min_freq; /* AKA RPn. Minimum frequency */
931 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
932 u8 rp1_freq; /* "less than" RP0 power/freqency */
933 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700934
Deepak S31685c22014-07-03 17:33:01 -0400935 u32 ei_interrupt_count;
936
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100937 int last_adj;
938 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
939
Chris Wilsonc0951f02013-10-10 21:58:50 +0100940 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700941 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700942
943 /*
944 * Protects RPS/RC6 register access and PCU communication.
945 * Must be taken after struct_mutex if nested.
946 */
947 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100948};
949
Daniel Vetter1a240d42012-11-29 22:18:51 +0100950/* defined intel_pm.c */
951extern spinlock_t mchdev_lock;
952
Daniel Vetterc85aa882012-11-02 19:55:03 +0100953struct intel_ilk_power_mgmt {
954 u8 cur_delay;
955 u8 min_delay;
956 u8 max_delay;
957 u8 fmax;
958 u8 fstart;
959
960 u64 last_count1;
961 unsigned long last_time1;
962 unsigned long chipset_power;
963 u64 last_count2;
964 struct timespec last_time2;
965 unsigned long gfx_power;
966 u8 corr;
967
968 int c_m;
969 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100970
971 struct drm_i915_gem_object *pwrctx;
972 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100973};
974
Imre Deakc6cb5822014-03-04 19:22:55 +0200975struct drm_i915_private;
976struct i915_power_well;
977
978struct i915_power_well_ops {
979 /*
980 * Synchronize the well's hw state to match the current sw state, for
981 * example enable/disable it based on the current refcount. Called
982 * during driver init and resume time, possibly after first calling
983 * the enable/disable handlers.
984 */
985 void (*sync_hw)(struct drm_i915_private *dev_priv,
986 struct i915_power_well *power_well);
987 /*
988 * Enable the well and resources that depend on it (for example
989 * interrupts located on the well). Called after the 0->1 refcount
990 * transition.
991 */
992 void (*enable)(struct drm_i915_private *dev_priv,
993 struct i915_power_well *power_well);
994 /*
995 * Disable the well and resources that depend on it. Called after
996 * the 1->0 refcount transition.
997 */
998 void (*disable)(struct drm_i915_private *dev_priv,
999 struct i915_power_well *power_well);
1000 /* Returns the hw enabled state. */
1001 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1002 struct i915_power_well *power_well);
1003};
1004
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001005/* Power well structure for haswell */
1006struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001007 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001008 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001009 /* power well enable/disable usage count */
1010 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001011 /* cached hw enabled state */
1012 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001013 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001014 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001015 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001016};
1017
Imre Deak83c00f52013-10-25 17:36:47 +03001018struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001019 /*
1020 * Power wells needed for initialization at driver init and suspend
1021 * time are on. They are kept on until after the first modeset.
1022 */
1023 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001024 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001025 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001026
Imre Deak83c00f52013-10-25 17:36:47 +03001027 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001028 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001029 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001030};
1031
Daniel Vetter231f42a2012-11-02 19:55:05 +01001032struct i915_dri1_state {
1033 unsigned allow_batchbuffer : 1;
1034 u32 __iomem *gfx_hws_cpu_addr;
1035
1036 unsigned int cpp;
1037 int back_offset;
1038 int front_offset;
1039 int current_page;
1040 int page_flipping;
1041
1042 uint32_t counter;
1043};
1044
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001045struct i915_ums_state {
1046 /**
1047 * Flag if the X Server, and thus DRM, is not currently in
1048 * control of the device.
1049 *
1050 * This is set between LeaveVT and EnterVT. It needs to be
1051 * replaced with a semaphore. It also needs to be
1052 * transitioned away from for kernel modesetting.
1053 */
1054 int mm_suspended;
1055};
1056
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001057#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001058struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001059 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001060 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001061 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001062};
1063
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001064struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001065 /** Memory allocator for GTT stolen memory */
1066 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001067 /** List of all objects in gtt_space. Used to restore gtt
1068 * mappings on resume */
1069 struct list_head bound_list;
1070 /**
1071 * List of objects which are not bound to the GTT (thus
1072 * are idle and not used by the GPU) but still have
1073 * (presumably uncached) pages still attached.
1074 */
1075 struct list_head unbound_list;
1076
1077 /** Usable portion of the GTT for GEM */
1078 unsigned long stolen_base; /* limited to low memory (32-bit) */
1079
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001080 /** PPGTT used for aliasing the PPGTT with the GTT */
1081 struct i915_hw_ppgtt *aliasing_ppgtt;
1082
Chris Wilson2cfcd322014-05-20 08:28:43 +01001083 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001084 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001085 bool shrinker_no_lock_stealing;
1086
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001087 /** LRU list of objects with fence regs on them. */
1088 struct list_head fence_list;
1089
1090 /**
1091 * We leave the user IRQ off as much as possible,
1092 * but this means that requests will finish and never
1093 * be retired once the system goes idle. Set a timer to
1094 * fire periodically while the ring is running. When it
1095 * fires, go retire requests.
1096 */
1097 struct delayed_work retire_work;
1098
1099 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001100 * When we detect an idle GPU, we want to turn on
1101 * powersaving features. So once we see that there
1102 * are no more requests outstanding and no more
1103 * arrive within a small period of time, we fire
1104 * off the idle_work.
1105 */
1106 struct delayed_work idle_work;
1107
1108 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001109 * Are we in a non-interruptible section of code like
1110 * modesetting?
1111 */
1112 bool interruptible;
1113
Chris Wilsonf62a0072014-02-21 17:55:39 +00001114 /**
1115 * Is the GPU currently considered idle, or busy executing userspace
1116 * requests? Whilst idle, we attempt to power down the hardware and
1117 * display clocks. In order to reduce the effect on performance, there
1118 * is a slight delay before we do so.
1119 */
1120 bool busy;
1121
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001122 /* the indicator for dispatch video commands on two BSD rings */
1123 int bsd_ring_dispatch_index;
1124
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001125 /** Bit 6 swizzling required for X tiling */
1126 uint32_t bit_6_swizzle_x;
1127 /** Bit 6 swizzling required for Y tiling */
1128 uint32_t bit_6_swizzle_y;
1129
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001130 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001131 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001132 size_t object_memory;
1133 u32 object_count;
1134};
1135
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001136struct drm_i915_error_state_buf {
1137 unsigned bytes;
1138 unsigned size;
1139 int err;
1140 u8 *buf;
1141 loff_t start;
1142 loff_t pos;
1143};
1144
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001145struct i915_error_state_file_priv {
1146 struct drm_device *dev;
1147 struct drm_i915_error_state *error;
1148};
1149
Daniel Vetter99584db2012-11-14 17:14:04 +01001150struct i915_gpu_error {
1151 /* For hangcheck timer */
1152#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1153#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001154 /* Hang gpu twice in this window and your context gets banned */
1155#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1156
Daniel Vetter99584db2012-11-14 17:14:04 +01001157 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001158
1159 /* For reset and error_state handling. */
1160 spinlock_t lock;
1161 /* Protected by the above dev->gpu_error.lock. */
1162 struct drm_i915_error_state *first_error;
1163 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001164
Chris Wilson094f9a52013-09-25 17:34:55 +01001165
1166 unsigned long missed_irq_rings;
1167
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001168 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001169 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001170 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001171 * This is a counter which gets incremented when reset is triggered,
1172 * and again when reset has been handled. So odd values (lowest bit set)
1173 * means that reset is in progress and even values that
1174 * (reset_counter >> 1):th reset was successfully completed.
1175 *
1176 * If reset is not completed succesfully, the I915_WEDGE bit is
1177 * set meaning that hardware is terminally sour and there is no
1178 * recovery. All waiters on the reset_queue will be woken when
1179 * that happens.
1180 *
1181 * This counter is used by the wait_seqno code to notice that reset
1182 * event happened and it needs to restart the entire ioctl (since most
1183 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001184 *
1185 * This is important for lock-free wait paths, where no contended lock
1186 * naturally enforces the correct ordering between the bail-out of the
1187 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001188 */
1189 atomic_t reset_counter;
1190
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001191#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001192#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001193
1194 /**
1195 * Waitqueue to signal when the reset has completed. Used by clients
1196 * that wait for dev_priv->mm.wedged to settle.
1197 */
1198 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001199
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001200 /* Userspace knobs for gpu hang simulation;
1201 * combines both a ring mask, and extra flags
1202 */
1203 u32 stop_rings;
1204#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1205#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001206
1207 /* For missed irq/seqno simulation. */
1208 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001209};
1210
Zhang Ruib8efb172013-02-05 15:41:53 +08001211enum modeset_restore {
1212 MODESET_ON_LID_OPEN,
1213 MODESET_DONE,
1214 MODESET_SUSPENDED,
1215};
1216
Paulo Zanoni6acab152013-09-12 17:06:24 -03001217struct ddi_vbt_port_info {
1218 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001219
1220 uint8_t supports_dvi:1;
1221 uint8_t supports_hdmi:1;
1222 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001223};
1224
Pradeep Bhat83a72802014-03-28 10:14:57 +05301225enum drrs_support_type {
1226 DRRS_NOT_SUPPORTED = 0,
1227 STATIC_DRRS_SUPPORT = 1,
1228 SEAMLESS_DRRS_SUPPORT = 2
1229};
1230
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001231struct intel_vbt_data {
1232 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1233 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1234
1235 /* Feature bits */
1236 unsigned int int_tv_support:1;
1237 unsigned int lvds_dither:1;
1238 unsigned int lvds_vbt:1;
1239 unsigned int int_crt_support:1;
1240 unsigned int lvds_use_ssc:1;
1241 unsigned int display_clock_mode:1;
1242 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301243 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001244 int lvds_ssc_freq;
1245 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1246
Pradeep Bhat83a72802014-03-28 10:14:57 +05301247 enum drrs_support_type drrs_type;
1248
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001249 /* eDP */
1250 int edp_rate;
1251 int edp_lanes;
1252 int edp_preemphasis;
1253 int edp_vswing;
1254 bool edp_initialized;
1255 bool edp_support;
1256 int edp_bpp;
1257 struct edp_power_seq edp_pps;
1258
Jani Nikulaf00076d2013-12-14 20:38:29 -02001259 struct {
1260 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001261 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001262 bool active_low_pwm;
1263 } backlight;
1264
Shobhit Kumard17c5442013-08-27 15:12:25 +03001265 /* MIPI DSI */
1266 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301267 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001268 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301269 struct mipi_config *config;
1270 struct mipi_pps_data *pps;
1271 u8 seq_version;
1272 u32 size;
1273 u8 *data;
1274 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001275 } dsi;
1276
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001277 int crt_ddc_pin;
1278
1279 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001280 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001281
1282 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001283};
1284
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001285enum intel_ddb_partitioning {
1286 INTEL_DDB_PART_1_2,
1287 INTEL_DDB_PART_5_6, /* IVB+ */
1288};
1289
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001290struct intel_wm_level {
1291 bool enable;
1292 uint32_t pri_val;
1293 uint32_t spr_val;
1294 uint32_t cur_val;
1295 uint32_t fbc_val;
1296};
1297
Imre Deak820c1982013-12-17 14:46:36 +02001298struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001299 uint32_t wm_pipe[3];
1300 uint32_t wm_lp[3];
1301 uint32_t wm_lp_spr[3];
1302 uint32_t wm_linetime[3];
1303 bool enable_fbc_wm;
1304 enum intel_ddb_partitioning partitioning;
1305};
1306
Paulo Zanonic67a4702013-08-19 13:18:09 -03001307/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001308 * This struct helps tracking the state needed for runtime PM, which puts the
1309 * device in PCI D3 state. Notice that when this happens, nothing on the
1310 * graphics device works, even register access, so we don't get interrupts nor
1311 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001312 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001313 * Every piece of our code that needs to actually touch the hardware needs to
1314 * either call intel_runtime_pm_get or call intel_display_power_get with the
1315 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001316 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001317 * Our driver uses the autosuspend delay feature, which means we'll only really
1318 * suspend if we stay with zero refcount for a certain amount of time. The
1319 * default value is currently very conservative (see intel_init_runtime_pm), but
1320 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001321 *
1322 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1323 * goes back to false exactly before we reenable the IRQs. We use this variable
1324 * to check if someone is trying to enable/disable IRQs while they're supposed
1325 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001326 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001327 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001328 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001329 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001330struct i915_runtime_pm {
1331 bool suspended;
1332 bool irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001333};
1334
Daniel Vetter926321d2013-10-16 13:30:34 +02001335enum intel_pipe_crc_source {
1336 INTEL_PIPE_CRC_SOURCE_NONE,
1337 INTEL_PIPE_CRC_SOURCE_PLANE1,
1338 INTEL_PIPE_CRC_SOURCE_PLANE2,
1339 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001340 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001341 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1342 INTEL_PIPE_CRC_SOURCE_TV,
1343 INTEL_PIPE_CRC_SOURCE_DP_B,
1344 INTEL_PIPE_CRC_SOURCE_DP_C,
1345 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001346 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001347 INTEL_PIPE_CRC_SOURCE_MAX,
1348};
1349
Shuang He8bf1e9f2013-10-15 18:55:27 +01001350struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001351 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001352 uint32_t crc[5];
1353};
1354
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001355#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001356struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001357 spinlock_t lock;
1358 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001359 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001360 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001361 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001362 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001363};
1364
Daniel Vetterf99d7062014-06-19 16:01:59 +02001365struct i915_frontbuffer_tracking {
1366 struct mutex lock;
1367
1368 /*
1369 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1370 * scheduled flips.
1371 */
1372 unsigned busy_bits;
1373 unsigned flip_bits;
1374};
1375
Jani Nikula77fec552014-03-31 14:27:22 +03001376struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001377 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001378 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001379
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001380 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001381
1382 int relative_constants_mode;
1383
1384 void __iomem *regs;
1385
Chris Wilson907b28c2013-07-19 20:36:52 +01001386 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001387
1388 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1389
Daniel Vetter28c70f12012-12-01 13:53:45 +01001390
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001391 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1392 * controller on different i2c buses. */
1393 struct mutex gmbus_mutex;
1394
1395 /**
1396 * Base address of the gmbus and gpio block.
1397 */
1398 uint32_t gpio_mmio_base;
1399
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301400 /* MMIO base address for MIPI regs */
1401 uint32_t mipi_mmio_base;
1402
Daniel Vetter28c70f12012-12-01 13:53:45 +01001403 wait_queue_head_t gmbus_wait_queue;
1404
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001405 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001406 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001407 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001408 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001409
1410 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001411 struct resource mch_res;
1412
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001413 /* protects the irq masks */
1414 spinlock_t irq_lock;
1415
Sourab Gupta84c33a62014-06-02 16:47:17 +05301416 /* protects the mmio flip data */
1417 spinlock_t mmio_flip_lock;
1418
Imre Deakf8b79e52014-03-04 19:23:07 +02001419 bool display_irqs_enabled;
1420
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001421 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1422 struct pm_qos_request pm_qos;
1423
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001424 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001425 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001426
1427 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001428 union {
1429 u32 irq_mask;
1430 u32 de_irq_mask[I915_MAX_PIPES];
1431 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001432 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001433 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301434 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001435 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001436
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001437 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001438 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001439 struct {
1440 unsigned long hpd_last_jiffies;
1441 int hpd_cnt;
1442 enum {
1443 HPD_ENABLED = 0,
1444 HPD_DISABLED = 1,
1445 HPD_MARK_DISABLED = 2
1446 } hpd_mark;
1447 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001448 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001449 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001450
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001451 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301452 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001453 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001454 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001455
1456 /* overlay */
1457 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001458
Jani Nikula58c68772013-11-08 16:48:54 +02001459 /* backlight registers and fields in struct intel_panel */
1460 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001461
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001462 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001463 bool no_aux_handshake;
1464
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001465 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1466 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1467 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1468
1469 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001470 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001471
Daniel Vetter645416f2013-09-02 16:22:25 +02001472 /**
1473 * wq - Driver workqueue for GEM.
1474 *
1475 * NOTE: Work items scheduled here are not allowed to grab any modeset
1476 * locks, for otherwise the flushing done in the pageflip code will
1477 * result in deadlocks.
1478 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001479 struct workqueue_struct *wq;
1480
1481 /* Display functions */
1482 struct drm_i915_display_funcs display;
1483
1484 /* PCH chipset type */
1485 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001486 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001487
1488 unsigned long quirks;
1489
Zhang Ruib8efb172013-02-05 15:41:53 +08001490 enum modeset_restore modeset_restore;
1491 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001492
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001493 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001494 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001495
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001496 struct i915_gem_mm mm;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001497#if defined(CONFIG_MMU_NOTIFIER)
1498 DECLARE_HASHTABLE(mmu_notifiers, 7);
1499#endif
Daniel Vetter87813422012-05-02 11:49:32 +02001500
Daniel Vetter87813422012-05-02 11:49:32 +02001501 /* Kernel Modesetting */
1502
yakui_zhao9b9d1722009-05-31 17:17:17 +08001503 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001504
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001505 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1506 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001507 wait_queue_head_t pending_flip_queue;
1508
Daniel Vetterc4597872013-10-21 21:04:07 +02001509#ifdef CONFIG_DEBUG_FS
1510 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1511#endif
1512
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001513 int num_shared_dpll;
1514 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001515 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001516
Jesse Barnes652c3932009-08-17 13:31:43 -07001517 /* Reclocking support */
1518 bool render_reclock_avail;
1519 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001520 /* indicates the reduced downclock for LVDS*/
1521 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001522
1523 struct i915_frontbuffer_tracking fb_tracking;
1524
Jesse Barnes652c3932009-08-17 13:31:43 -07001525 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001526
Zhenyu Wangc48044112009-12-17 14:48:43 +08001527 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001528
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001529 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001530
Ben Widawsky59124502013-07-04 11:02:05 -07001531 /* Cannot be determined by PCIID. You must always read a register. */
1532 size_t ellc_size;
1533
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001534 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001535 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001536
Deepak S31685c22014-07-03 17:33:01 -04001537 /* rps wa up ei calculation */
1538 struct intel_rps_ei_calc rps_up_ei;
1539
1540 /* rps wa down ei calculation */
1541 struct intel_rps_ei_calc rps_down_ei;
1542
1543
Daniel Vetter20e4d402012-08-08 23:35:39 +02001544 /* ilk-only ips/rps state. Everything in here is protected by the global
1545 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001546 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001547
Imre Deak83c00f52013-10-25 17:36:47 +03001548 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001549
Rodrigo Vivia031d702013-10-03 16:15:06 -03001550 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001551
Daniel Vetter99584db2012-11-14 17:14:04 +01001552 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001553
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001554 struct drm_i915_gem_object *vlv_pctx;
1555
Daniel Vetter4520f532013-10-09 09:18:51 +02001556#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001557 /* list of fbdev register on this device */
1558 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001559#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001560
Jesse Barnes073f34d2012-11-02 11:13:59 -07001561 /*
1562 * The console may be contended at resume, but we don't
1563 * want it to block on it.
1564 */
1565 struct work_struct console_resume_work;
1566
Chris Wilsone953fd72011-02-21 22:23:52 +00001567 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001568 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001569
Ben Widawsky254f9652012-06-04 14:42:42 -07001570 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001571 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001572
Damien Lespiau3e683202012-12-11 18:48:29 +00001573 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001574
Daniel Vetter842f1c82014-03-10 10:01:44 +01001575 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001576 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001577 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001578
Ville Syrjälä53615a52013-08-01 16:18:50 +03001579 struct {
1580 /*
1581 * Raw watermark latency values:
1582 * in 0.1us units for WM0,
1583 * in 0.5us units for WM1+.
1584 */
1585 /* primary */
1586 uint16_t pri_latency[5];
1587 /* sprite */
1588 uint16_t spr_latency[5];
1589 /* cursor */
1590 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001591
1592 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001593 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001594 } wm;
1595
Paulo Zanoni8a187452013-12-06 20:32:13 -02001596 struct i915_runtime_pm pm;
1597
Dave Airlie13cf5502014-06-18 11:29:35 +10001598 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1599 u32 long_hpd_port_mask;
1600 u32 short_hpd_port_mask;
1601 struct work_struct dig_port_work;
1602
Daniel Vetter231f42a2012-11-02 19:55:05 +01001603 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1604 * here! */
1605 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001606 /* Old ums support infrastructure, same warning applies. */
1607 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001608
1609 /*
1610 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1611 * will be rejected. Instead look for a better place.
1612 */
Jani Nikula77fec552014-03-31 14:27:22 +03001613};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614
Chris Wilson2c1792a2013-08-01 18:39:55 +01001615static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1616{
1617 return dev->dev_private;
1618}
1619
Chris Wilsonb4519512012-05-11 14:29:30 +01001620/* Iterate over initialised rings */
1621#define for_each_ring(ring__, dev_priv__, i__) \
1622 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1623 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1624
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001625enum hdmi_force_audio {
1626 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1627 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1628 HDMI_AUDIO_AUTO, /* trust EDID */
1629 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1630};
1631
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001632#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001633
Chris Wilson37e680a2012-06-07 15:38:42 +01001634struct drm_i915_gem_object_ops {
1635 /* Interface between the GEM object and its backing storage.
1636 * get_pages() is called once prior to the use of the associated set
1637 * of pages before to binding them into the GTT, and put_pages() is
1638 * called after we no longer need them. As we expect there to be
1639 * associated cost with migrating pages between the backing storage
1640 * and making them available for the GPU (e.g. clflush), we may hold
1641 * onto the pages after they are no longer referenced by the GPU
1642 * in case they may be used again shortly (for example migrating the
1643 * pages to a different memory domain within the GTT). put_pages()
1644 * will therefore most likely be called when the object itself is
1645 * being released or under memory pressure (where we attempt to
1646 * reap pages for the shrinker).
1647 */
1648 int (*get_pages)(struct drm_i915_gem_object *);
1649 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001650 int (*dmabuf_export)(struct drm_i915_gem_object *);
1651 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001652};
1653
Daniel Vettera071fa02014-06-18 23:28:09 +02001654/*
1655 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1656 * considered to be the frontbuffer for the given plane interface-vise. This
1657 * doesn't mean that the hw necessarily already scans it out, but that any
1658 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1659 *
1660 * We have one bit per pipe and per scanout plane type.
1661 */
1662#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1663#define INTEL_FRONTBUFFER_BITS \
1664 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1665#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1666 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1667#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1668 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1669#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1670 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1671#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1672 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001673#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1674 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001675
Eric Anholt673a3942008-07-30 12:06:12 -07001676struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001677 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001678
Chris Wilson37e680a2012-06-07 15:38:42 +01001679 const struct drm_i915_gem_object_ops *ops;
1680
Ben Widawsky2f633152013-07-17 12:19:03 -07001681 /** List of VMAs backed by this object */
1682 struct list_head vma_list;
1683
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001684 /** Stolen memory for this object, instead of being backed by shmem. */
1685 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001686 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001687
Chris Wilson69dc4982010-10-19 10:36:51 +01001688 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001689 /** Used in execbuf to temporarily hold a ref */
1690 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001691
1692 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001693 * This is set if the object is on the active lists (has pending
1694 * rendering and so a non-zero seqno), and is not set if it i s on
1695 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001696 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001697 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001698
1699 /**
1700 * This is set if the object has been written to since last bound
1701 * to the GTT
1702 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001703 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001704
1705 /**
1706 * Fence register bits (if any) for this object. Will be set
1707 * as needed when mapped into the GTT.
1708 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001709 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001710 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001711
1712 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001713 * Advice: are the backing pages purgeable?
1714 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001715 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001716
1717 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001718 * Current tiling mode for the object.
1719 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001720 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001721 /**
1722 * Whether the tiling parameters for the currently associated fence
1723 * register have changed. Note that for the purposes of tracking
1724 * tiling changes we also treat the unfenced register, the register
1725 * slot that the object occupies whilst it executes a fenced
1726 * command (such as BLT on gen2/3), as a "fence".
1727 */
1728 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001729
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001730 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001731 * Is the object at the current location in the gtt mappable and
1732 * fenceable? Used to avoid costly recalculations.
1733 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001734 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001735
1736 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001737 * Whether the current gtt mapping needs to be mappable (and isn't just
1738 * mappable by accident). Track pin and fault separate for a more
1739 * accurate mappable working set.
1740 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001741 unsigned int fault_mappable:1;
1742 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001743 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001744
Chris Wilsoncaea7472010-11-12 13:53:37 +00001745 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301746 * Is the object to be mapped as read-only to the GPU
1747 * Only honoured if hardware has relevant pte bit
1748 */
1749 unsigned long gt_ro:1;
1750
1751 /*
Chris Wilsoncaea7472010-11-12 13:53:37 +00001752 * Is the GPU currently using a fence to access this buffer,
1753 */
1754 unsigned int pending_fenced_gpu_access:1;
1755 unsigned int fenced_gpu_access:1;
1756
Chris Wilson651d7942013-08-08 14:41:10 +01001757 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001758
Daniel Vetter7bddb012012-02-09 17:15:47 +01001759 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001760 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001761 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001762
Daniel Vettera071fa02014-06-18 23:28:09 +02001763 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1764
Chris Wilson9da3da62012-06-01 15:20:22 +01001765 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001766 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001767
Daniel Vetter1286ff72012-05-10 15:25:09 +02001768 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001769 void *dma_buf_vmapping;
1770 int vmapping_count;
1771
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001772 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001773
Chris Wilson1c293ea2012-04-17 15:31:27 +01001774 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001775 uint32_t last_read_seqno;
1776 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001777 /** Breadcrumb of last fenced GPU access to the buffer. */
1778 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001779
Daniel Vetter778c3542010-05-13 11:49:44 +02001780 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001781 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001782
Daniel Vetter80075d42013-10-09 21:23:52 +02001783 /** References from framebuffers, locks out tiling changes. */
1784 unsigned long framebuffer_references;
1785
Eric Anholt280b7132009-03-12 16:56:27 -07001786 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001787 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001788
Jesse Barnes79e53942008-11-07 14:24:08 -08001789 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001790 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001791 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001792
1793 /** for phy allocated objects */
Chris Wilson00731152014-05-21 12:42:56 +01001794 drm_dma_handle_t *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001795
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001796 union {
1797 struct i915_gem_userptr {
1798 uintptr_t ptr;
1799 unsigned read_only :1;
1800 unsigned workers :4;
1801#define I915_GEM_USERPTR_MAX_WORKERS 15
1802
1803 struct mm_struct *mm;
1804 struct i915_mmu_object *mn;
1805 struct work_struct *work;
1806 } userptr;
1807 };
1808};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001809#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001810
Daniel Vettera071fa02014-06-18 23:28:09 +02001811void i915_gem_track_fb(struct drm_i915_gem_object *old,
1812 struct drm_i915_gem_object *new,
1813 unsigned frontbuffer_bits);
1814
Eric Anholt673a3942008-07-30 12:06:12 -07001815/**
1816 * Request queue structure.
1817 *
1818 * The request queue allows us to note sequence numbers that have been emitted
1819 * and may be associated with active buffers to be retired.
1820 *
1821 * By keeping this list, we can avoid having to do questionable
1822 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1823 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1824 */
1825struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001826 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001827 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001828
Eric Anholt673a3942008-07-30 12:06:12 -07001829 /** GEM sequence number associated with this request. */
1830 uint32_t seqno;
1831
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001832 /** Position in the ringbuffer of the start of the request */
1833 u32 head;
1834
1835 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001836 u32 tail;
1837
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001838 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001839 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001840
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001841 /** Batch buffer related to this request if any */
1842 struct drm_i915_gem_object *batch_obj;
1843
Eric Anholt673a3942008-07-30 12:06:12 -07001844 /** Time at which this request was emitted, in jiffies. */
1845 unsigned long emitted_jiffies;
1846
Eric Anholtb9624422009-06-03 07:27:35 +00001847 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001848 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001849
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001850 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001851 /** file_priv list entry for this request */
1852 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001853};
1854
1855struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001856 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001857 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001858
Eric Anholt673a3942008-07-30 12:06:12 -07001859 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001860 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001861 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001862 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001863 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001864 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001865
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001866 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001867 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001868};
1869
Brad Volkin351e3db2014-02-18 10:15:46 -08001870/*
1871 * A command that requires special handling by the command parser.
1872 */
1873struct drm_i915_cmd_descriptor {
1874 /*
1875 * Flags describing how the command parser processes the command.
1876 *
1877 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1878 * a length mask if not set
1879 * CMD_DESC_SKIP: The command is allowed but does not follow the
1880 * standard length encoding for the opcode range in
1881 * which it falls
1882 * CMD_DESC_REJECT: The command is never allowed
1883 * CMD_DESC_REGISTER: The command should be checked against the
1884 * register whitelist for the appropriate ring
1885 * CMD_DESC_MASTER: The command is allowed if the submitting process
1886 * is the DRM master
1887 */
1888 u32 flags;
1889#define CMD_DESC_FIXED (1<<0)
1890#define CMD_DESC_SKIP (1<<1)
1891#define CMD_DESC_REJECT (1<<2)
1892#define CMD_DESC_REGISTER (1<<3)
1893#define CMD_DESC_BITMASK (1<<4)
1894#define CMD_DESC_MASTER (1<<5)
1895
1896 /*
1897 * The command's unique identification bits and the bitmask to get them.
1898 * This isn't strictly the opcode field as defined in the spec and may
1899 * also include type, subtype, and/or subop fields.
1900 */
1901 struct {
1902 u32 value;
1903 u32 mask;
1904 } cmd;
1905
1906 /*
1907 * The command's length. The command is either fixed length (i.e. does
1908 * not include a length field) or has a length field mask. The flag
1909 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1910 * a length mask. All command entries in a command table must include
1911 * length information.
1912 */
1913 union {
1914 u32 fixed;
1915 u32 mask;
1916 } length;
1917
1918 /*
1919 * Describes where to find a register address in the command to check
1920 * against the ring's register whitelist. Only valid if flags has the
1921 * CMD_DESC_REGISTER bit set.
1922 */
1923 struct {
1924 u32 offset;
1925 u32 mask;
1926 } reg;
1927
1928#define MAX_CMD_DESC_BITMASKS 3
1929 /*
1930 * Describes command checks where a particular dword is masked and
1931 * compared against an expected value. If the command does not match
1932 * the expected value, the parser rejects it. Only valid if flags has
1933 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1934 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08001935 *
1936 * If the check specifies a non-zero condition_mask then the parser
1937 * only performs the check when the bits specified by condition_mask
1938 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08001939 */
1940 struct {
1941 u32 offset;
1942 u32 mask;
1943 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08001944 u32 condition_offset;
1945 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08001946 } bits[MAX_CMD_DESC_BITMASKS];
1947};
1948
1949/*
1950 * A table of commands requiring special handling by the command parser.
1951 *
1952 * Each ring has an array of tables. Each table consists of an array of command
1953 * descriptors, which must be sorted with command opcodes in ascending order.
1954 */
1955struct drm_i915_cmd_table {
1956 const struct drm_i915_cmd_descriptor *table;
1957 int count;
1958};
1959
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001960#define INTEL_INFO(dev) (&to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001961
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001962#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1963#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001964#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001965#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001966#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001967#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1968#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001969#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1970#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1971#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001972#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001973#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001974#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1975#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001976#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1977#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001978#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001979#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001980#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1981 (dev)->pdev->device == 0x0152 || \
1982 (dev)->pdev->device == 0x015a)
1983#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1984 (dev)->pdev->device == 0x0106 || \
1985 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001986#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03001987#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001988#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03001989#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001990#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001991#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001992 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001993#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1994 (((dev)->pdev->device & 0xf) == 0x2 || \
1995 ((dev)->pdev->device & 0xf) == 0x6 || \
1996 ((dev)->pdev->device & 0xf) == 0xe))
1997#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001998 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001999#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03002000#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03002001 ((dev)->pdev->device & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002002/* ULX machines are also considered ULT. */
2003#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
2004 (dev)->pdev->device == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002005#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002006
Jesse Barnes85436692011-04-06 12:11:14 -07002007/*
2008 * The genX designation typically refers to the render engine, so render
2009 * capability related checks should use IS_GEN, while display and other checks
2010 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2011 * chips, etc.).
2012 */
Zou Nan haicae58522010-11-09 17:17:32 +08002013#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2014#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2015#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2016#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2017#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002018#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002019#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08002020
Ben Widawsky73ae4782013-10-15 10:02:57 -07002021#define RENDER_RING (1<<RCS)
2022#define BSD_RING (1<<VCS)
2023#define BLT_RING (1<<BCS)
2024#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002025#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002026#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002027#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002028#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2029#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2030#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2031#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2032 to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002033#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2034
Ben Widawsky254f9652012-06-04 14:42:42 -07002035#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes7365fb72014-05-29 14:33:21 -07002036#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2037#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08002038#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002039#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002040
Chris Wilson05394f32010-11-08 19:18:58 +00002041#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002042#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2043
Daniel Vetterb45305f2012-12-17 16:21:27 +01002044/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2045#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002046/*
2047 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2048 * even when in MSI mode. This results in spurious interrupt warnings if the
2049 * legacy irq no. is shared with another device. The kernel then disables that
2050 * interrupt source and so prevents the other device from working properly.
2051 */
2052#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2053#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002054
Zou Nan haicae58522010-11-09 17:17:32 +08002055/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2056 * rows, which changed the alignment requirements and fence programming.
2057 */
2058#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2059 IS_I915GM(dev)))
2060#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2061#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2062#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002063#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2064#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002065
2066#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2067#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002068#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002069
Ben Widawsky2a114cc2013-11-02 21:07:47 -07002070#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002071
Damien Lespiaudd93be52013-04-22 18:40:39 +01002072#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002073#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002074#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002075#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002076 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002077
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002078#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2079#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2080#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2081#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2082#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2083#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2084
Chris Wilson2c1792a2013-08-01 18:39:55 +01002085#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002086#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002087#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2088#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002089#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002090#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002091
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002092/* DPF == dynamic parity feature */
2093#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2094#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002095
Ben Widawskyc8735b02012-09-07 19:43:39 -07002096#define GT_FREQUENCY_MULTIPLIER 50
2097
Chris Wilson05394f32010-11-08 19:18:58 +00002098#include "i915_trace.h"
2099
Rob Clarkbaa70942013-08-02 13:27:49 -04002100extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002101extern int i915_max_ioctl;
2102
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002103extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2104extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002105extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2106extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2107
Jani Nikulad330a952014-01-21 11:24:25 +02002108/* i915_params.c */
2109struct i915_params {
2110 int modeset;
2111 int panel_ignore_lid;
2112 unsigned int powersave;
2113 int semaphores;
2114 unsigned int lvds_downclock;
2115 int lvds_channel_mode;
2116 int panel_use_ssc;
2117 int vbt_sdvo_panel_type;
2118 int enable_rc6;
2119 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002120 int enable_ppgtt;
2121 int enable_psr;
2122 unsigned int preliminary_hw_support;
2123 int disable_power_well;
2124 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002125 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002126 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002127 /* leave bools at the end to not create holes */
2128 bool enable_hangcheck;
2129 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002130 bool prefault_disable;
2131 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002132 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002133 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302134 int use_mmio_flip;
Jani Nikulad330a952014-01-21 11:24:25 +02002135};
2136extern struct i915_params i915 __read_mostly;
2137
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002139void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002140extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002141extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002142extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002143extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002144extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002145extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002146 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002147extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002148 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002149extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002150#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002151extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2152 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002153#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002154extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002155 struct drm_clip_rect *box,
2156 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002157extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002158extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002159extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2160extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2161extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2162extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002163int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002164
Jesse Barnes073f34d2012-11-02 11:13:59 -07002165extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10002166
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002168void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002169__printf(3, 4)
2170void i915_handle_error(struct drm_device *dev, bool wedged,
2171 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172
Deepak S76c3552f2014-01-30 23:08:16 +05302173void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2174 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002175extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002176extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002177
2178extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002179extern void intel_uncore_early_sanitize(struct drm_device *dev,
2180 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002181extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002182extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002183extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002184extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002185
Keith Packard7c463582008-11-04 02:03:27 -08002186void
Jani Nikula50227e12014-03-31 14:27:21 +03002187i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002188 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002189
2190void
Jani Nikula50227e12014-03-31 14:27:21 +03002191i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002192 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002193
Imre Deakf8b79e52014-03-04 19:23:07 +02002194void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2195void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2196
Eric Anholt673a3942008-07-30 12:06:12 -07002197/* i915_gem.c */
2198int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2199 struct drm_file *file_priv);
2200int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2201 struct drm_file *file_priv);
2202int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2203 struct drm_file *file_priv);
2204int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2205 struct drm_file *file_priv);
2206int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2207 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002208int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2209 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002210int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2211 struct drm_file *file_priv);
2212int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2213 struct drm_file *file_priv);
2214int i915_gem_execbuffer(struct drm_device *dev, void *data,
2215 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002216int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2217 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002218int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2219 struct drm_file *file_priv);
2220int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2221 struct drm_file *file_priv);
2222int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2223 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002224int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2225 struct drm_file *file);
2226int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2227 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002228int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2229 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002230int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2231 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002232int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2233 struct drm_file *file_priv);
2234int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2235 struct drm_file *file_priv);
2236int i915_gem_set_tiling(struct drm_device *dev, void *data,
2237 struct drm_file *file_priv);
2238int i915_gem_get_tiling(struct drm_device *dev, void *data,
2239 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002240int i915_gem_init_userptr(struct drm_device *dev);
2241int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2242 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002243int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2244 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002245int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2246 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002247void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002248void *i915_gem_object_alloc(struct drm_device *dev);
2249void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002250void i915_gem_object_init(struct drm_i915_gem_object *obj,
2251 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002252struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2253 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002254void i915_init_vm(struct drm_i915_private *dev_priv,
2255 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002256void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002257void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002258
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002259#define PIN_MAPPABLE 0x1
2260#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002261#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002262#define PIN_OFFSET_BIAS 0x8
2263#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002264int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002265 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002266 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002267 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002268int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002269int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002270void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002271void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002272void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002273
Brad Volkin4c914c02014-02-18 10:15:45 -08002274int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2275 int *needs_clflush);
2276
Chris Wilson37e680a2012-06-07 15:38:42 +01002277int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002278static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2279{
Imre Deak67d5a502013-02-18 19:28:02 +02002280 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002281
Imre Deak67d5a502013-02-18 19:28:02 +02002282 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002283 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002284
2285 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002286}
Chris Wilsona5570172012-09-04 21:02:54 +01002287static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2288{
2289 BUG_ON(obj->pages == NULL);
2290 obj->pages_pin_count++;
2291}
2292static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2293{
2294 BUG_ON(obj->pages_pin_count == 0);
2295 obj->pages_pin_count--;
2296}
2297
Chris Wilson54cf91d2010-11-25 18:00:26 +00002298int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002299int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002300 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002301void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002302 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002303int i915_gem_dumb_create(struct drm_file *file_priv,
2304 struct drm_device *dev,
2305 struct drm_mode_create_dumb *args);
2306int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2307 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002308/**
2309 * Returns true if seq1 is later than seq2.
2310 */
2311static inline bool
2312i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2313{
2314 return (int32_t)(seq1 - seq2) >= 0;
2315}
2316
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002317int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2318int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002319int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002320int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002321
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002322bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2323void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002324
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002325struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002326i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002327
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002328bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002329void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002330int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002331 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302332int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2333
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002334static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2335{
2336 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002337 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002338}
2339
2340static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2341{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002342 return atomic_read(&error->reset_counter) & I915_WEDGED;
2343}
2344
2345static inline u32 i915_reset_count(struct i915_gpu_error *error)
2346{
2347 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002348}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002349
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002350static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2351{
2352 return dev_priv->gpu_error.stop_rings == 0 ||
2353 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2354}
2355
2356static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2357{
2358 return dev_priv->gpu_error.stop_rings == 0 ||
2359 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2360}
2361
Chris Wilson069efc12010-09-30 16:53:18 +01002362void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002363bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002364int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002365int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002366int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002367int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002368void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002369void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002370int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002371int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002372int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002373 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002374 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002375 u32 *seqno);
2376#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002377 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002378int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002379 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002380int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002381int __must_check
2382i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2383 bool write);
2384int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002385i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2386int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002387i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2388 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002389 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002390void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002391int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002392 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002393int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002394void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002395
Chris Wilson467cffb2011-03-07 10:42:03 +00002396uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002397i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2398uint32_t
Imre Deakd865110c2013-01-07 21:47:33 +02002399i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2400 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002401
Chris Wilsone4ffd172011-04-04 09:44:39 +01002402int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2403 enum i915_cache_level cache_level);
2404
Daniel Vetter1286ff72012-05-10 15:25:09 +02002405struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2406 struct dma_buf *dma_buf);
2407
2408struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2409 struct drm_gem_object *gem_obj, int flags);
2410
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002411void i915_gem_restore_fences(struct drm_device *dev);
2412
Ben Widawskya70a3142013-07-31 16:59:56 -07002413unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2414 struct i915_address_space *vm);
2415bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2416bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2417 struct i915_address_space *vm);
2418unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2419 struct i915_address_space *vm);
2420struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2421 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002422struct i915_vma *
2423i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2424 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002425
2426struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002427static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2428 struct i915_vma *vma;
2429 list_for_each_entry(vma, &obj->vma_list, vma_link)
2430 if (vma->pin_count > 0)
2431 return true;
2432 return false;
2433}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002434
Ben Widawskya70a3142013-07-31 16:59:56 -07002435/* Some GGTT VM helpers */
2436#define obj_to_ggtt(obj) \
2437 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2438static inline bool i915_is_ggtt(struct i915_address_space *vm)
2439{
2440 struct i915_address_space *ggtt =
2441 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2442 return vm == ggtt;
2443}
2444
2445static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2446{
2447 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2448}
2449
2450static inline unsigned long
2451i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2452{
2453 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2454}
2455
2456static inline unsigned long
2457i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2458{
2459 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2460}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002461
2462static inline int __must_check
2463i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2464 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002465 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002466{
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002467 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002468}
Ben Widawskya70a3142013-07-31 16:59:56 -07002469
Daniel Vetterb2871102014-02-14 14:01:19 +01002470static inline int
2471i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2472{
2473 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2474}
2475
2476void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2477
Ben Widawsky254f9652012-06-04 14:42:42 -07002478/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002479#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002480int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002481void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002482void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002483int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002484int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002485void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002486int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002487 struct intel_context *to);
2488struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002489i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002490void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo273497e2014-05-22 14:13:37 +01002491static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002492{
Chris Wilson691e6412014-04-09 09:07:36 +01002493 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002494}
2495
Oscar Mateo273497e2014-05-22 14:13:37 +01002496static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002497{
Chris Wilson691e6412014-04-09 09:07:36 +01002498 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002499}
2500
Oscar Mateo273497e2014-05-22 14:13:37 +01002501static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002502{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002503 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002504}
2505
Ben Widawsky84624812012-06-04 14:42:54 -07002506int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2507 struct drm_file *file);
2508int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2509 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002510
Mika Kuoppala9d0a6fa2014-05-14 17:02:16 +03002511/* i915_gem_render_state.c */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002512int i915_gem_render_state_init(struct intel_engine_cs *ring);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002513/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002514int __must_check i915_gem_evict_something(struct drm_device *dev,
2515 struct i915_address_space *vm,
2516 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002517 unsigned alignment,
2518 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002519 unsigned long start,
2520 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002521 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002522int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002523int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002524
Ben Widawsky0260c422014-03-22 22:47:21 -07002525/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002526static inline void i915_gem_chipset_flush(struct drm_device *dev)
2527{
Chris Wilson05394f32010-11-08 19:18:58 +00002528 if (INTEL_INFO(dev)->gen < 6)
2529 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002530}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002531
Chris Wilson9797fbf2012-04-24 15:47:39 +01002532/* i915_gem_stolen.c */
2533int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002534int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002535void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002536void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002537struct drm_i915_gem_object *
2538i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002539struct drm_i915_gem_object *
2540i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2541 u32 stolen_offset,
2542 u32 gtt_offset,
2543 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002544
Eric Anholt673a3942008-07-30 12:06:12 -07002545/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002546static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002547{
Jani Nikula50227e12014-03-31 14:27:21 +03002548 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002549
2550 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2551 obj->tiling_mode != I915_TILING_NONE;
2552}
2553
Eric Anholt673a3942008-07-30 12:06:12 -07002554void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002555void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2556void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002557
2558/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002559#if WATCH_LISTS
2560int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002561#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002562#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002563#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564
Ben Gamari20172632009-02-17 20:08:50 -05002565/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002566int i915_debugfs_init(struct drm_minor *minor);
2567void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002568#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002569void intel_display_crc_init(struct drm_device *dev);
2570#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002571static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002572#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002573
2574/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002575__printf(2, 3)
2576void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002577int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2578 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002579int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2580 size_t count, loff_t pos);
2581static inline void i915_error_state_buf_release(
2582 struct drm_i915_error_state_buf *eb)
2583{
2584 kfree(eb->buf);
2585}
Mika Kuoppala58174462014-02-25 17:11:26 +02002586void i915_capture_error_state(struct drm_device *dev, bool wedge,
2587 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002588void i915_error_state_get(struct drm_device *dev,
2589 struct i915_error_state_file_priv *error_priv);
2590void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2591void i915_destroy_error_state(struct drm_device *dev);
2592
2593void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2594const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002595
Brad Volkin351e3db2014-02-18 10:15:46 -08002596/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002597int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002598int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2599void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2600bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2601int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002602 struct drm_i915_gem_object *batch_obj,
2603 u32 batch_start_offset,
2604 bool is_master);
2605
Jesse Barnes317c35d2008-08-25 15:11:06 -07002606/* i915_suspend.c */
2607extern int i915_save_state(struct drm_device *dev);
2608extern int i915_restore_state(struct drm_device *dev);
2609
Daniel Vetterd8157a32013-01-25 17:53:20 +01002610/* i915_ums.c */
2611void i915_save_display_reg(struct drm_device *dev);
2612void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002613
Ben Widawsky0136db52012-04-10 21:17:01 -07002614/* i915_sysfs.c */
2615void i915_setup_sysfs(struct drm_device *dev_priv);
2616void i915_teardown_sysfs(struct drm_device *dev_priv);
2617
Chris Wilsonf899fc62010-07-20 15:44:45 -07002618/* intel_i2c.c */
2619extern int intel_setup_gmbus(struct drm_device *dev);
2620extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002621static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002622{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002623 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002624}
2625
2626extern struct i2c_adapter *intel_gmbus_get_adapter(
2627 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002628extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2629extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002630static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002631{
2632 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2633}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002634extern void intel_i2c_reset(struct drm_device *dev);
2635
Chris Wilson3b617962010-08-24 09:02:58 +01002636/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002637struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002638#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002639extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002640extern void intel_opregion_init(struct drm_device *dev);
2641extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002642extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002643extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2644 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002645extern int intel_opregion_notify_adapter(struct drm_device *dev,
2646 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002647#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002648static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002649static inline void intel_opregion_init(struct drm_device *dev) { return; }
2650static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002651static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002652static inline int
2653intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2654{
2655 return 0;
2656}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002657static inline int
2658intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2659{
2660 return 0;
2661}
Len Brown65e082c2008-10-24 17:18:10 -04002662#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002663
Jesse Barnes723bfd72010-10-07 16:01:13 -07002664/* intel_acpi.c */
2665#ifdef CONFIG_ACPI
2666extern void intel_register_dsm_handler(void);
2667extern void intel_unregister_dsm_handler(void);
2668#else
2669static inline void intel_register_dsm_handler(void) { return; }
2670static inline void intel_unregister_dsm_handler(void) { return; }
2671#endif /* CONFIG_ACPI */
2672
Jesse Barnes79e53942008-11-07 14:24:08 -08002673/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002674extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002675extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002676extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002677extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002678extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002679extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002680extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002681extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2682 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002683extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002684extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002685extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002686extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002687extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002688extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002689extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002690extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2691extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2692extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Imre Deak5209b1f2014-07-01 12:36:17 +03002693extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2694 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002695extern void intel_detect_pch(struct drm_device *dev);
2696extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db52012-04-10 21:17:01 -07002697extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002698
Ben Widawsky2911a352012-04-05 14:47:36 -07002699extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002700int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2701 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002702int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2703 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002704
Sourab Gupta84c33a62014-06-02 16:47:17 +05302705void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2706
Chris Wilson6ef3d422010-08-04 20:26:07 +01002707/* overlay */
2708extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002709extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2710 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002711
2712extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002713extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002714 struct drm_device *dev,
2715 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002716
Ben Widawskyb7287d82011-04-25 11:22:22 -07002717/* On SNB platform, before reading ring registers forcewake bit
2718 * must be set to prevent GT core from power down and stale values being
2719 * returned.
2720 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302721void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2722void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002723void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002724
Ben Widawsky42c05262012-09-26 10:34:00 -07002725int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2726int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002727
2728/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002729u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2730void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2731u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002732u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2733void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2734u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2735void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2736u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2737void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002738u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2739void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002740u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2741void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002742u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2743void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002744u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2745 enum intel_sbi_destination destination);
2746void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2747 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302748u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2749void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002750
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002751int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2752int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002753
Deepak Sc8d9a592013-11-23 14:55:42 +05302754#define FORCEWAKE_RENDER (1 << 0)
2755#define FORCEWAKE_MEDIA (1 << 1)
2756#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2757
2758
Ben Widawsky0b274482013-10-04 21:22:51 -07002759#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2760#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002761
Ben Widawsky0b274482013-10-04 21:22:51 -07002762#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2763#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2764#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2765#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002766
Ben Widawsky0b274482013-10-04 21:22:51 -07002767#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2768#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2769#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2770#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002771
Chris Wilson698b3132014-03-21 13:16:43 +00002772/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2773 * will be implemented using 2 32-bit writes in an arbitrary order with
2774 * an arbitrary delay between them. This can cause the hardware to
2775 * act upon the intermediate value, possibly leading to corruption and
2776 * machine death. You have been warned.
2777 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002778#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2779#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002780
Chris Wilson50877442014-03-21 12:41:53 +00002781#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2782 u32 upper = I915_READ(upper_reg); \
2783 u32 lower = I915_READ(lower_reg); \
2784 u32 tmp = I915_READ(upper_reg); \
2785 if (upper != tmp) { \
2786 upper = tmp; \
2787 lower = I915_READ(lower_reg); \
2788 WARN_ON(I915_READ(upper_reg) != upper); \
2789 } \
2790 (u64)upper << 32 | lower; })
2791
Zou Nan haicae58522010-11-09 17:17:32 +08002792#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2793#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2794
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002795/* "Broadcast RGB" property */
2796#define INTEL_BROADCAST_RGB_AUTO 0
2797#define INTEL_BROADCAST_RGB_FULL 1
2798#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002799
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002800static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2801{
2802 if (HAS_PCH_SPLIT(dev))
2803 return CPU_VGACNTRL;
2804 else if (IS_VALLEYVIEW(dev))
2805 return VLV_VGACNTRL;
2806 else
2807 return VGACNTRL;
2808}
2809
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002810static inline void __user *to_user_ptr(u64 address)
2811{
2812 return (void __user *)(uintptr_t)address;
2813}
2814
Imre Deakdf977292013-05-21 20:03:17 +03002815static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2816{
2817 unsigned long j = msecs_to_jiffies(m);
2818
2819 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2820}
2821
2822static inline unsigned long
2823timespec_to_jiffies_timeout(const struct timespec *value)
2824{
2825 unsigned long j = timespec_to_jiffies(value);
2826
2827 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2828}
2829
Paulo Zanonidce56b32013-12-19 14:29:40 -02002830/*
2831 * If you need to wait X milliseconds between events A and B, but event B
2832 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2833 * when event A happened, then just before event B you call this function and
2834 * pass the timestamp as the first argument, and X as the second argument.
2835 */
2836static inline void
2837wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2838{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002839 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002840
2841 /*
2842 * Don't re-read the value of "jiffies" every time since it may change
2843 * behind our back and break the math.
2844 */
2845 tmp_jiffies = jiffies;
2846 target_jiffies = timestamp_jiffies +
2847 msecs_to_jiffies_timeout(to_wait_ms);
2848
2849 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002850 remaining_jiffies = target_jiffies - tmp_jiffies;
2851 while (remaining_jiffies)
2852 remaining_jiffies =
2853 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002854 }
2855}
2856
Linus Torvalds1da177e2005-04-16 15:20:36 -07002857#endif