blob: 7f40cf36ec0ed200b1906e0dd7ca11a4385f24d0 [file] [log] [blame]
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02008 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
Johannes Berg8b4139d2014-07-24 14:05:26 +02009 * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
Tomas Winkler6f83eaa2008-03-04 18:09:28 -080010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of version 2 of the GNU General Public License as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
23 * USA
24 *
25 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020026 * in the file called COPYING.
Tomas Winkler6f83eaa2008-03-04 18:09:28 -080027 *
28 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080029 * Intel Linux Wireless <ilw@linux.intel.com>
Tomas Winkler6f83eaa2008-03-04 18:09:28 -080030 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
31 *
32 * BSD LICENSE
33 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +020034 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
Johannes Berg8b4139d2014-07-24 14:05:26 +020035 * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
Tomas Winkler6f83eaa2008-03-04 18:09:28 -080036 * All rights reserved.
37 *
38 * Redistribution and use in source and binary forms, with or without
39 * modification, are permitted provided that the following conditions
40 * are met:
41 *
42 * * Redistributions of source code must retain the above copyright
43 * notice, this list of conditions and the following disclaimer.
44 * * Redistributions in binary form must reproduce the above copyright
45 * notice, this list of conditions and the following disclaimer in
46 * the documentation and/or other materials provided with the
47 * distribution.
48 * * Neither the name Intel Corporation nor the names of its
49 * contributors may be used to endorse or promote products derived
50 * from this software without specific prior written permission.
51 *
52 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
53 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
54 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
55 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
56 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
57 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
58 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
59 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
60 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
61 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
62 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
63 *
64 *****************************************************************************/
Tomas Winkler65a06672008-10-15 11:06:23 -070065#ifndef __iwl_csr_h__
66#define __iwl_csr_h__
Ben Cahill9e595d22009-11-13 11:56:38 -080067/*
68 * CSR (control and status registers)
69 *
70 * CSR registers are mapped directly into PCI bus space, and are accessible
71 * whenever platform supplies power to device, even when device is in
72 * low power states due to driver-invoked device resets
73 * (e.g. CSR_RESET_REG_FLAG_SW_RESET) or uCode-driven power-saving modes.
74 *
75 * Use iwl_write32() and iwl_read32() family to access these registers;
76 * these provide simple PCI bus access, without waking up the MAC.
77 * Do not use iwl_write_direct32() family for these registers;
78 * no need to "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ.
79 * The MAC (uCode processor, etc.) does not need to be powered up for accessing
80 * the CSR registers.
81 *
Reinette Chatref8701fe2009-12-10 14:37:22 -080082 * NOTE: Device does need to be awake in order to read this memory
Ben Cahill9e595d22009-11-13 11:56:38 -080083 * via CSR_EEPROM and CSR_OTP registers
84 */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -080085#define CSR_BASE (0x000)
86
87#define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */
Ben Cahill9e595d22009-11-13 11:56:38 -080088#define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -080089#define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */
90#define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */
91#define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack*/
92#define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */
93#define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc*/
94#define CSR_GP_CNTRL (CSR_BASE+0x024)
95
Ben Cahill9e595d22009-11-13 11:56:38 -080096/* 2nd byte of CSR_INT_COALESCING, not accessible via iwl_write32()! */
97#define CSR_INT_PERIODIC_REG (CSR_BASE+0x005)
98
Tomas Winkler6f83eaa2008-03-04 18:09:28 -080099/*
100 * Hardware revision info
101 * Bit fields:
Emmanuel Grumbach08838cd2012-05-29 17:48:08 +0300102 * 31-16: Reserved
103 * 15-4: Type of device: see CSR_HW_REV_TYPE_xxx definitions
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800104 * 3-2: Revision step: 0 = A, 1 = B, 2 = C, 3 = D
Ben Cahill9e595d22009-11-13 11:56:38 -0800105 * 1-0: "Dash" (-) value, as in A-1, etc.
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800106 */
107#define CSR_HW_REV (CSR_BASE+0x028)
108
Ben Cahill9e595d22009-11-13 11:56:38 -0800109/*
110 * EEPROM and OTP (one-time-programmable) memory reads
111 *
Reinette Chatref8701fe2009-12-10 14:37:22 -0800112 * NOTE: Device must be awake, initialized via apm_ops.init(),
113 * in order to read.
Ben Cahill9e595d22009-11-13 11:56:38 -0800114 */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800115#define CSR_EEPROM_REG (CSR_BASE+0x02c)
116#define CSR_EEPROM_GP (CSR_BASE+0x030)
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700117#define CSR_OTP_GP_REG (CSR_BASE+0x034)
Ben Cahill9e595d22009-11-13 11:56:38 -0800118
Tomas Winkler8f061892008-05-29 16:34:56 +0800119#define CSR_GIO_REG (CSR_BASE+0x03C)
Wey-Yi Guy65b79982009-07-31 14:28:07 -0700120#define CSR_GP_UCODE_REG (CSR_BASE+0x048)
121#define CSR_GP_DRIVER_REG (CSR_BASE+0x050)
Ben Cahill9e595d22009-11-13 11:56:38 -0800122
123/*
124 * UCODE-DRIVER GP (general purpose) mailbox registers.
125 * SET/CLR registers set/clear bit(s) if "1" is written.
126 */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800127#define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054)
128#define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058)
129#define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c)
130#define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060)
Ben Cahill9e595d22009-11-13 11:56:38 -0800131
Emmanuel Grumbach6a08f512014-11-04 20:16:00 +0200132#define CSR_MBOX_SET_REG (CSR_BASE + 0x88)
133
Mohamed Abbasab53d8a2008-03-25 16:33:36 -0700134#define CSR_LED_REG (CSR_BASE+0x094)
Mohamed Abbasef850d72009-05-22 11:01:50 -0700135#define CSR_DRAM_INT_TBL_REG (CSR_BASE+0x0A0)
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800136#define CSR_MAC_SHADOW_REG_CTRL (CSR_BASE+0x0A8) /* 6000 and up */
137
Ben Cahill9e595d22009-11-13 11:56:38 -0800138
139/* GIO Chicken Bits (PCI Express bus link power management) */
Tomas Winkler8f061892008-05-29 16:34:56 +0800140#define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100)
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800141
Tomas Winklera693f182008-04-17 16:03:38 -0700142/* Analog phase-lock-loop configuration */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800143#define CSR_ANA_PLL_CFG (CSR_BASE+0x20c)
Ben Cahill9e595d22009-11-13 11:56:38 -0800144
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800145/*
Alexander Bondara812cba2014-02-18 16:45:00 +0100146 * CSR HW resources monitor registers
147 */
148#define CSR_MONITOR_CFG_REG (CSR_BASE+0x214)
149#define CSR_MONITOR_STATUS_REG (CSR_BASE+0x228)
150#define CSR_MONITOR_XTAL_RESOURCES (0x00000010)
151
152/*
Ben Cahill9e595d22009-11-13 11:56:38 -0800153 * CSR Hardware Revision Workaround Register. Indicates hardware rev;
154 * "step" determines CCK backoff for txpower calculation. Used for 4965 only.
155 * See also CSR_HW_REV register.
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800156 * Bit fields:
157 * 3-2: 0 = A, 1 = B, 2 = C, 3 = D step
Ben Cahill9e595d22009-11-13 11:56:38 -0800158 * 1-0: "Dash" (-) value, as in C-1, etc.
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800159 */
Wey-Yi Guy32004ee2009-10-16 14:25:56 -0700160#define CSR_HW_REV_WA_REG (CSR_BASE+0x22C)
Ben Cahill9e595d22009-11-13 11:56:38 -0800161
Wey-Yi Guy32004ee2009-10-16 14:25:56 -0700162#define CSR_DBG_HPET_MEM_REG (CSR_BASE+0x240)
163#define CSR_DBG_LINK_PWR_MGMT_REG (CSR_BASE+0x250)
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800164
165/* Bits for CSR_HW_IF_CONFIG_REG */
Emmanuel Grumbach7b6a2be2012-05-29 17:30:43 +0300166#define CSR_HW_IF_CONFIG_REG_MSK_MAC_DASH (0x00000003)
167#define CSR_HW_IF_CONFIG_REG_MSK_MAC_STEP (0x0000000C)
168#define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x000000C0)
169#define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100)
Tomas Winklera395b922008-04-24 11:55:19 -0700170#define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200)
Emmanuel Grumbach7b6a2be2012-05-29 17:30:43 +0300171#define CSR_HW_IF_CONFIG_REG_MSK_PHY_TYPE (0x00000C00)
172#define CSR_HW_IF_CONFIG_REG_MSK_PHY_DASH (0x00003000)
173#define CSR_HW_IF_CONFIG_REG_MSK_PHY_STEP (0x0000C000)
174
175#define CSR_HW_IF_CONFIG_REG_POS_MAC_DASH (0)
176#define CSR_HW_IF_CONFIG_REG_POS_MAC_STEP (2)
177#define CSR_HW_IF_CONFIG_REG_POS_BOARD_VER (6)
178#define CSR_HW_IF_CONFIG_REG_POS_PHY_TYPE (10)
179#define CSR_HW_IF_CONFIG_REG_POS_PHY_DASH (12)
180#define CSR_HW_IF_CONFIG_REG_POS_PHY_STEP (14)
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800181
Ben Cahill9e595d22009-11-13 11:56:38 -0800182#define CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A (0x00080000)
183#define CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM (0x00200000)
184#define CSR_HW_IF_CONFIG_REG_BIT_NIC_READY (0x00400000) /* PCI_OWN_SEM */
185#define CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE (0x02000000) /* ME_OWN */
186#define CSR_HW_IF_CONFIG_REG_PREPARE (0x08000000) /* WAKE_ME */
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200187#define CSR_HW_IF_CONFIG_REG_ENABLE_PME (0x10000000)
Alexander Bondara812cba2014-02-18 16:45:00 +0100188#define CSR_HW_IF_CONFIG_REG_PERSIST_MODE (0x40000000) /* PERSISTENCE */
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800189
Emmanuel Grumbach6a08f512014-11-04 20:16:00 +0200190#define CSR_MBOX_SET_REG_OS_ALIVE BIT(5)
191
Ben Cahill74ba67e2009-11-20 12:04:53 -0800192#define CSR_INT_PERIODIC_DIS (0x00) /* disable periodic int*/
193#define CSR_INT_PERIODIC_ENA (0xFF) /* 255*32 usec ~ 8 msec*/
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800194
195/* interrupt flags in INTA, set by uCode or hardware (e.g. dma),
196 * acknowledged (reset) by host writing "1" to flagged bits. */
197#define CSR_INT_BIT_FH_RX (1 << 31) /* Rx DMA, cmd responses, FH_INT[17:16] */
198#define CSR_INT_BIT_HW_ERR (1 << 29) /* DMA hardware error FH_INT[31] */
Mohamed Abbas40cefda2009-05-22 11:01:52 -0700199#define CSR_INT_BIT_RX_PERIODIC (1 << 28) /* Rx periodic */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800200#define CSR_INT_BIT_FH_TX (1 << 27) /* Tx DMA FH_INT[1:0] */
201#define CSR_INT_BIT_SCD (1 << 26) /* TXQ pointer advanced */
202#define CSR_INT_BIT_SW_ERR (1 << 25) /* uCode error */
203#define CSR_INT_BIT_RF_KILL (1 << 7) /* HW RFKILL switch GP_CNTRL[27] toggled */
204#define CSR_INT_BIT_CT_KILL (1 << 6) /* Critical temp (chip too hot) rfkill */
Wey-Yi Guyf7d046f2011-03-22 08:05:37 -0700205#define CSR_INT_BIT_SW_RX (1 << 3) /* Rx, command responses */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800206#define CSR_INT_BIT_WAKEUP (1 << 1) /* NIC controller waking up (pwr mgmt) */
207#define CSR_INT_BIT_ALIVE (1 << 0) /* uCode interrupts once it initializes */
208
209#define CSR_INI_SET_MASK (CSR_INT_BIT_FH_RX | \
210 CSR_INT_BIT_HW_ERR | \
211 CSR_INT_BIT_FH_TX | \
212 CSR_INT_BIT_SW_ERR | \
213 CSR_INT_BIT_RF_KILL | \
214 CSR_INT_BIT_SW_RX | \
215 CSR_INT_BIT_WAKEUP | \
Emmanuel Grumbacheef31712013-12-09 09:47:46 +0200216 CSR_INT_BIT_ALIVE | \
217 CSR_INT_BIT_RX_PERIODIC)
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800218
219/* interrupt flags in FH (flow handler) (PCI busmaster DMA) */
220#define CSR_FH_INT_BIT_ERR (1 << 31) /* Error */
221#define CSR_FH_INT_BIT_HI_PRIOR (1 << 30) /* High priority Rx, bypass coalescing */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800222#define CSR_FH_INT_BIT_RX_CHNL1 (1 << 17) /* Rx channel 1 */
223#define CSR_FH_INT_BIT_RX_CHNL0 (1 << 16) /* Rx channel 0 */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800224#define CSR_FH_INT_BIT_TX_CHNL1 (1 << 1) /* Tx channel 1 */
225#define CSR_FH_INT_BIT_TX_CHNL0 (1 << 0) /* Tx channel 0 */
226
Wey-Yi Guyf7d046f2011-03-22 08:05:37 -0700227#define CSR_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
228 CSR_FH_INT_BIT_RX_CHNL1 | \
229 CSR_FH_INT_BIT_RX_CHNL0)
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800230
Wey-Yi Guyf7d046f2011-03-22 08:05:37 -0700231#define CSR_FH_INT_TX_MASK (CSR_FH_INT_BIT_TX_CHNL1 | \
232 CSR_FH_INT_BIT_TX_CHNL0)
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800233
Tomas Winkler6f4083a2008-04-16 16:34:49 -0700234/* GPIO */
235#define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200)
236#define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000)
237#define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC (0x00000200)
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800238
239/* RESET */
240#define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001)
241#define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002)
242#define CSR_RESET_REG_FLAG_SW_RESET (0x00000080)
243#define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100)
244#define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200)
Wey-Yi Guy32004ee2009-10-16 14:25:56 -0700245#define CSR_RESET_LINK_PWR_MGMT_DISABLED (0x80000000)
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800246
Ben Cahill9e595d22009-11-13 11:56:38 -0800247/*
248 * GP (general purpose) CONTROL REGISTER
249 * Bit fields:
250 * 27: HW_RF_KILL_SW
251 * Indicates state of (platform's) hardware RF-Kill switch
252 * 26-24: POWER_SAVE_TYPE
253 * Indicates current power-saving mode:
254 * 000 -- No power saving
255 * 001 -- MAC power-down
256 * 010 -- PHY (radio) power-down
257 * 011 -- Error
Alexander Bondara812cba2014-02-18 16:45:00 +0100258 * 10: XTAL ON request
Ben Cahill9e595d22009-11-13 11:56:38 -0800259 * 9-6: SYS_CONFIG
260 * Indicates current system configuration, reflecting pins on chip
261 * as forced high/low by device circuit board.
262 * 4: GOING_TO_SLEEP
263 * Indicates MAC is entering a power-saving sleep power-down.
264 * Not a good time to access device-internal resources.
265 * 3: MAC_ACCESS_REQ
266 * Host sets this to request and maintain MAC wakeup, to allow host
267 * access to device-internal resources. Host must wait for
268 * MAC_CLOCK_READY (and !GOING_TO_SLEEP) before accessing non-CSR
269 * device registers.
270 * 2: INIT_DONE
271 * Host sets this to put device into fully operational D0 power mode.
272 * Host resets this after SW_RESET to put device into low power mode.
273 * 0: MAC_CLOCK_READY
274 * Indicates MAC (ucode processor, etc.) is powered up and can run.
275 * Internal resources are accessible.
276 * NOTE: This does not indicate that the processor is actually running.
Wey-Yi Guyf7d046f2011-03-22 08:05:37 -0700277 * NOTE: This does not indicate that device has completed
Ben Cahill9e595d22009-11-13 11:56:38 -0800278 * init or post-power-down restore of internal SRAM memory.
279 * Use CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP as indication that
280 * SRAM is restored and uCode is in normal operation mode.
281 * Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and
282 * do not need to save/restore it.
283 * NOTE: After device reset, this bit remains "0" until host sets
284 * INIT_DONE
285 */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800286#define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY (0x00000001)
287#define CSR_GP_CNTRL_REG_FLAG_INIT_DONE (0x00000004)
288#define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008)
289#define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010)
Alexander Bondara812cba2014-02-18 16:45:00 +0100290#define CSR_GP_CNTRL_REG_FLAG_XTAL_ON (0x00000400)
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800291
292#define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN (0x00000001)
293
294#define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000)
295#define CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE (0x04000000)
296#define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000)
297
298
Tomas Winklerb661c812008-04-23 17:14:54 -0700299/* HW REV */
Emmanuel Grumbach08838cd2012-05-29 17:48:08 +0300300#define CSR_HW_REV_DASH(_val) (((_val) & 0x0000003) >> 0)
301#define CSR_HW_REV_STEP(_val) (((_val) & 0x000000C) >> 2)
302
Liad Kaufmanc2a2b282014-09-07 11:41:05 +0300303
304/**
305 * hw_rev values
306 */
307enum {
308 SILICON_A_STEP = 0,
309 SILICON_B_STEP,
310};
311
312
Johannes Berg3fd0d3c2014-11-18 15:39:51 +0100313#define CSR_HW_REV_TYPE_MSK (0x000FFF0)
314#define CSR_HW_REV_TYPE_5300 (0x0000020)
315#define CSR_HW_REV_TYPE_5350 (0x0000030)
316#define CSR_HW_REV_TYPE_5100 (0x0000050)
317#define CSR_HW_REV_TYPE_5150 (0x0000040)
318#define CSR_HW_REV_TYPE_1000 (0x0000060)
319#define CSR_HW_REV_TYPE_6x00 (0x0000070)
320#define CSR_HW_REV_TYPE_6x50 (0x0000080)
321#define CSR_HW_REV_TYPE_6150 (0x0000084)
322#define CSR_HW_REV_TYPE_6x05 (0x00000B0)
323#define CSR_HW_REV_TYPE_6x30 CSR_HW_REV_TYPE_6x05
324#define CSR_HW_REV_TYPE_6x35 CSR_HW_REV_TYPE_6x05
325#define CSR_HW_REV_TYPE_2x30 (0x00000C0)
326#define CSR_HW_REV_TYPE_2x00 (0x0000100)
327#define CSR_HW_REV_TYPE_105 (0x0000110)
328#define CSR_HW_REV_TYPE_135 (0x0000120)
329#define CSR_HW_REV_TYPE_7265D (0x0000210)
330#define CSR_HW_REV_TYPE_NONE (0x00001F0)
Tomas Winklerb661c812008-04-23 17:14:54 -0700331
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800332/* EEPROM REG */
333#define CSR_EEPROM_REG_READ_VALID_MSK (0x00000001)
334#define CSR_EEPROM_REG_BIT_CMD (0x00000002)
Zhu, Yi3d5717a2008-12-11 10:33:36 -0800335#define CSR_EEPROM_REG_MSK_ADDR (0x0000FFFC)
336#define CSR_EEPROM_REG_MSK_DATA (0xFFFF0000)
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800337
338/* EEPROM GP */
Ben Cahill9e595d22009-11-13 11:56:38 -0800339#define CSR_EEPROM_GP_VALID_MSK (0x00000007) /* signature */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800340#define CSR_EEPROM_GP_IF_OWNER_MSK (0x00000180)
Ben Cahill9e595d22009-11-13 11:56:38 -0800341#define CSR_EEPROM_GP_BAD_SIGNATURE_BOTH_EEP_AND_OTP (0x00000000)
342#define CSR_EEPROM_GP_BAD_SIG_EEP_GOOD_SIG_OTP (0x00000001)
343#define CSR_EEPROM_GP_GOOD_SIG_EEP_LESS_THAN_4K (0x00000002)
344#define CSR_EEPROM_GP_GOOD_SIG_EEP_MORE_THAN_4K (0x00000004)
345
346/* One-time-programmable memory general purpose reg */
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700347#define CSR_OTP_GP_REG_DEVICE_SELECT (0x00010000) /* 0 - EEPROM, 1 - OTP */
348#define CSR_OTP_GP_REG_OTP_ACCESS_MODE (0x00020000) /* 0 - absolute, 1 - relative */
349#define CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK (0x00100000) /* bit 20 */
350#define CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK (0x00200000) /* bit 21 */
Ben Cahill9e595d22009-11-13 11:56:38 -0800351
352/* GP REG */
Wey-Yi Guyc09430a2009-10-16 14:25:50 -0700353#define CSR_GP_REG_POWER_SAVE_STATUS_MSK (0x03000000) /* bit 24/25 */
354#define CSR_GP_REG_NO_POWER_SAVE (0x00000000)
355#define CSR_GP_REG_MAC_POWER_SAVE (0x01000000)
356#define CSR_GP_REG_PHY_POWER_SAVE (0x02000000)
357#define CSR_GP_REG_POWER_SAVE_ERROR (0x03000000)
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800358
Wey-Yi Guyf41bb892009-10-02 13:44:06 -0700359
Tomas Winkler8f061892008-05-29 16:34:56 +0800360/* CSR GIO */
361#define CSR_GIO_REG_VAL_L0S_ENABLED (0x00000002)
362
Ben Cahill9e595d22009-11-13 11:56:38 -0800363/*
364 * UCODE-DRIVER GP (general purpose) mailbox register 1
365 * Host driver and uCode write and/or read this register to communicate with
366 * each other.
367 * Bit fields:
368 * 4: UCODE_DISABLE
369 * Host sets this to request permanent halt of uCode, same as
370 * sending CARD_STATE command with "halt" bit set.
371 * 3: CT_KILL_EXIT
372 * Host sets this to request exit from CT_KILL state, i.e. host thinks
373 * device temperature is low enough to continue normal operation.
374 * 2: CMD_BLOCKED
375 * Host sets this during RF KILL power-down sequence (HW, SW, CT KILL)
376 * to release uCode to clear all Tx and command queues, enter
377 * unassociated mode, and power down.
378 * NOTE: Some devices also use HBUS_TARG_MBX_C register for this bit.
379 * 1: SW_BIT_RFKILL
380 * Host sets this when issuing CARD_STATE command to request
381 * device sleep.
382 * 0: MAC_SLEEP
383 * uCode sets this when preparing a power-saving power-down.
384 * uCode resets this when power-up is complete and SRAM is sane.
Wey-Yi Guyf7d046f2011-03-22 08:05:37 -0700385 * NOTE: device saves internal SRAM data to host when powering down,
Ben Cahill9e595d22009-11-13 11:56:38 -0800386 * and must restore this data after powering back up.
387 * MAC_SLEEP is the best indication that restore is complete.
388 * Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and
389 * do not need to save/restore it.
390 */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800391#define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001)
392#define CSR_UCODE_SW_BIT_RFKILL (0x00000002)
393#define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004)
394#define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008)
Johannes Bergc8ac61c2011-07-15 13:23:45 -0700395#define CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE (0x00000020)
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800396
Wey-Yi Guy65b79982009-07-31 14:28:07 -0700397/* GP Driver */
398#define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_MSK (0x00000003)
399#define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_3x3_HYB (0x00000000)
400#define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_HYB (0x00000001)
401#define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_IPA (0x00000002)
Shanyu Zhao02796d72010-09-14 16:23:42 -0700402#define CSR_GP_DRIVER_REG_BIT_CALIB_VERSION6 (0x00000004)
403#define CSR_GP_DRIVER_REG_BIT_6050_1x2 (0x00000008)
Wey-Yi Guy65b79982009-07-31 14:28:07 -0700404
Wey-Yi Guy52e6b852011-01-18 08:58:48 -0800405#define CSR_GP_DRIVER_REG_BIT_RADIO_IQ_INVER (0x00000080)
406
Ben Cahill9e595d22009-11-13 11:56:38 -0800407/* GIO Chicken Bits (PCI Express bus link power management) */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800408#define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000)
409#define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000)
410
Mohamed Abbasab53d8a2008-03-25 16:33:36 -0700411/* LED */
412#define CSR_LED_BSM_CTRL_MSK (0xFFFFFFDF)
Eytan Lifshitzc8f9b0f2012-12-28 00:10:36 +0200413#define CSR_LED_REG_TURN_ON (0x60)
414#define CSR_LED_REG_TURN_OFF (0x20)
Mohamed Abbasab53d8a2008-03-25 16:33:36 -0700415
Tomas Winklera693f182008-04-17 16:03:38 -0700416/* ANA_PLL */
Tomas Winklera693f182008-04-17 16:03:38 -0700417#define CSR50_ANA_PLL_CFG_VAL (0x00880300)
418
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800419/* HPET MEM debug */
420#define CSR_DBG_HPET_MEM_REG_VAL (0xFFFF0000)
Mohamed Abbasef850d72009-05-22 11:01:50 -0700421
422/* DRAM INT TABLE */
423#define CSR_DRAM_INT_TBL_ENABLE (1 << 31)
424#define CSR_DRAM_INIT_TBL_WRAP_CHECK (1 << 27)
425
Ben Cahill9e595d22009-11-13 11:56:38 -0800426/*
Alexander Bondara812cba2014-02-18 16:45:00 +0100427 * SHR target access (Shared block memory space)
428 *
429 * Shared internal registers can be accessed directly from PCI bus through SHR
430 * arbiter without need for the MAC HW to be powered up. This is possible due to
431 * indirect read/write via HEEP_CTRL_WRD_PCIEX_CTRL (0xEC) and
432 * HEEP_CTRL_WRD_PCIEX_DATA (0xF4) registers.
433 *
434 * Use iwl_write32()/iwl_read32() family to access these registers. The MAC HW
435 * need not be powered up so no "grab inc access" is required.
436 */
437
438/*
439 * Registers for accessing shared registers (e.g. SHR_APMG_GP1,
440 * SHR_APMG_XTAL_CFG). For example, to read from SHR_APMG_GP1 register (0x1DC),
441 * first, write to the control register:
442 * HEEP_CTRL_WRD_PCIEX_CTRL[15:0] = 0x1DC (offset of the SHR_APMG_GP1 register)
443 * HEEP_CTRL_WRD_PCIEX_CTRL[29:28] = 2 (read access)
444 * second, read from the data register HEEP_CTRL_WRD_PCIEX_DATA[31:0].
445 *
446 * To write the register, first, write to the data register
447 * HEEP_CTRL_WRD_PCIEX_DATA[31:0] and then:
448 * HEEP_CTRL_WRD_PCIEX_CTRL[15:0] = 0x1DC (offset of the SHR_APMG_GP1 register)
449 * HEEP_CTRL_WRD_PCIEX_CTRL[29:28] = 3 (write access)
450 */
451#define HEEP_CTRL_WRD_PCIEX_CTRL_REG (CSR_BASE+0x0ec)
452#define HEEP_CTRL_WRD_PCIEX_DATA_REG (CSR_BASE+0x0f4)
453
454/*
Ben Cahill9e595d22009-11-13 11:56:38 -0800455 * HBUS (Host-side Bus)
456 *
457 * HBUS registers are mapped directly into PCI bus space, but are used
458 * to indirectly access device's internal memory or registers that
459 * may be powered-down.
460 *
461 * Use iwl_write_direct32()/iwl_read_direct32() family for these registers;
462 * host must "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ
463 * to make sure the MAC (uCode processor, etc.) is powered up for accessing
464 * internal resources.
465 *
466 * Do not use iwl_write32()/iwl_read32() family to access these registers;
467 * these provide only simple PCI bus access, without waking up the MAC.
468 */
Tomas Winkler750fe632008-03-04 18:09:29 -0800469#define HBUS_BASE (0x400)
Ben Cahill9e595d22009-11-13 11:56:38 -0800470
Tomas Winkler750fe632008-03-04 18:09:29 -0800471/*
472 * Registers for accessing device's internal SRAM memory (e.g. SCD SRAM
473 * structures, error log, event log, verifying uCode load).
474 * First write to address register, then read from or write to data register
475 * to complete the job. Once the address register is set up, accesses to
476 * data registers auto-increment the address by one dword.
477 * Bit usage for address registers (read or write):
478 * 0-31: memory address within device
479 */
480#define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c)
481#define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010)
482#define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018)
483#define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c)
484
Ben Cahill9e595d22009-11-13 11:56:38 -0800485/* Mailbox C, used as workaround alternative to CSR_UCODE_DRV_GP1 mailbox */
486#define HBUS_TARG_MBX_C (HBUS_BASE+0x030)
487#define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004)
488
Tomas Winkler750fe632008-03-04 18:09:29 -0800489/*
490 * Registers for accessing device's internal peripheral registers
491 * (e.g. SCD, BSM, etc.). First write to address register,
492 * then read from or write to data register to complete the job.
493 * Bit usage for address registers (read or write):
494 * 0-15: register address (offset) within device
495 * 24-25: (# bytes - 1) to read or write (e.g. 3 for dword)
496 */
497#define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044)
498#define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048)
499#define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c)
500#define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050)
501
Amit Bekaf8c6c6b2012-02-19 11:07:46 +0200502/* Used to enable DBGM */
503#define HBUS_TARG_TEST_REG (HBUS_BASE+0x05c)
504
Tomas Winkler750fe632008-03-04 18:09:29 -0800505/*
Ben Cahill9e595d22009-11-13 11:56:38 -0800506 * Per-Tx-queue write pointer (index, really!)
Tomas Winkler750fe632008-03-04 18:09:29 -0800507 * Indicates index to next TFD that driver will fill (1 past latest filled).
508 * Bit usage:
509 * 0-7: queue write index
510 * 11-8: queue selector
511 */
512#define HBUS_TARG_WRPTR (HBUS_BASE+0x060)
Tomas Winkler750fe632008-03-04 18:09:29 -0800513
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -0700514/**********************************************************
515 * CSR values
516 **********************************************************/
517 /*
518 * host interrupt timeout value
519 * used with setting interrupt coalescing timer
520 * the CSR_INT_COALESCING is an 8 bit register in 32-usec unit
521 *
522 * default interrupt coalescing timer is 64 x 32 = 2048 usecs
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -0700523 */
524#define IWL_HOST_INT_TIMEOUT_MAX (0xFF)
525#define IWL_HOST_INT_TIMEOUT_DEF (0x40)
526#define IWL_HOST_INT_TIMEOUT_MIN (0x0)
Emmanuel Grumbach6960a052013-11-11 15:23:01 +0200527#define IWL_HOST_INT_OPER_MODE BIT(31)
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -0700528
Eytan Lifshitz9ee718a2013-05-19 19:14:41 +0300529/*****************************************************************************
530 * 7000/3000 series SHR DTS addresses *
531 *****************************************************************************/
532
533/* Diode Results Register Structure: */
534enum dtd_diode_reg {
535 DTS_DIODE_REG_DIG_VAL = 0x000000FF, /* bits [7:0] */
536 DTS_DIODE_REG_VREF_LOW = 0x0000FF00, /* bits [15:8] */
537 DTS_DIODE_REG_VREF_HIGH = 0x00FF0000, /* bits [23:16] */
538 DTS_DIODE_REG_VREF_ID = 0x03000000, /* bits [25:24] */
539 DTS_DIODE_REG_PASS_ONCE = 0x80000000, /* bits [31:31] */
540 DTS_DIODE_REG_FLAGS_MSK = 0xFF000000, /* bits [31:24] */
541/* Those are the masks INSIDE the flags bit-field: */
542 DTS_DIODE_REG_FLAGS_VREFS_ID_POS = 0,
543 DTS_DIODE_REG_FLAGS_VREFS_ID = 0x00000003, /* bits [1:0] */
544 DTS_DIODE_REG_FLAGS_PASS_ONCE_POS = 7,
545 DTS_DIODE_REG_FLAGS_PASS_ONCE = 0x00000080, /* bits [7:7] */
546};
547
Tomas Winkler65a06672008-10-15 11:06:23 -0700548#endif /* !__iwl_csr_h__ */