blob: d60472b4f7736967ee62c93249e0654a0b93cb0a [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070030#include "btcoex.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080031
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040032#include "../regd.h"
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -070033#include "../debug.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040034
Sujith394cf0a2009-02-09 13:26:54 +053035#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040036
Sujith394cf0a2009-02-09 13:26:54 +053037#define AR5416_DEVID_PCI 0x0023
38#define AR5416_DEVID_PCIE 0x0024
39#define AR9160_DEVID_PCI 0x0027
40#define AR9280_DEVID_PCI 0x0029
41#define AR9280_DEVID_PCIE 0x002a
42#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050043#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040044#define AR9287_DEVID_PCI 0x002d
45#define AR9287_DEVID_PCIE 0x002e
46#define AR9300_DEVID_PCIE 0x0030
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040047
Sujith394cf0a2009-02-09 13:26:54 +053048#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040049
Sujith394cf0a2009-02-09 13:26:54 +053050#define AR_SUBVENDOR_ID_NOG 0x0e11
51#define AR_SUBVENDOR_ID_NEW_A 0x7065
52#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070053
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053054#define AR9280_COEX2WIRE_SUBSYSID 0x309b
55#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
56#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
57
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070058#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
59
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070060#define ATH_DEFAULT_NOISE_FLOOR -95
61
John W. Linville04658fb2009-11-13 13:12:59 -050062#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070063
Sujith394cf0a2009-02-09 13:26:54 +053064/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070065#define REG_WRITE(_ah, _reg, _val) \
66 ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
67
68#define REG_READ(_ah, _reg) \
69 ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070070
Sujith20b3efd2010-04-16 11:53:55 +053071#define ENABLE_REGWRITE_BUFFER(_ah) \
72 do { \
73 if (AR_SREV_9271(_ah)) \
74 ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \
75 } while (0)
76
77#define DISABLE_REGWRITE_BUFFER(_ah) \
78 do { \
79 if (AR_SREV_9271(_ah)) \
80 ath9k_hw_common(_ah)->ops->disable_write_buffer((_ah)); \
81 } while (0)
82
83#define REGWRITE_BUFFER_FLUSH(_ah) \
84 do { \
85 if (AR_SREV_9271(_ah)) \
86 ath9k_hw_common(_ah)->ops->write_flush((_ah)); \
87 } while (0)
88
Sujith394cf0a2009-02-09 13:26:54 +053089#define SM(_v, _f) (((_v) << _f##_S) & _f)
90#define MS(_v, _f) (((_v) & _f) >> _f##_S)
91#define REG_RMW(_a, _r, _set, _clr) \
92 REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
93#define REG_RMW_FIELD(_a, _r, _f, _v) \
94 REG_WRITE(_a, _r, \
95 (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -040096#define REG_READ_FIELD(_a, _r, _f) \
97 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +053098#define REG_SET_BIT(_a, _r, _f) \
99 REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
100#define REG_CLR_BIT(_a, _r, _f) \
101 REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700102
Sujith394cf0a2009-02-09 13:26:54 +0530103#define DO_DELAY(x) do { \
104 if ((++(x) % 64) == 0) \
105 udelay(1); \
106 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700107
Sujith394cf0a2009-02-09 13:26:54 +0530108#define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
109 int r; \
110 for (r = 0; r < ((iniarray)->ia_rows); r++) { \
111 REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
112 INI_RA((iniarray), r, (column))); \
113 DO_DELAY(regWr); \
114 } \
115 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700116
Sujith394cf0a2009-02-09 13:26:54 +0530117#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
118#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
119#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
120#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530121#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530122#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
123#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700124
Sujith394cf0a2009-02-09 13:26:54 +0530125#define AR_GPIOD_MASK 0x00001FFF
126#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700127
Sujith394cf0a2009-02-09 13:26:54 +0530128#define BASE_ACTIVATE_DELAY 100
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +0530129#define RTC_PLL_SETTLE_DELAY 100
Sujith394cf0a2009-02-09 13:26:54 +0530130#define COEF_SCALE_S 24
131#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700132
Sujith394cf0a2009-02-09 13:26:54 +0530133#define ATH9K_ANTENNA0_CHAINMASK 0x1
134#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700135
Sujith394cf0a2009-02-09 13:26:54 +0530136#define ATH9K_NUM_DMA_DEBUG_REGS 8
137#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700138
Sujith394cf0a2009-02-09 13:26:54 +0530139#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530140#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200141#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530142#define AH_TIME_QUANTUM 10
143#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530144#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530145#define SPUR_RSSI_THRESH 40
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700146
Sujith394cf0a2009-02-09 13:26:54 +0530147#define CAB_TIMEOUT_VAL 10
148#define BEACON_TIMEOUT_VAL 10
149#define MIN_BEACON_TIMEOUT_VAL 1
150#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700151
Sujith394cf0a2009-02-09 13:26:54 +0530152#define INIT_CONFIG_STATUS 0x00000000
153#define INIT_RSSI_THR 0x00000700
154#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700155
Sujith394cf0a2009-02-09 13:26:54 +0530156#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700157
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400158#define ATH9K_HW_RX_HP_QDEPTH 16
159#define ATH9K_HW_RX_LP_QDEPTH 128
160
Felix Fietkau717f6be2010-06-12 00:34:00 -0400161#define PAPRD_GAIN_TABLE_ENTRIES 32
162#define PAPRD_TABLE_SZ 24
163
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400164enum ath_ini_subsys {
165 ATH_INI_PRE = 0,
166 ATH_INI_CORE,
167 ATH_INI_POST,
168 ATH_INI_NUM_SPLIT,
169};
170
Sujith394cf0a2009-02-09 13:26:54 +0530171enum wireless_mode {
172 ATH9K_MODE_11A = 0,
Luis R. Rodriguezb9b6e152009-07-14 20:14:03 -0400173 ATH9K_MODE_11G,
174 ATH9K_MODE_11NA_HT20,
175 ATH9K_MODE_11NG_HT20,
176 ATH9K_MODE_11NA_HT40PLUS,
177 ATH9K_MODE_11NA_HT40MINUS,
178 ATH9K_MODE_11NG_HT40PLUS,
179 ATH9K_MODE_11NG_HT40MINUS,
180 ATH9K_MODE_MAX,
Sujith394cf0a2009-02-09 13:26:54 +0530181};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700182
Sujith394cf0a2009-02-09 13:26:54 +0530183enum ath9k_hw_caps {
Sujithbdbdf462009-03-30 15:28:22 +0530184 ATH9K_HW_CAP_MIC_AESCCM = BIT(0),
185 ATH9K_HW_CAP_MIC_CKIP = BIT(1),
186 ATH9K_HW_CAP_MIC_TKIP = BIT(2),
187 ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3),
188 ATH9K_HW_CAP_CIPHER_CKIP = BIT(4),
189 ATH9K_HW_CAP_CIPHER_TKIP = BIT(5),
190 ATH9K_HW_CAP_VEOL = BIT(6),
191 ATH9K_HW_CAP_BSSIDMASK = BIT(7),
192 ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8),
193 ATH9K_HW_CAP_HT = BIT(9),
194 ATH9K_HW_CAP_GTT = BIT(10),
195 ATH9K_HW_CAP_FASTCC = BIT(11),
196 ATH9K_HW_CAP_RFSILENT = BIT(12),
197 ATH9K_HW_CAP_CST = BIT(13),
198 ATH9K_HW_CAP_ENHANCEDPM = BIT(14),
199 ATH9K_HW_CAP_AUTOSLEEP = BIT(15),
200 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16),
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -0400201 ATH9K_HW_CAP_EDMA = BIT(17),
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -0400202 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(18),
Luis R. Rodriguezce018052010-04-15 17:39:38 -0400203 ATH9K_HW_CAP_LDPC = BIT(19),
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400204 ATH9K_HW_CAP_FASTCLOCK = BIT(20),
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700205 ATH9K_HW_CAP_SGI_20 = BIT(21),
Felix Fietkau49352502010-06-12 00:33:59 -0400206 ATH9K_HW_CAP_PAPRD = BIT(22),
Sujith394cf0a2009-02-09 13:26:54 +0530207};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700208
Sujith394cf0a2009-02-09 13:26:54 +0530209enum ath9k_capability_type {
210 ATH9K_CAP_CIPHER = 0,
211 ATH9K_CAP_TKIP_MIC,
212 ATH9K_CAP_TKIP_SPLIT,
Sujith394cf0a2009-02-09 13:26:54 +0530213 ATH9K_CAP_TXPOW,
Sujith394cf0a2009-02-09 13:26:54 +0530214 ATH9K_CAP_MCAST_KEYSRCH,
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530215 ATH9K_CAP_DS
Sujith394cf0a2009-02-09 13:26:54 +0530216};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700217
Sujith394cf0a2009-02-09 13:26:54 +0530218struct ath9k_hw_capabilities {
219 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
220 DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
221 u16 total_queues;
222 u16 keycache_size;
223 u16 low_5ghz_chan, high_5ghz_chan;
224 u16 low_2ghz_chan, high_2ghz_chan;
Sujith394cf0a2009-02-09 13:26:54 +0530225 u16 rts_aggr_limit;
226 u8 tx_chainmask;
227 u8 rx_chainmask;
228 u16 tx_triglevel_max;
229 u16 reg_cap;
230 u8 num_gpio_pins;
231 u8 num_antcfg_2ghz;
232 u8 num_antcfg_5ghz;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400233 u8 rx_hp_qdepth;
234 u8 rx_lp_qdepth;
235 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400236 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400237 u8 txs_len;
Sujith394cf0a2009-02-09 13:26:54 +0530238};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700239
Sujith394cf0a2009-02-09 13:26:54 +0530240struct ath9k_ops_config {
241 int dma_beacon_response_time;
242 int sw_beacon_response_time;
243 int additional_swba_backoff;
244 int ack_6mb;
Felix Fietkau41f3e542010-06-12 00:33:56 -0400245 u32 cwm_ignore_extcca;
Sujith394cf0a2009-02-09 13:26:54 +0530246 u8 pcie_powersave_enable;
Sujith394cf0a2009-02-09 13:26:54 +0530247 u8 pcie_clock_req;
248 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530249 u8 analog_shiftreg;
250 u8 ht_enable;
251 u32 ofdm_trig_low;
252 u32 ofdm_trig_high;
253 u32 cck_trig_high;
254 u32 cck_trig_low;
255 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530256 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530257 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400258 bool tx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530259#define SPUR_DISABLE 0
260#define SPUR_ENABLE_IOCTL 1
261#define SPUR_ENABLE_EEPROM 2
262#define AR_EEPROM_MODAL_SPURS 5
263#define AR_SPUR_5413_1 1640
264#define AR_SPUR_5413_2 1200
265#define AR_NO_SPUR 0x8000
266#define AR_BASE_FREQ_2GHZ 2300
267#define AR_BASE_FREQ_5GHZ 4900
268#define AR_SPUR_FEEQ_BOUND_HT40 19
269#define AR_SPUR_FEEQ_BOUND_HT20 10
270 int spurmode;
271 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500272 u8 max_txtrig_level;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400273 u16 ani_poll_interval; /* ANI poll interval in ms */
Sujith394cf0a2009-02-09 13:26:54 +0530274};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700275
Sujith394cf0a2009-02-09 13:26:54 +0530276enum ath9k_int {
277 ATH9K_INT_RX = 0x00000001,
278 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400279 ATH9K_INT_RXHP = 0x00000001,
280 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530281 ATH9K_INT_RXNOFRM = 0x00000008,
282 ATH9K_INT_RXEOL = 0x00000010,
283 ATH9K_INT_RXORN = 0x00000020,
284 ATH9K_INT_TX = 0x00000040,
285 ATH9K_INT_TXDESC = 0x00000080,
286 ATH9K_INT_TIM_TIMER = 0x00000100,
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400287 ATH9K_INT_BB_WATCHDOG = 0x00000400,
Sujith394cf0a2009-02-09 13:26:54 +0530288 ATH9K_INT_TXURN = 0x00000800,
289 ATH9K_INT_MIB = 0x00001000,
290 ATH9K_INT_RXPHY = 0x00004000,
291 ATH9K_INT_RXKCM = 0x00008000,
292 ATH9K_INT_SWBA = 0x00010000,
293 ATH9K_INT_BMISS = 0x00040000,
294 ATH9K_INT_BNR = 0x00100000,
295 ATH9K_INT_TIM = 0x00200000,
296 ATH9K_INT_DTIM = 0x00400000,
297 ATH9K_INT_DTIMSYNC = 0x00800000,
298 ATH9K_INT_GPIO = 0x01000000,
299 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530300 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530301 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530302 ATH9K_INT_CST = 0x10000000,
303 ATH9K_INT_GTT = 0x20000000,
304 ATH9K_INT_FATAL = 0x40000000,
305 ATH9K_INT_GLOBAL = 0x80000000,
306 ATH9K_INT_BMISC = ATH9K_INT_TIM |
307 ATH9K_INT_DTIM |
308 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530309 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530310 ATH9K_INT_CABEND,
311 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
312 ATH9K_INT_RXDESC |
313 ATH9K_INT_RXEOL |
314 ATH9K_INT_RXORN |
315 ATH9K_INT_TXURN |
316 ATH9K_INT_TXDESC |
317 ATH9K_INT_MIB |
318 ATH9K_INT_RXPHY |
319 ATH9K_INT_RXKCM |
320 ATH9K_INT_SWBA |
321 ATH9K_INT_BMISS |
322 ATH9K_INT_GPIO,
323 ATH9K_INT_NOCARD = 0xffffffff
324};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700325
Sujith394cf0a2009-02-09 13:26:54 +0530326#define CHANNEL_CW_INT 0x00002
327#define CHANNEL_CCK 0x00020
328#define CHANNEL_OFDM 0x00040
329#define CHANNEL_2GHZ 0x00080
330#define CHANNEL_5GHZ 0x00100
331#define CHANNEL_PASSIVE 0x00200
332#define CHANNEL_DYN 0x00400
333#define CHANNEL_HALF 0x04000
334#define CHANNEL_QUARTER 0x08000
335#define CHANNEL_HT20 0x10000
336#define CHANNEL_HT40PLUS 0x20000
337#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700338
Sujith394cf0a2009-02-09 13:26:54 +0530339#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
340#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
341#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
342#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
343#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
344#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
345#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
346#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
347#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
348#define CHANNEL_ALL \
349 (CHANNEL_OFDM| \
350 CHANNEL_CCK| \
351 CHANNEL_2GHZ | \
352 CHANNEL_5GHZ | \
353 CHANNEL_HT20 | \
354 CHANNEL_HT40PLUS | \
355 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700356
Sujith394cf0a2009-02-09 13:26:54 +0530357struct ath9k_channel {
358 struct ieee80211_channel *chan;
359 u16 channel;
360 u32 channelFlags;
361 u32 chanmode;
362 int32_t CalValid;
363 bool oneTimeCalsDone;
364 int8_t iCoff;
365 int8_t qCoff;
366 int16_t rawNoiseFloor;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400367 bool paprd_done;
368 u16 small_signal_gain[AR9300_MAX_CHAINS];
369 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
Sujith394cf0a2009-02-09 13:26:54 +0530370};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700371
Sujith394cf0a2009-02-09 13:26:54 +0530372#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
373 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
374 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
375 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
376#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
377#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
378#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530379#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
380#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400381#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
Sujith394cf0a2009-02-09 13:26:54 +0530382 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400383 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700384
Sujith394cf0a2009-02-09 13:26:54 +0530385/* These macros check chanmode and not channelFlags */
386#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
387#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
388 ((_c)->chanmode == CHANNEL_G_HT20))
389#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
390 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
391 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
392 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
393#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700394
Sujith394cf0a2009-02-09 13:26:54 +0530395enum ath9k_power_mode {
396 ATH9K_PM_AWAKE = 0,
397 ATH9K_PM_FULL_SLEEP,
398 ATH9K_PM_NETWORK_SLEEP,
399 ATH9K_PM_UNDEFINED
400};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700401
Sujith394cf0a2009-02-09 13:26:54 +0530402enum ath9k_tp_scale {
403 ATH9K_TP_SCALE_MAX = 0,
404 ATH9K_TP_SCALE_50,
405 ATH9K_TP_SCALE_25,
406 ATH9K_TP_SCALE_12,
407 ATH9K_TP_SCALE_MIN
408};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700409
Sujith394cf0a2009-02-09 13:26:54 +0530410enum ser_reg_mode {
411 SER_REG_MODE_OFF = 0,
412 SER_REG_MODE_ON = 1,
413 SER_REG_MODE_AUTO = 2,
414};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700415
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400416enum ath9k_rx_qtype {
417 ATH9K_RX_QUEUE_HP,
418 ATH9K_RX_QUEUE_LP,
419 ATH9K_RX_QUEUE_MAX,
420};
421
Sujith394cf0a2009-02-09 13:26:54 +0530422struct ath9k_beacon_state {
423 u32 bs_nexttbtt;
424 u32 bs_nextdtim;
425 u32 bs_intval;
426#define ATH9K_BEACON_PERIOD 0x0000ffff
427#define ATH9K_BEACON_ENA 0x00800000
428#define ATH9K_BEACON_RESET_TSF 0x01000000
Sujith4af9cf42009-02-12 10:06:47 +0530429#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530430 u32 bs_dtimperiod;
431 u16 bs_cfpperiod;
432 u16 bs_cfpmaxduration;
433 u32 bs_cfpnext;
434 u16 bs_timoffset;
435 u16 bs_bmissthreshold;
436 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530437 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530438};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439
Sujith394cf0a2009-02-09 13:26:54 +0530440struct chan_centers {
441 u16 synth_center;
442 u16 ctl_center;
443 u16 ext_center;
444};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700445
Sujith394cf0a2009-02-09 13:26:54 +0530446enum {
447 ATH9K_RESET_POWER_ON,
448 ATH9K_RESET_WARM,
449 ATH9K_RESET_COLD,
450};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700451
Sujithd535a422009-02-09 13:27:06 +0530452struct ath9k_hw_version {
453 u32 magic;
454 u16 devid;
455 u16 subvendorid;
456 u32 macVersion;
457 u16 macRev;
458 u16 phyRev;
459 u16 analog5GhzRev;
460 u16 analog2GhzRev;
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +0530461 u16 subsysid;
Sujithd535a422009-02-09 13:27:06 +0530462};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700463
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530464/* Generic TSF timer definitions */
465
466#define ATH_MAX_GEN_TIMER 16
467
468#define AR_GENTMR_BIT(_index) (1 << (_index))
469
470/*
Walter Goldens77c20612010-05-18 04:44:54 -0700471 * Using de Bruijin sequence to look up 1's index in a 32 bit number
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530472 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
473 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530474#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530475
476struct ath_gen_timer_configuration {
477 u32 next_addr;
478 u32 period_addr;
479 u32 mode_addr;
480 u32 mode_mask;
481};
482
483struct ath_gen_timer {
484 void (*trigger)(void *arg);
485 void (*overflow)(void *arg);
486 void *arg;
487 u8 index;
488};
489
490struct ath_gen_timer_table {
491 u32 gen_timer_index[32];
492 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
493 union {
494 unsigned long timer_bits;
495 u16 val;
496 } timer_mask;
497};
498
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400499/**
500 * struct ath_hw_private_ops - callbacks used internally by hardware code
501 *
502 * This structure contains private callbacks designed to only be used internally
503 * by the hardware core.
504 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400505 * @init_cal_settings: setup types of calibrations supported
506 * @init_cal: starts actual calibration
507 *
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400508 * @init_mode_regs: Initializes mode registers
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400509 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400510 * @macversion_supported: If this specific mac revision is supported
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400511 *
512 * @rf_set_freq: change frequency
513 * @spur_mitigate_freq: spur mitigation
514 * @rf_alloc_ext_banks:
515 * @rf_free_ext_banks:
516 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400517 * @compute_pll_control: compute the PLL control value to use for
518 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400519 * @setup_calibration: set up calibration
520 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguez77d6d392010-04-15 17:39:09 -0400521 * @loadnf: load noise floor read from each chain on the CCA registers
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400522 *
523 * @ani_reset: reset ANI parameters to default values
524 * @ani_lower_immunity: lower the noise immunity level. The level controls
525 * the power-based packet detection on hardware. If a power jump is
526 * detected the adapter takes it as an indication that a packet has
527 * arrived. The level ranges from 0-5. Each level corresponds to a
528 * few dB more of noise immunity. If you have a strong time-varying
529 * interference that is causing false detections (OFDM timing errors or
530 * CCK timing errors) the level can be increased.
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400531 * @ani_cache_ini_regs: cache the values for ANI from the initial
532 * register settings through the register initialization.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400533 */
534struct ath_hw_private_ops {
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400535 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400536 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400537 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
538
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400539 void (*init_mode_regs)(struct ath_hw *ah);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400540 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400541 bool (*macversion_supported)(u32 macversion);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400542 void (*setup_calibration)(struct ath_hw *ah,
543 struct ath9k_cal_list *currCal);
544 bool (*iscal_supported)(struct ath_hw *ah,
545 enum ath9k_cal_types calType);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400546
547 /* PHY ops */
548 int (*rf_set_freq)(struct ath_hw *ah,
549 struct ath9k_channel *chan);
550 void (*spur_mitigate_freq)(struct ath_hw *ah,
551 struct ath9k_channel *chan);
552 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
553 void (*rf_free_ext_banks)(struct ath_hw *ah);
554 bool (*set_rf_regs)(struct ath_hw *ah,
555 struct ath9k_channel *chan,
556 u16 modesIndex);
557 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
558 void (*init_bb)(struct ath_hw *ah,
559 struct ath9k_channel *chan);
560 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
561 void (*olc_init)(struct ath_hw *ah);
562 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
563 void (*mark_phy_inactive)(struct ath_hw *ah);
564 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
565 bool (*rfbus_req)(struct ath_hw *ah);
566 void (*rfbus_done)(struct ath_hw *ah);
567 void (*enable_rfkill)(struct ath_hw *ah);
568 void (*restore_chainmask)(struct ath_hw *ah);
569 void (*set_diversity)(struct ath_hw *ah, bool value);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400570 u32 (*compute_pll_control)(struct ath_hw *ah,
571 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400572 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
573 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400574 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Luis R. Rodriguez77d6d392010-04-15 17:39:09 -0400575 void (*loadnf)(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400576
577 /* ANI */
Luis R. Rodriguez40346b62010-06-12 00:33:44 -0400578 void (*ani_reset)(struct ath_hw *ah, bool is_scanning);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400579 void (*ani_lower_immunity)(struct ath_hw *ah);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400580 void (*ani_cache_ini_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400581};
582
583/**
584 * struct ath_hw_ops - callbacks used by hardware code and driver code
585 *
586 * This structure contains callbacks designed to to be used internally by
587 * hardware code and also by the lower level driver.
588 *
589 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400590 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400591 *
592 * @ani_proc_mib_event: process MIB events, this would happen upon specific ANI
593 * thresholds being reached or having overflowed.
594 * @ani_monitor: called periodically by the core driver to collect
595 * MIB stats and adjust ANI if specific thresholds have been reached.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400596 */
597struct ath_hw_ops {
598 void (*config_pci_powersave)(struct ath_hw *ah,
599 int restore,
600 int power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400601 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400602 void (*set_desc_link)(void *ds, u32 link);
603 void (*get_desc_link)(void *ds, u32 **link);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400604 bool (*calibrate)(struct ath_hw *ah,
605 struct ath9k_channel *chan,
606 u8 rxchainmask,
607 bool longcal);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400608 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400609 void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
610 bool is_firstseg, bool is_is_lastseg,
611 const void *ds0, dma_addr_t buf_addr,
612 unsigned int qcu);
613 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
614 struct ath_tx_status *ts);
615 void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
616 u32 pktLen, enum ath9k_pkt_type type,
617 u32 txPower, u32 keyIx,
618 enum ath9k_key_type keyType,
619 u32 flags);
620 void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
621 void *lastds,
622 u32 durUpdateEn, u32 rtsctsRate,
623 u32 rtsctsDuration,
624 struct ath9k_11n_rate_series series[],
625 u32 nseries, u32 flags);
626 void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
627 u32 aggrLen);
628 void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
629 u32 numDelims);
630 void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
631 void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
632 void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
633 u32 burstDuration);
634 void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
635 u32 vmf);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400636
637 void (*ani_proc_mib_event)(struct ath_hw *ah);
638 void (*ani_monitor)(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400639};
640
Sujithcbe61d82009-02-09 13:27:12 +0530641struct ath_hw {
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700642 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700643 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530644 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530645 struct ath9k_ops_config config;
646 struct ath9k_hw_capabilities caps;
Sujith2660b812009-02-09 13:27:26 +0530647 struct ath9k_channel channels[38];
648 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530649
Sujithcbe61d82009-02-09 13:27:12 +0530650 union {
651 struct ar5416_eeprom_def def;
652 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400653 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400654 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530655 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530656 const struct eeprom_ops *eep_ops;
Sujithcbe61d82009-02-09 13:27:12 +0530657
658 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530659 bool is_pciexpress;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400660 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530661 u16 tx_trig_level;
Felix Fietkau641d9922010-04-15 17:38:49 -0400662 s16 nf_2g_max;
663 s16 nf_2g_min;
664 s16 nf_5g_max;
665 s16 nf_5g_min;
Sujith2660b812009-02-09 13:27:26 +0530666 u16 rfsilent;
667 u32 rfkill_gpio;
668 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530669 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530670
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400671 bool htc_reset_init;
672
Sujith2660b812009-02-09 13:27:26 +0530673 enum nl80211_iftype opmode;
674 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530675
676 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
Sujitha13883b2009-08-26 08:39:40 +0530677 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530678 struct ar5416Stats stats;
679 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530680
Sujith2660b812009-02-09 13:27:26 +0530681 int16_t curchan_rad_index;
Pavel Roskin30691682010-03-31 18:05:31 -0400682 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500683 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530684 u32 txok_interrupt_mask;
685 u32 txerr_interrupt_mask;
686 u32 txdesc_interrupt_mask;
687 u32 txeol_interrupt_mask;
688 u32 txurn_interrupt_mask;
689 bool chip_fullsleep;
690 u32 atim_window;
Sujith6a2b9e82008-08-11 14:04:32 +0530691
692 /* Calibration */
Sujithcbfe9462009-04-13 21:56:56 +0530693 enum ath9k_cal_types supp_cals;
694 struct ath9k_cal_list iq_caldata;
695 struct ath9k_cal_list adcgain_caldata;
696 struct ath9k_cal_list adcdc_calinitdata;
697 struct ath9k_cal_list adcdc_caldata;
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400698 struct ath9k_cal_list tempCompCalData;
Sujithcbfe9462009-04-13 21:56:56 +0530699 struct ath9k_cal_list *cal_list;
700 struct ath9k_cal_list *cal_list_last;
701 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530702#define totalPowerMeasI meas0.unsign
703#define totalPowerMeasQ meas1.unsign
704#define totalIqCorrMeas meas2.sign
705#define totalAdcIOddPhase meas0.unsign
706#define totalAdcIEvenPhase meas1.unsign
707#define totalAdcQOddPhase meas2.unsign
708#define totalAdcQEvenPhase meas3.unsign
709#define totalAdcDcOffsetIOddPhase meas0.sign
710#define totalAdcDcOffsetIEvenPhase meas1.sign
711#define totalAdcDcOffsetQOddPhase meas2.sign
712#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700713 union {
714 u32 unsign[AR5416_MAX_CHAINS];
715 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530716 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700717 union {
718 u32 unsign[AR5416_MAX_CHAINS];
719 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530720 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700721 union {
722 u32 unsign[AR5416_MAX_CHAINS];
723 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530724 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700725 union {
726 u32 unsign[AR5416_MAX_CHAINS];
727 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530728 } meas3;
729 u16 cal_samples;
Sujith6a2b9e82008-08-11 14:04:32 +0530730
Sujith2660b812009-02-09 13:27:26 +0530731 u32 sta_id1_defaults;
732 u32 misc_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700733 enum {
734 AUTO_32KHZ,
735 USE_32KHZ,
736 DONT_USE_32KHZ,
Sujith2660b812009-02-09 13:27:26 +0530737 } enable_32kHz_clock;
Sujith6a2b9e82008-08-11 14:04:32 +0530738
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400739 /* Private to hardware code */
740 struct ath_hw_private_ops private_ops;
741 /* Accessed by the lower level driver */
742 struct ath_hw_ops ops;
743
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400744 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530745 u32 *analogBank0Data;
746 u32 *analogBank1Data;
747 u32 *analogBank2Data;
748 u32 *analogBank3Data;
749 u32 *analogBank6Data;
750 u32 *analogBank6TPCData;
751 u32 *analogBank7Data;
752 u32 *addac5416_21;
753 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530754
Felix Fietkau597a94b2010-04-26 15:04:37 -0400755 u8 txpower_limit;
Sujith2660b812009-02-09 13:27:26 +0530756 int16_t txpower_indexoffset;
Felix Fietkaue239d852010-01-15 02:34:58 +0100757 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530758 u32 beacon_interval;
759 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530760 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530761
762 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530763 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530764 u32 aniperiod;
765 struct ar5416AniState *curani;
766 struct ar5416AniState ani[255];
767 int totalSizeDesired[5];
768 int coarse_high[5];
769 int coarse_low[5];
770 int firpwr[5];
771 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530772
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700773 /* Bluetooth coexistance */
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700774 struct ath_btcoex_hw btcoex_hw;
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700775
Sujith2660b812009-02-09 13:27:26 +0530776 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530777 u8 txchainmask;
778 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530779
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530780 u32 originalGain[22];
781 int initPDADC;
782 int PDADCdelta;
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530783 u8 led_pin;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530784
Sujith2660b812009-02-09 13:27:26 +0530785 struct ar5416IniArray iniModes;
786 struct ar5416IniArray iniCommon;
787 struct ar5416IniArray iniBank0;
788 struct ar5416IniArray iniBB_RfGain;
789 struct ar5416IniArray iniBank1;
790 struct ar5416IniArray iniBank2;
791 struct ar5416IniArray iniBank3;
792 struct ar5416IniArray iniBank6;
793 struct ar5416IniArray iniBank6TPC;
794 struct ar5416IniArray iniBank7;
795 struct ar5416IniArray iniAddac;
796 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400797 struct ar5416IniArray iniPcieSerdesLowPower;
Sujith2660b812009-02-09 13:27:26 +0530798 struct ar5416IniArray iniModesAdditional;
799 struct ar5416IniArray iniModesRxGain;
800 struct ar5416IniArray iniModesTxGain;
Luis R. Rodriguez85643282009-10-19 02:33:33 -0400801 struct ar5416IniArray iniModes_9271_1_0_only;
Sujith193cd452009-09-18 15:04:07 +0530802 struct ar5416IniArray iniCckfirNormal;
803 struct ar5416IniArray iniCckfirJapan2484;
Sujith70807e92010-03-17 14:25:14 +0530804 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
805 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
806 struct ar5416IniArray iniModes_9271_ANI_reg;
807 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
808 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530809
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400810 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
811 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
812 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
813 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
814
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530815 u32 intr_gen_timer_trigger;
816 u32 intr_gen_timer_thresh;
817 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400818
819 struct ar9003_txs *ts_ring;
820 void *ts_start;
821 u32 ts_paddr_start;
822 u32 ts_paddr_end;
823 u16 ts_tail;
824 u8 ts_size;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400825
826 u32 bb_watchdog_last_status;
827 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
Felix Fietkau717f6be2010-06-12 00:34:00 -0400828
829 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
830 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700831};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700832
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700833static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
834{
835 return &ah->common;
836}
837
838static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
839{
840 return &(ath9k_hw_common(ah)->regulatory);
841}
842
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400843static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
844{
845 return &ah->private_ops;
846}
847
848static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
849{
850 return &ah->ops;
851}
852
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700853/* Initialization, Detach, Reset */
Sujith394cf0a2009-02-09 13:26:54 +0530854const char *ath9k_hw_probe(u16 vendorid, u16 devid);
Sujith285f2dd2010-01-08 10:36:07 +0530855void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700856int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530857int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith394cf0a2009-02-09 13:26:54 +0530858 bool bChannelChange);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100859int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530860bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujith394cf0a2009-02-09 13:26:54 +0530861 u32 capability, u32 *result);
Sujithcbe61d82009-02-09 13:27:12 +0530862bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujith394cf0a2009-02-09 13:26:54 +0530863 u32 capability, u32 setting, int *status);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400864u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700865
Sujith394cf0a2009-02-09 13:26:54 +0530866/* Key Cache Management */
Sujithcbe61d82009-02-09 13:27:12 +0530867bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
868bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
869bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujith394cf0a2009-02-09 13:26:54 +0530870 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +0200871 const u8 *mac);
Sujithcbe61d82009-02-09 13:27:12 +0530872bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700873
Sujith394cf0a2009-02-09 13:26:54 +0530874/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530875void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
876u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
877void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530878 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530879void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530880u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
881void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700882
Sujith394cf0a2009-02-09 13:26:54 +0530883/* General Operation */
Sujith0caa7b12009-02-16 13:23:20 +0530884bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Sujith394cf0a2009-02-09 13:26:54 +0530885u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Sujithcbe61d82009-02-09 13:27:12 +0530886bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400887u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100888 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +0530889 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +0530890void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530891 struct ath9k_channel *chan,
892 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +0530893u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
894void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
895bool ath9k_hw_phy_disable(struct ath_hw *ah);
896bool ath9k_hw_disable(struct ath_hw *ah);
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -0700897void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
Sujithcbe61d82009-02-09 13:27:12 +0530898void ath9k_hw_setopmode(struct ath_hw *ah);
899void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -0700900void ath9k_hw_setbssidmask(struct ath_hw *ah);
901void ath9k_hw_write_associd(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530902u64 ath9k_hw_gettsf64(struct ath_hw *ah);
903void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
904void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith54e4cec2009-08-07 09:45:09 +0530905void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100906void ath9k_hw_init_global_settings(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -0700907void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530908void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
909void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530910 const struct ath9k_beacon_state *bs);
Felix Fietkauc9c99e52010-04-19 19:57:29 +0200911bool ath9k_hw_check_alive(struct ath_hw *ah);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -0700912
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700913bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -0700914
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530915/* Generic hw timer primitives */
916struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
917 void (*trigger)(void *),
918 void (*overflow)(void *),
919 void *arg,
920 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -0700921void ath9k_hw_gen_timer_start(struct ath_hw *ah,
922 struct ath_gen_timer *timer,
923 u32 timer_next,
924 u32 timer_period);
925void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
926
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530927void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
928void ath_gen_timer_isr(struct ath_hw *hw);
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530929u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530930
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400931void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -0400932
Sujith05020d22010-03-17 14:25:23 +0530933/* HTC */
934void ath9k_hw_htc_resetinit(struct ath_hw *ah);
935
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400936/* PHY */
937void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
938 u32 *coef_mantissa, u32 *coef_exponent);
939
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400940/*
941 * Code Specific to AR5008, AR9001 or AR9002,
942 * we stuff these here to avoid callbacks for AR9003.
943 */
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400944void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400945int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -0400946void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Sujithe9141f72010-06-01 15:14:10 +0530947void ar9002_hw_update_async_fifo(struct ath_hw *ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -0400948void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400949
Felix Fietkau641d9922010-04-15 17:38:49 -0400950/*
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400951 * Code specific to AR9003, we stuff these here to avoid callbacks
Felix Fietkau641d9922010-04-15 17:38:49 -0400952 * for older families
953 */
954void ar9003_hw_set_nf_limits(struct ath_hw *ah);
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400955void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
956void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
957void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
Felix Fietkau717f6be2010-06-12 00:34:00 -0400958void ar9003_paprd_enable(struct ath_hw *ah, bool val);
959void ar9003_paprd_populate_single_table(struct ath_hw *ah,
960 struct ath9k_channel *chan, int chain);
961int ar9003_paprd_create_curve(struct ath_hw *ah, struct ath9k_channel *chan,
962 int chain);
963int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
964int ar9003_paprd_init_table(struct ath_hw *ah);
965bool ar9003_paprd_is_done(struct ath_hw *ah);
966void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
Felix Fietkau641d9922010-04-15 17:38:49 -0400967
968/* Hardware family op attach helpers */
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400969void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400970void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
971void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400972
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400973void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
974void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
975
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400976void ar9002_hw_attach_ops(struct ath_hw *ah);
977void ar9003_hw_attach_ops(struct ath_hw *ah);
978
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400979/*
980 * ANI work can be shared between all families but a next
981 * generation implementation of ANI will be used only for AR9003 only
982 * for now as the other families still need to be tested with the same
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400983 * next generation ANI. Feel free to start testing it though for the
984 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400985 */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400986extern int modparam_force_new_ani;
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400987void ath9k_hw_attach_ani_ops_old(struct ath_hw *ah);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400988void ath9k_hw_attach_ani_ops_new(struct ath_hw *ah);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400989
Vasanthakumar Thiagarajan7b6840a2009-09-07 17:46:49 +0530990#define ATH_PCIE_CAP_LINK_CTRL 0x70
991#define ATH_PCIE_CAP_LINK_L0S 1
992#define ATH_PCIE_CAP_LINK_L1 2
993
Luis R. Rodriguez73377252010-06-12 00:33:39 -0400994#define ATH9K_CLOCK_RATE_CCK 22
995#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
996#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
997#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
998
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700999#endif