Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | * |
| 3 | * Intel Ethernet Controller XL710 Family Linux Driver |
Greg Rose | dc641b7 | 2013-12-18 13:45:51 +0000 | [diff] [blame] | 4 | * Copyright(c) 2013 - 2014 Intel Corporation. |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms and conditions of the GNU General Public License, |
| 8 | * version 2, as published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | * more details. |
| 14 | * |
Greg Rose | dc641b7 | 2013-12-18 13:45:51 +0000 | [diff] [blame] | 15 | * You should have received a copy of the GNU General Public License along |
| 16 | * with this program. If not, see <http://www.gnu.org/licenses/>. |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 17 | * |
| 18 | * The full GNU General Public License is included in this distribution in |
| 19 | * the file called "COPYING". |
| 20 | * |
| 21 | * Contact Information: |
| 22 | * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 23 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 24 | * |
| 25 | ******************************************************************************/ |
| 26 | |
| 27 | #include "i40e_status.h" |
| 28 | #include "i40e_type.h" |
| 29 | #include "i40e_register.h" |
| 30 | #include "i40e_adminq.h" |
| 31 | #include "i40e_prototype.h" |
| 32 | |
Stephen Hemminger | af28eec | 2013-12-13 04:37:50 +0000 | [diff] [blame] | 33 | static void i40e_resume_aq(struct i40e_hw *hw); |
| 34 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 35 | /** |
Shannon Nelson | c9296ad | 2014-03-14 07:32:22 +0000 | [diff] [blame] | 36 | * i40e_is_nvm_update_op - return true if this is an NVM update operation |
| 37 | * @desc: API request descriptor |
| 38 | **/ |
| 39 | static inline bool i40e_is_nvm_update_op(struct i40e_aq_desc *desc) |
| 40 | { |
Shannon Nelson | cd552cb | 2014-07-09 07:46:09 +0000 | [diff] [blame] | 41 | return (desc->opcode == cpu_to_le16(i40e_aqc_opc_nvm_erase)) || |
| 42 | (desc->opcode == cpu_to_le16(i40e_aqc_opc_nvm_update)); |
Shannon Nelson | c9296ad | 2014-03-14 07:32:22 +0000 | [diff] [blame] | 43 | } |
| 44 | |
| 45 | /** |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 46 | * i40e_adminq_init_regs - Initialize AdminQ registers |
| 47 | * @hw: pointer to the hardware structure |
| 48 | * |
| 49 | * This assumes the alloc_asq and alloc_arq functions have already been called |
| 50 | **/ |
| 51 | static void i40e_adminq_init_regs(struct i40e_hw *hw) |
| 52 | { |
| 53 | /* set head and tail registers in our local struct */ |
Anjali Singhai Jain | e7f2e4b | 2014-11-11 20:06:58 +0000 | [diff] [blame] | 54 | if (i40e_is_vf(hw)) { |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 55 | hw->aq.asq.tail = I40E_VF_ATQT1; |
| 56 | hw->aq.asq.head = I40E_VF_ATQH1; |
Shannon Nelson | 17e6a84 | 2013-11-16 10:00:36 +0000 | [diff] [blame] | 57 | hw->aq.asq.len = I40E_VF_ATQLEN1; |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 58 | hw->aq.asq.bal = I40E_VF_ATQBAL1; |
| 59 | hw->aq.asq.bah = I40E_VF_ATQBAH1; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 60 | hw->aq.arq.tail = I40E_VF_ARQT1; |
| 61 | hw->aq.arq.head = I40E_VF_ARQH1; |
Shannon Nelson | 17e6a84 | 2013-11-16 10:00:36 +0000 | [diff] [blame] | 62 | hw->aq.arq.len = I40E_VF_ARQLEN1; |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 63 | hw->aq.arq.bal = I40E_VF_ARQBAL1; |
| 64 | hw->aq.arq.bah = I40E_VF_ARQBAH1; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 65 | } else { |
| 66 | hw->aq.asq.tail = I40E_PF_ATQT; |
| 67 | hw->aq.asq.head = I40E_PF_ATQH; |
Shannon Nelson | 17e6a84 | 2013-11-16 10:00:36 +0000 | [diff] [blame] | 68 | hw->aq.asq.len = I40E_PF_ATQLEN; |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 69 | hw->aq.asq.bal = I40E_PF_ATQBAL; |
| 70 | hw->aq.asq.bah = I40E_PF_ATQBAH; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 71 | hw->aq.arq.tail = I40E_PF_ARQT; |
| 72 | hw->aq.arq.head = I40E_PF_ARQH; |
Shannon Nelson | 17e6a84 | 2013-11-16 10:00:36 +0000 | [diff] [blame] | 73 | hw->aq.arq.len = I40E_PF_ARQLEN; |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 74 | hw->aq.arq.bal = I40E_PF_ARQBAL; |
| 75 | hw->aq.arq.bah = I40E_PF_ARQBAH; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 76 | } |
| 77 | } |
| 78 | |
| 79 | /** |
| 80 | * i40e_alloc_adminq_asq_ring - Allocate Admin Queue send rings |
| 81 | * @hw: pointer to the hardware structure |
| 82 | **/ |
| 83 | static i40e_status i40e_alloc_adminq_asq_ring(struct i40e_hw *hw) |
| 84 | { |
| 85 | i40e_status ret_code; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 86 | |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 87 | ret_code = i40e_allocate_dma_mem(hw, &hw->aq.asq.desc_buf, |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 88 | i40e_mem_atq_ring, |
| 89 | (hw->aq.num_asq_entries * |
| 90 | sizeof(struct i40e_aq_desc)), |
| 91 | I40E_ADMINQ_DESC_ALIGNMENT); |
| 92 | if (ret_code) |
| 93 | return ret_code; |
| 94 | |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 95 | ret_code = i40e_allocate_virt_mem(hw, &hw->aq.asq.cmd_buf, |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 96 | (hw->aq.num_asq_entries * |
| 97 | sizeof(struct i40e_asq_cmd_details))); |
| 98 | if (ret_code) { |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 99 | i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 100 | return ret_code; |
| 101 | } |
| 102 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 103 | return ret_code; |
| 104 | } |
| 105 | |
| 106 | /** |
| 107 | * i40e_alloc_adminq_arq_ring - Allocate Admin Queue receive rings |
| 108 | * @hw: pointer to the hardware structure |
| 109 | **/ |
| 110 | static i40e_status i40e_alloc_adminq_arq_ring(struct i40e_hw *hw) |
| 111 | { |
| 112 | i40e_status ret_code; |
| 113 | |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 114 | ret_code = i40e_allocate_dma_mem(hw, &hw->aq.arq.desc_buf, |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 115 | i40e_mem_arq_ring, |
| 116 | (hw->aq.num_arq_entries * |
| 117 | sizeof(struct i40e_aq_desc)), |
| 118 | I40E_ADMINQ_DESC_ALIGNMENT); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 119 | |
| 120 | return ret_code; |
| 121 | } |
| 122 | |
| 123 | /** |
| 124 | * i40e_free_adminq_asq - Free Admin Queue send rings |
| 125 | * @hw: pointer to the hardware structure |
| 126 | * |
| 127 | * This assumes the posted send buffers have already been cleaned |
| 128 | * and de-allocated |
| 129 | **/ |
| 130 | static void i40e_free_adminq_asq(struct i40e_hw *hw) |
| 131 | { |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 132 | i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 133 | } |
| 134 | |
| 135 | /** |
| 136 | * i40e_free_adminq_arq - Free Admin Queue receive rings |
| 137 | * @hw: pointer to the hardware structure |
| 138 | * |
| 139 | * This assumes the posted receive buffers have already been cleaned |
| 140 | * and de-allocated |
| 141 | **/ |
| 142 | static void i40e_free_adminq_arq(struct i40e_hw *hw) |
| 143 | { |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 144 | i40e_free_dma_mem(hw, &hw->aq.arq.desc_buf); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 145 | } |
| 146 | |
| 147 | /** |
| 148 | * i40e_alloc_arq_bufs - Allocate pre-posted buffers for the receive queue |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 149 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 150 | **/ |
| 151 | static i40e_status i40e_alloc_arq_bufs(struct i40e_hw *hw) |
| 152 | { |
| 153 | i40e_status ret_code; |
| 154 | struct i40e_aq_desc *desc; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 155 | struct i40e_dma_mem *bi; |
| 156 | int i; |
| 157 | |
| 158 | /* We'll be allocating the buffer info memory first, then we can |
| 159 | * allocate the mapped buffers for the event processing |
| 160 | */ |
| 161 | |
| 162 | /* buffer_info structures do not need alignment */ |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 163 | ret_code = i40e_allocate_virt_mem(hw, &hw->aq.arq.dma_head, |
| 164 | (hw->aq.num_arq_entries * sizeof(struct i40e_dma_mem))); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 165 | if (ret_code) |
| 166 | goto alloc_arq_bufs; |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 167 | hw->aq.arq.r.arq_bi = (struct i40e_dma_mem *)hw->aq.arq.dma_head.va; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 168 | |
| 169 | /* allocate the mapped buffers */ |
| 170 | for (i = 0; i < hw->aq.num_arq_entries; i++) { |
| 171 | bi = &hw->aq.arq.r.arq_bi[i]; |
| 172 | ret_code = i40e_allocate_dma_mem(hw, bi, |
| 173 | i40e_mem_arq_buf, |
| 174 | hw->aq.arq_buf_size, |
| 175 | I40E_ADMINQ_DESC_ALIGNMENT); |
| 176 | if (ret_code) |
| 177 | goto unwind_alloc_arq_bufs; |
| 178 | |
| 179 | /* now configure the descriptors for use */ |
| 180 | desc = I40E_ADMINQ_DESC(hw->aq.arq, i); |
| 181 | |
| 182 | desc->flags = cpu_to_le16(I40E_AQ_FLAG_BUF); |
| 183 | if (hw->aq.arq_buf_size > I40E_AQ_LARGE_BUF) |
| 184 | desc->flags |= cpu_to_le16(I40E_AQ_FLAG_LB); |
| 185 | desc->opcode = 0; |
| 186 | /* This is in accordance with Admin queue design, there is no |
| 187 | * register for buffer size configuration |
| 188 | */ |
| 189 | desc->datalen = cpu_to_le16((u16)bi->size); |
| 190 | desc->retval = 0; |
| 191 | desc->cookie_high = 0; |
| 192 | desc->cookie_low = 0; |
| 193 | desc->params.external.addr_high = |
| 194 | cpu_to_le32(upper_32_bits(bi->pa)); |
| 195 | desc->params.external.addr_low = |
| 196 | cpu_to_le32(lower_32_bits(bi->pa)); |
| 197 | desc->params.external.param0 = 0; |
| 198 | desc->params.external.param1 = 0; |
| 199 | } |
| 200 | |
| 201 | alloc_arq_bufs: |
| 202 | return ret_code; |
| 203 | |
| 204 | unwind_alloc_arq_bufs: |
| 205 | /* don't try to free the one that failed... */ |
| 206 | i--; |
| 207 | for (; i >= 0; i--) |
| 208 | i40e_free_dma_mem(hw, &hw->aq.arq.r.arq_bi[i]); |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 209 | i40e_free_virt_mem(hw, &hw->aq.arq.dma_head); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 210 | |
| 211 | return ret_code; |
| 212 | } |
| 213 | |
| 214 | /** |
| 215 | * i40e_alloc_asq_bufs - Allocate empty buffer structs for the send queue |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 216 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 217 | **/ |
| 218 | static i40e_status i40e_alloc_asq_bufs(struct i40e_hw *hw) |
| 219 | { |
| 220 | i40e_status ret_code; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 221 | struct i40e_dma_mem *bi; |
| 222 | int i; |
| 223 | |
| 224 | /* No mapped memory needed yet, just the buffer info structures */ |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 225 | ret_code = i40e_allocate_virt_mem(hw, &hw->aq.asq.dma_head, |
| 226 | (hw->aq.num_asq_entries * sizeof(struct i40e_dma_mem))); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 227 | if (ret_code) |
| 228 | goto alloc_asq_bufs; |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 229 | hw->aq.asq.r.asq_bi = (struct i40e_dma_mem *)hw->aq.asq.dma_head.va; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 230 | |
| 231 | /* allocate the mapped buffers */ |
| 232 | for (i = 0; i < hw->aq.num_asq_entries; i++) { |
| 233 | bi = &hw->aq.asq.r.asq_bi[i]; |
| 234 | ret_code = i40e_allocate_dma_mem(hw, bi, |
| 235 | i40e_mem_asq_buf, |
| 236 | hw->aq.asq_buf_size, |
| 237 | I40E_ADMINQ_DESC_ALIGNMENT); |
| 238 | if (ret_code) |
| 239 | goto unwind_alloc_asq_bufs; |
| 240 | } |
| 241 | alloc_asq_bufs: |
| 242 | return ret_code; |
| 243 | |
| 244 | unwind_alloc_asq_bufs: |
| 245 | /* don't try to free the one that failed... */ |
| 246 | i--; |
| 247 | for (; i >= 0; i--) |
| 248 | i40e_free_dma_mem(hw, &hw->aq.asq.r.asq_bi[i]); |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 249 | i40e_free_virt_mem(hw, &hw->aq.asq.dma_head); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 250 | |
| 251 | return ret_code; |
| 252 | } |
| 253 | |
| 254 | /** |
| 255 | * i40e_free_arq_bufs - Free receive queue buffer info elements |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 256 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 257 | **/ |
| 258 | static void i40e_free_arq_bufs(struct i40e_hw *hw) |
| 259 | { |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 260 | int i; |
| 261 | |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 262 | /* free descriptors */ |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 263 | for (i = 0; i < hw->aq.num_arq_entries; i++) |
| 264 | i40e_free_dma_mem(hw, &hw->aq.arq.r.arq_bi[i]); |
| 265 | |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 266 | /* free the descriptor memory */ |
| 267 | i40e_free_dma_mem(hw, &hw->aq.arq.desc_buf); |
| 268 | |
| 269 | /* free the dma header */ |
| 270 | i40e_free_virt_mem(hw, &hw->aq.arq.dma_head); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 271 | } |
| 272 | |
| 273 | /** |
| 274 | * i40e_free_asq_bufs - Free send queue buffer info elements |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 275 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 276 | **/ |
| 277 | static void i40e_free_asq_bufs(struct i40e_hw *hw) |
| 278 | { |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 279 | int i; |
| 280 | |
| 281 | /* only unmap if the address is non-NULL */ |
| 282 | for (i = 0; i < hw->aq.num_asq_entries; i++) |
| 283 | if (hw->aq.asq.r.asq_bi[i].pa) |
| 284 | i40e_free_dma_mem(hw, &hw->aq.asq.r.asq_bi[i]); |
| 285 | |
David Cassard | 90bb776 | 2013-11-28 06:39:35 +0000 | [diff] [blame] | 286 | /* free the buffer info list */ |
| 287 | i40e_free_virt_mem(hw, &hw->aq.asq.cmd_buf); |
| 288 | |
| 289 | /* free the descriptor memory */ |
| 290 | i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf); |
| 291 | |
| 292 | /* free the dma header */ |
| 293 | i40e_free_virt_mem(hw, &hw->aq.asq.dma_head); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 294 | } |
| 295 | |
| 296 | /** |
| 297 | * i40e_config_asq_regs - configure ASQ registers |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 298 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 299 | * |
| 300 | * Configure base address and length registers for the transmit queue |
| 301 | **/ |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 302 | static i40e_status i40e_config_asq_regs(struct i40e_hw *hw) |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 303 | { |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 304 | i40e_status ret_code = 0; |
| 305 | u32 reg = 0; |
| 306 | |
Michal Kosiarz | 80a977e | 2014-06-03 23:50:13 +0000 | [diff] [blame] | 307 | /* Clear Head and Tail */ |
| 308 | wr32(hw, hw->aq.asq.head, 0); |
| 309 | wr32(hw, hw->aq.asq.tail, 0); |
| 310 | |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 311 | /* set starting point */ |
| 312 | wr32(hw, hw->aq.asq.len, (hw->aq.num_asq_entries | |
| 313 | I40E_PF_ATQLEN_ATQENABLE_MASK)); |
| 314 | wr32(hw, hw->aq.asq.bal, lower_32_bits(hw->aq.asq.desc_buf.pa)); |
| 315 | wr32(hw, hw->aq.asq.bah, upper_32_bits(hw->aq.asq.desc_buf.pa)); |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 316 | |
| 317 | /* Check one register to verify that config was applied */ |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 318 | reg = rd32(hw, hw->aq.asq.bal); |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 319 | if (reg != lower_32_bits(hw->aq.asq.desc_buf.pa)) |
| 320 | ret_code = I40E_ERR_ADMIN_QUEUE_ERROR; |
| 321 | |
| 322 | return ret_code; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 323 | } |
| 324 | |
| 325 | /** |
| 326 | * i40e_config_arq_regs - ARQ register configuration |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 327 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 328 | * |
| 329 | * Configure base address and length registers for the receive (event queue) |
| 330 | **/ |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 331 | static i40e_status i40e_config_arq_regs(struct i40e_hw *hw) |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 332 | { |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 333 | i40e_status ret_code = 0; |
| 334 | u32 reg = 0; |
| 335 | |
Michal Kosiarz | 80a977e | 2014-06-03 23:50:13 +0000 | [diff] [blame] | 336 | /* Clear Head and Tail */ |
| 337 | wr32(hw, hw->aq.arq.head, 0); |
| 338 | wr32(hw, hw->aq.arq.tail, 0); |
| 339 | |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 340 | /* set starting point */ |
| 341 | wr32(hw, hw->aq.arq.len, (hw->aq.num_arq_entries | |
| 342 | I40E_PF_ARQLEN_ARQENABLE_MASK)); |
| 343 | wr32(hw, hw->aq.arq.bal, lower_32_bits(hw->aq.arq.desc_buf.pa)); |
| 344 | wr32(hw, hw->aq.arq.bah, upper_32_bits(hw->aq.arq.desc_buf.pa)); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 345 | |
| 346 | /* Update tail in the HW to post pre-allocated buffers */ |
| 347 | wr32(hw, hw->aq.arq.tail, hw->aq.num_arq_entries - 1); |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 348 | |
| 349 | /* Check one register to verify that config was applied */ |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 350 | reg = rd32(hw, hw->aq.arq.bal); |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 351 | if (reg != lower_32_bits(hw->aq.arq.desc_buf.pa)) |
| 352 | ret_code = I40E_ERR_ADMIN_QUEUE_ERROR; |
| 353 | |
| 354 | return ret_code; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 355 | } |
| 356 | |
| 357 | /** |
| 358 | * i40e_init_asq - main initialization routine for ASQ |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 359 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 360 | * |
| 361 | * This is the main initialization routine for the Admin Send Queue |
| 362 | * Prior to calling this function, drivers *MUST* set the following fields |
| 363 | * in the hw->aq structure: |
| 364 | * - hw->aq.num_asq_entries |
| 365 | * - hw->aq.arq_buf_size |
| 366 | * |
| 367 | * Do *NOT* hold the lock when calling this as the memory allocation routines |
| 368 | * called are not going to be atomic context safe |
| 369 | **/ |
| 370 | static i40e_status i40e_init_asq(struct i40e_hw *hw) |
| 371 | { |
| 372 | i40e_status ret_code = 0; |
| 373 | |
| 374 | if (hw->aq.asq.count > 0) { |
| 375 | /* queue already initialized */ |
| 376 | ret_code = I40E_ERR_NOT_READY; |
| 377 | goto init_adminq_exit; |
| 378 | } |
| 379 | |
| 380 | /* verify input for valid configuration */ |
| 381 | if ((hw->aq.num_asq_entries == 0) || |
| 382 | (hw->aq.asq_buf_size == 0)) { |
| 383 | ret_code = I40E_ERR_CONFIG; |
| 384 | goto init_adminq_exit; |
| 385 | } |
| 386 | |
| 387 | hw->aq.asq.next_to_use = 0; |
| 388 | hw->aq.asq.next_to_clean = 0; |
| 389 | hw->aq.asq.count = hw->aq.num_asq_entries; |
| 390 | |
| 391 | /* allocate the ring memory */ |
| 392 | ret_code = i40e_alloc_adminq_asq_ring(hw); |
| 393 | if (ret_code) |
| 394 | goto init_adminq_exit; |
| 395 | |
| 396 | /* allocate buffers in the rings */ |
| 397 | ret_code = i40e_alloc_asq_bufs(hw); |
| 398 | if (ret_code) |
| 399 | goto init_adminq_free_rings; |
| 400 | |
| 401 | /* initialize base registers */ |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 402 | ret_code = i40e_config_asq_regs(hw); |
| 403 | if (ret_code) |
| 404 | goto init_adminq_free_rings; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 405 | |
| 406 | /* success! */ |
| 407 | goto init_adminq_exit; |
| 408 | |
| 409 | init_adminq_free_rings: |
| 410 | i40e_free_adminq_asq(hw); |
| 411 | |
| 412 | init_adminq_exit: |
| 413 | return ret_code; |
| 414 | } |
| 415 | |
| 416 | /** |
| 417 | * i40e_init_arq - initialize ARQ |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 418 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 419 | * |
| 420 | * The main initialization routine for the Admin Receive (Event) Queue. |
| 421 | * Prior to calling this function, drivers *MUST* set the following fields |
| 422 | * in the hw->aq structure: |
| 423 | * - hw->aq.num_asq_entries |
| 424 | * - hw->aq.arq_buf_size |
| 425 | * |
| 426 | * Do *NOT* hold the lock when calling this as the memory allocation routines |
| 427 | * called are not going to be atomic context safe |
| 428 | **/ |
| 429 | static i40e_status i40e_init_arq(struct i40e_hw *hw) |
| 430 | { |
| 431 | i40e_status ret_code = 0; |
| 432 | |
| 433 | if (hw->aq.arq.count > 0) { |
| 434 | /* queue already initialized */ |
| 435 | ret_code = I40E_ERR_NOT_READY; |
| 436 | goto init_adminq_exit; |
| 437 | } |
| 438 | |
| 439 | /* verify input for valid configuration */ |
| 440 | if ((hw->aq.num_arq_entries == 0) || |
| 441 | (hw->aq.arq_buf_size == 0)) { |
| 442 | ret_code = I40E_ERR_CONFIG; |
| 443 | goto init_adminq_exit; |
| 444 | } |
| 445 | |
| 446 | hw->aq.arq.next_to_use = 0; |
| 447 | hw->aq.arq.next_to_clean = 0; |
| 448 | hw->aq.arq.count = hw->aq.num_arq_entries; |
| 449 | |
| 450 | /* allocate the ring memory */ |
| 451 | ret_code = i40e_alloc_adminq_arq_ring(hw); |
| 452 | if (ret_code) |
| 453 | goto init_adminq_exit; |
| 454 | |
| 455 | /* allocate buffers in the rings */ |
| 456 | ret_code = i40e_alloc_arq_bufs(hw); |
| 457 | if (ret_code) |
| 458 | goto init_adminq_free_rings; |
| 459 | |
| 460 | /* initialize base registers */ |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 461 | ret_code = i40e_config_arq_regs(hw); |
| 462 | if (ret_code) |
| 463 | goto init_adminq_free_rings; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 464 | |
| 465 | /* success! */ |
| 466 | goto init_adminq_exit; |
| 467 | |
| 468 | init_adminq_free_rings: |
| 469 | i40e_free_adminq_arq(hw); |
| 470 | |
| 471 | init_adminq_exit: |
| 472 | return ret_code; |
| 473 | } |
| 474 | |
| 475 | /** |
| 476 | * i40e_shutdown_asq - shutdown the ASQ |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 477 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 478 | * |
| 479 | * The main shutdown routine for the Admin Send Queue |
| 480 | **/ |
| 481 | static i40e_status i40e_shutdown_asq(struct i40e_hw *hw) |
| 482 | { |
| 483 | i40e_status ret_code = 0; |
| 484 | |
| 485 | if (hw->aq.asq.count == 0) |
| 486 | return I40E_ERR_NOT_READY; |
| 487 | |
| 488 | /* Stop firmware AdminQ processing */ |
Shannon Nelson | 17e6a84 | 2013-11-16 10:00:36 +0000 | [diff] [blame] | 489 | wr32(hw, hw->aq.asq.head, 0); |
| 490 | wr32(hw, hw->aq.asq.tail, 0); |
| 491 | wr32(hw, hw->aq.asq.len, 0); |
Shannon Nelson | 4346940b9 | 2014-06-04 20:41:22 +0000 | [diff] [blame] | 492 | wr32(hw, hw->aq.asq.bal, 0); |
| 493 | wr32(hw, hw->aq.asq.bah, 0); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 494 | |
| 495 | /* make sure lock is available */ |
| 496 | mutex_lock(&hw->aq.asq_mutex); |
| 497 | |
| 498 | hw->aq.asq.count = 0; /* to indicate uninitialized queue */ |
| 499 | |
| 500 | /* free ring buffers */ |
| 501 | i40e_free_asq_bufs(hw); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 502 | |
| 503 | mutex_unlock(&hw->aq.asq_mutex); |
| 504 | |
| 505 | return ret_code; |
| 506 | } |
| 507 | |
| 508 | /** |
| 509 | * i40e_shutdown_arq - shutdown ARQ |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 510 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 511 | * |
| 512 | * The main shutdown routine for the Admin Receive Queue |
| 513 | **/ |
| 514 | static i40e_status i40e_shutdown_arq(struct i40e_hw *hw) |
| 515 | { |
| 516 | i40e_status ret_code = 0; |
| 517 | |
| 518 | if (hw->aq.arq.count == 0) |
| 519 | return I40E_ERR_NOT_READY; |
| 520 | |
| 521 | /* Stop firmware AdminQ processing */ |
Shannon Nelson | 17e6a84 | 2013-11-16 10:00:36 +0000 | [diff] [blame] | 522 | wr32(hw, hw->aq.arq.head, 0); |
| 523 | wr32(hw, hw->aq.arq.tail, 0); |
| 524 | wr32(hw, hw->aq.arq.len, 0); |
Shannon Nelson | 4346940b9 | 2014-06-04 20:41:22 +0000 | [diff] [blame] | 525 | wr32(hw, hw->aq.arq.bal, 0); |
| 526 | wr32(hw, hw->aq.arq.bah, 0); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 527 | |
| 528 | /* make sure lock is available */ |
| 529 | mutex_lock(&hw->aq.arq_mutex); |
| 530 | |
| 531 | hw->aq.arq.count = 0; /* to indicate uninitialized queue */ |
| 532 | |
| 533 | /* free ring buffers */ |
| 534 | i40e_free_arq_bufs(hw); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 535 | |
| 536 | mutex_unlock(&hw->aq.arq_mutex); |
| 537 | |
| 538 | return ret_code; |
| 539 | } |
| 540 | |
| 541 | /** |
| 542 | * i40e_init_adminq - main initialization routine for Admin Queue |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 543 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 544 | * |
| 545 | * Prior to calling this function, drivers *MUST* set the following fields |
| 546 | * in the hw->aq structure: |
| 547 | * - hw->aq.num_asq_entries |
| 548 | * - hw->aq.num_arq_entries |
| 549 | * - hw->aq.arq_buf_size |
| 550 | * - hw->aq.asq_buf_size |
| 551 | **/ |
| 552 | i40e_status i40e_init_adminq(struct i40e_hw *hw) |
| 553 | { |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 554 | i40e_status ret_code; |
Shannon Nelson | d4946cf | 2013-11-16 10:00:40 +0000 | [diff] [blame] | 555 | u16 eetrack_lo, eetrack_hi; |
| 556 | int retry = 0; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 557 | |
| 558 | /* verify input for valid configuration */ |
| 559 | if ((hw->aq.num_arq_entries == 0) || |
| 560 | (hw->aq.num_asq_entries == 0) || |
| 561 | (hw->aq.arq_buf_size == 0) || |
| 562 | (hw->aq.asq_buf_size == 0)) { |
| 563 | ret_code = I40E_ERR_CONFIG; |
| 564 | goto init_adminq_exit; |
| 565 | } |
| 566 | |
| 567 | /* initialize locks */ |
| 568 | mutex_init(&hw->aq.asq_mutex); |
| 569 | mutex_init(&hw->aq.arq_mutex); |
| 570 | |
| 571 | /* Set up register offsets */ |
| 572 | i40e_adminq_init_regs(hw); |
| 573 | |
Kamil Krawczyk | 09c4e56 | 2014-06-04 20:41:43 +0000 | [diff] [blame] | 574 | /* setup ASQ command write back timeout */ |
| 575 | hw->aq.asq_cmd_timeout = I40E_ASQ_CMD_TIMEOUT; |
| 576 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 577 | /* allocate the ASQ */ |
| 578 | ret_code = i40e_init_asq(hw); |
| 579 | if (ret_code) |
| 580 | goto init_adminq_destroy_locks; |
| 581 | |
| 582 | /* allocate the ARQ */ |
| 583 | ret_code = i40e_init_arq(hw); |
| 584 | if (ret_code) |
| 585 | goto init_adminq_free_asq; |
| 586 | |
Shannon Nelson | d4946cf | 2013-11-16 10:00:40 +0000 | [diff] [blame] | 587 | /* There are some cases where the firmware may not be quite ready |
| 588 | * for AdminQ operations, so we retry the AdminQ setup a few times |
| 589 | * if we see timeouts in this first AQ call. |
| 590 | */ |
| 591 | do { |
| 592 | ret_code = i40e_aq_get_firmware_version(hw, |
| 593 | &hw->aq.fw_maj_ver, |
| 594 | &hw->aq.fw_min_ver, |
Shannon Nelson | 7edf810 | 2015-02-24 06:58:41 +0000 | [diff] [blame] | 595 | &hw->aq.fw_build, |
Shannon Nelson | d4946cf | 2013-11-16 10:00:40 +0000 | [diff] [blame] | 596 | &hw->aq.api_maj_ver, |
| 597 | &hw->aq.api_min_ver, |
| 598 | NULL); |
| 599 | if (ret_code != I40E_ERR_ADMIN_QUEUE_TIMEOUT) |
| 600 | break; |
| 601 | retry++; |
| 602 | msleep(100); |
| 603 | i40e_resume_aq(hw); |
| 604 | } while (retry < 10); |
| 605 | if (ret_code != I40E_SUCCESS) |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 606 | goto init_adminq_free_arq; |
| 607 | |
Shannon Nelson | 981b754 | 2013-12-11 08:17:11 +0000 | [diff] [blame] | 608 | /* get the NVM version info */ |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 609 | i40e_read_nvm_word(hw, I40E_SR_NVM_IMAGE_VERSION, &hw->nvm.version); |
| 610 | i40e_read_nvm_word(hw, I40E_SR_NVM_EETRACK_LO, &eetrack_lo); |
| 611 | i40e_read_nvm_word(hw, I40E_SR_NVM_EETRACK_HI, &eetrack_hi); |
| 612 | hw->nvm.eetrack = (eetrack_hi << 16) | eetrack_lo; |
| 613 | |
Shannon Nelson | 7e61241 | 2014-05-29 06:55:59 +0000 | [diff] [blame] | 614 | if (hw->aq.api_maj_ver > I40E_FW_API_VERSION_MAJOR) { |
Shannon Nelson | 981b754 | 2013-12-11 08:17:11 +0000 | [diff] [blame] | 615 | ret_code = I40E_ERR_FIRMWARE_API_VERSION; |
| 616 | goto init_adminq_free_arq; |
| 617 | } |
| 618 | |
Shannon Nelson | ff2ff3b | 2013-12-18 13:45:56 +0000 | [diff] [blame] | 619 | /* pre-emptive resource lock release */ |
| 620 | i40e_aq_release_resource(hw, I40E_NVM_RESOURCE_ID, 0, NULL); |
Shannon Nelson | 0f52958 | 2014-11-13 08:23:17 +0000 | [diff] [blame] | 621 | hw->aq.nvm_release_on_done = false; |
| 622 | hw->nvmupd_state = I40E_NVMUPD_STATE_INIT; |
Shannon Nelson | ff2ff3b | 2013-12-18 13:45:56 +0000 | [diff] [blame] | 623 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 624 | ret_code = i40e_aq_set_hmc_resource_profile(hw, |
| 625 | I40E_HMC_PROFILE_DEFAULT, |
| 626 | 0, |
| 627 | NULL); |
| 628 | ret_code = 0; |
| 629 | |
| 630 | /* success! */ |
| 631 | goto init_adminq_exit; |
| 632 | |
| 633 | init_adminq_free_arq: |
| 634 | i40e_shutdown_arq(hw); |
| 635 | init_adminq_free_asq: |
| 636 | i40e_shutdown_asq(hw); |
| 637 | init_adminq_destroy_locks: |
| 638 | |
| 639 | init_adminq_exit: |
| 640 | return ret_code; |
| 641 | } |
| 642 | |
| 643 | /** |
| 644 | * i40e_shutdown_adminq - shutdown routine for the Admin Queue |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 645 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 646 | **/ |
| 647 | i40e_status i40e_shutdown_adminq(struct i40e_hw *hw) |
| 648 | { |
| 649 | i40e_status ret_code = 0; |
| 650 | |
Anjali Singhai Jain | e1860d8 | 2013-11-28 06:39:45 +0000 | [diff] [blame] | 651 | if (i40e_check_asq_alive(hw)) |
| 652 | i40e_aq_queue_shutdown(hw, true); |
| 653 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 654 | i40e_shutdown_asq(hw); |
| 655 | i40e_shutdown_arq(hw); |
| 656 | |
| 657 | /* destroy the locks */ |
| 658 | |
| 659 | return ret_code; |
| 660 | } |
| 661 | |
| 662 | /** |
| 663 | * i40e_clean_asq - cleans Admin send queue |
Jeff Kirsher | 98d4438 | 2013-12-21 05:44:42 +0000 | [diff] [blame] | 664 | * @hw: pointer to the hardware structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 665 | * |
| 666 | * returns the number of free desc |
| 667 | **/ |
| 668 | static u16 i40e_clean_asq(struct i40e_hw *hw) |
| 669 | { |
| 670 | struct i40e_adminq_ring *asq = &(hw->aq.asq); |
| 671 | struct i40e_asq_cmd_details *details; |
| 672 | u16 ntc = asq->next_to_clean; |
| 673 | struct i40e_aq_desc desc_cb; |
| 674 | struct i40e_aq_desc *desc; |
| 675 | |
| 676 | desc = I40E_ADMINQ_DESC(*asq, ntc); |
| 677 | details = I40E_ADMINQ_DETAILS(*asq, ntc); |
| 678 | while (rd32(hw, hw->aq.asq.head) != ntc) { |
Michal Kosiarz | 80a977e | 2014-06-03 23:50:13 +0000 | [diff] [blame] | 679 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, |
| 680 | "%s: ntc %d head %d.\n", __func__, ntc, |
| 681 | rd32(hw, hw->aq.asq.head)); |
| 682 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 683 | if (details->callback) { |
| 684 | I40E_ADMINQ_CALLBACK cb_func = |
| 685 | (I40E_ADMINQ_CALLBACK)details->callback; |
| 686 | desc_cb = *desc; |
| 687 | cb_func(hw, &desc_cb); |
| 688 | } |
Mitch Williams | a63fa1c | 2014-02-13 03:48:42 -0800 | [diff] [blame] | 689 | memset(desc, 0, sizeof(*desc)); |
| 690 | memset(details, 0, sizeof(*details)); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 691 | ntc++; |
| 692 | if (ntc == asq->count) |
| 693 | ntc = 0; |
| 694 | desc = I40E_ADMINQ_DESC(*asq, ntc); |
| 695 | details = I40E_ADMINQ_DETAILS(*asq, ntc); |
| 696 | } |
| 697 | |
| 698 | asq->next_to_clean = ntc; |
| 699 | |
| 700 | return I40E_DESC_UNUSED(asq); |
| 701 | } |
| 702 | |
| 703 | /** |
| 704 | * i40e_asq_done - check if FW has processed the Admin Send Queue |
| 705 | * @hw: pointer to the hw struct |
| 706 | * |
| 707 | * Returns true if the firmware has processed all descriptors on the |
| 708 | * admin send queue. Returns false if there are still requests pending. |
| 709 | **/ |
Stephen Hemminger | af28eec | 2013-12-13 04:37:50 +0000 | [diff] [blame] | 710 | static bool i40e_asq_done(struct i40e_hw *hw) |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 711 | { |
| 712 | /* AQ designers suggest use of head for better |
| 713 | * timing reliability than DD bit |
| 714 | */ |
Shannon Nelson | 922680b | 2013-12-18 05:29:17 +0000 | [diff] [blame] | 715 | return rd32(hw, hw->aq.asq.head) == hw->aq.asq.next_to_use; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 716 | |
| 717 | } |
| 718 | |
| 719 | /** |
| 720 | * i40e_asq_send_command - send command to Admin Queue |
| 721 | * @hw: pointer to the hw struct |
| 722 | * @desc: prefilled descriptor describing the command (non DMA mem) |
| 723 | * @buff: buffer to use for indirect commands |
| 724 | * @buff_size: size of buffer for indirect commands |
Shannon Nelson | 922680b | 2013-12-18 05:29:17 +0000 | [diff] [blame] | 725 | * @cmd_details: pointer to command details structure |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 726 | * |
| 727 | * This is the main send command driver routine for the Admin Queue send |
| 728 | * queue. It runs the queue, cleans the queue, etc |
| 729 | **/ |
| 730 | i40e_status i40e_asq_send_command(struct i40e_hw *hw, |
| 731 | struct i40e_aq_desc *desc, |
| 732 | void *buff, /* can be NULL */ |
| 733 | u16 buff_size, |
| 734 | struct i40e_asq_cmd_details *cmd_details) |
| 735 | { |
| 736 | i40e_status status = 0; |
| 737 | struct i40e_dma_mem *dma_buff = NULL; |
| 738 | struct i40e_asq_cmd_details *details; |
| 739 | struct i40e_aq_desc *desc_on_ring; |
| 740 | bool cmd_completed = false; |
| 741 | u16 retval = 0; |
Michal Kosiarz | 80a977e | 2014-06-03 23:50:13 +0000 | [diff] [blame] | 742 | u32 val = 0; |
| 743 | |
| 744 | val = rd32(hw, hw->aq.asq.head); |
| 745 | if (val >= hw->aq.num_asq_entries) { |
| 746 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, |
| 747 | "AQTX: head overrun at %d\n", val); |
| 748 | status = I40E_ERR_QUEUE_EMPTY; |
| 749 | goto asq_send_command_exit; |
| 750 | } |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 751 | |
| 752 | if (hw->aq.asq.count == 0) { |
| 753 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, |
| 754 | "AQTX: Admin queue not initialized.\n"); |
| 755 | status = I40E_ERR_QUEUE_EMPTY; |
| 756 | goto asq_send_command_exit; |
| 757 | } |
| 758 | |
| 759 | details = I40E_ADMINQ_DETAILS(hw->aq.asq, hw->aq.asq.next_to_use); |
| 760 | if (cmd_details) { |
Jesse Brandeburg | d7595a2 | 2013-09-13 08:23:22 +0000 | [diff] [blame] | 761 | *details = *cmd_details; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 762 | |
| 763 | /* If the cmd_details are defined copy the cookie. The |
| 764 | * cpu_to_le32 is not needed here because the data is ignored |
| 765 | * by the FW, only used by the driver |
| 766 | */ |
| 767 | if (details->cookie) { |
| 768 | desc->cookie_high = |
| 769 | cpu_to_le32(upper_32_bits(details->cookie)); |
| 770 | desc->cookie_low = |
| 771 | cpu_to_le32(lower_32_bits(details->cookie)); |
| 772 | } |
| 773 | } else { |
| 774 | memset(details, 0, sizeof(struct i40e_asq_cmd_details)); |
| 775 | } |
| 776 | |
| 777 | /* clear requested flags and then set additional flags if defined */ |
| 778 | desc->flags &= ~cpu_to_le16(details->flags_dis); |
| 779 | desc->flags |= cpu_to_le16(details->flags_ena); |
| 780 | |
| 781 | mutex_lock(&hw->aq.asq_mutex); |
| 782 | |
| 783 | if (buff_size > hw->aq.asq_buf_size) { |
| 784 | i40e_debug(hw, |
| 785 | I40E_DEBUG_AQ_MESSAGE, |
| 786 | "AQTX: Invalid buffer size: %d.\n", |
| 787 | buff_size); |
| 788 | status = I40E_ERR_INVALID_SIZE; |
| 789 | goto asq_send_command_error; |
| 790 | } |
| 791 | |
| 792 | if (details->postpone && !details->async) { |
| 793 | i40e_debug(hw, |
| 794 | I40E_DEBUG_AQ_MESSAGE, |
| 795 | "AQTX: Async flag not set along with postpone flag"); |
| 796 | status = I40E_ERR_PARAM; |
| 797 | goto asq_send_command_error; |
| 798 | } |
| 799 | |
| 800 | /* call clean and check queue available function to reclaim the |
| 801 | * descriptors that were processed by FW, the function returns the |
| 802 | * number of desc available |
| 803 | */ |
| 804 | /* the clean function called here could be called in a separate thread |
| 805 | * in case of asynchronous completions |
| 806 | */ |
| 807 | if (i40e_clean_asq(hw) == 0) { |
| 808 | i40e_debug(hw, |
| 809 | I40E_DEBUG_AQ_MESSAGE, |
| 810 | "AQTX: Error queue is full.\n"); |
| 811 | status = I40E_ERR_ADMIN_QUEUE_FULL; |
| 812 | goto asq_send_command_error; |
| 813 | } |
| 814 | |
| 815 | /* initialize the temp desc pointer with the right desc */ |
| 816 | desc_on_ring = I40E_ADMINQ_DESC(hw->aq.asq, hw->aq.asq.next_to_use); |
| 817 | |
| 818 | /* if the desc is available copy the temp desc to the right place */ |
Jesse Brandeburg | d7595a2 | 2013-09-13 08:23:22 +0000 | [diff] [blame] | 819 | *desc_on_ring = *desc; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 820 | |
| 821 | /* if buff is not NULL assume indirect command */ |
| 822 | if (buff != NULL) { |
| 823 | dma_buff = &(hw->aq.asq.r.asq_bi[hw->aq.asq.next_to_use]); |
| 824 | /* copy the user buff into the respective DMA buff */ |
| 825 | memcpy(dma_buff->va, buff, buff_size); |
| 826 | desc_on_ring->datalen = cpu_to_le16(buff_size); |
| 827 | |
| 828 | /* Update the address values in the desc with the pa value |
| 829 | * for respective buffer |
| 830 | */ |
| 831 | desc_on_ring->params.external.addr_high = |
| 832 | cpu_to_le32(upper_32_bits(dma_buff->pa)); |
| 833 | desc_on_ring->params.external.addr_low = |
| 834 | cpu_to_le32(lower_32_bits(dma_buff->pa)); |
| 835 | } |
| 836 | |
| 837 | /* bump the tail */ |
Kamil Krawczyk | 66d90e7 | 2014-06-04 00:57:12 +0000 | [diff] [blame] | 838 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, "AQTX: desc and buffer:\n"); |
Shannon Nelson | f905dd6 | 2014-07-10 07:58:20 +0000 | [diff] [blame] | 839 | i40e_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc_on_ring, |
| 840 | buff, buff_size); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 841 | (hw->aq.asq.next_to_use)++; |
| 842 | if (hw->aq.asq.next_to_use == hw->aq.asq.count) |
| 843 | hw->aq.asq.next_to_use = 0; |
| 844 | if (!details->postpone) |
| 845 | wr32(hw, hw->aq.asq.tail, hw->aq.asq.next_to_use); |
| 846 | |
| 847 | /* if cmd_details are not defined or async flag is not set, |
| 848 | * we need to wait for desc write back |
| 849 | */ |
| 850 | if (!details->async && !details->postpone) { |
| 851 | u32 total_delay = 0; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 852 | |
| 853 | do { |
| 854 | /* AQ designers suggest use of head for better |
| 855 | * timing reliability than DD bit |
| 856 | */ |
| 857 | if (i40e_asq_done(hw)) |
| 858 | break; |
Kamil Krawczyk | 0db4e16 | 2014-10-25 03:24:30 +0000 | [diff] [blame] | 859 | usleep_range(1000, 2000); |
| 860 | total_delay++; |
Paul M Stillwell Jr | ec9a7db | 2014-07-09 07:46:10 +0000 | [diff] [blame] | 861 | } while (total_delay < hw->aq.asq_cmd_timeout); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 862 | } |
| 863 | |
| 864 | /* if ready, copy the desc back to temp */ |
| 865 | if (i40e_asq_done(hw)) { |
Jesse Brandeburg | d7595a2 | 2013-09-13 08:23:22 +0000 | [diff] [blame] | 866 | *desc = *desc_on_ring; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 867 | if (buff != NULL) |
| 868 | memcpy(buff, dma_buff->va, buff_size); |
| 869 | retval = le16_to_cpu(desc->retval); |
| 870 | if (retval != 0) { |
| 871 | i40e_debug(hw, |
| 872 | I40E_DEBUG_AQ_MESSAGE, |
| 873 | "AQTX: Command completed with error 0x%X.\n", |
| 874 | retval); |
Kamil Krawczyk | 66d90e7 | 2014-06-04 00:57:12 +0000 | [diff] [blame] | 875 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 876 | /* strip off FW internal code */ |
| 877 | retval &= 0xff; |
| 878 | } |
| 879 | cmd_completed = true; |
| 880 | if ((enum i40e_admin_queue_err)retval == I40E_AQ_RC_OK) |
| 881 | status = 0; |
| 882 | else |
| 883 | status = I40E_ERR_ADMIN_QUEUE_ERROR; |
| 884 | hw->aq.asq_last_status = (enum i40e_admin_queue_err)retval; |
| 885 | } |
| 886 | |
Shannon Nelson | e3effd7 | 2014-07-09 07:46:19 +0000 | [diff] [blame] | 887 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, |
| 888 | "AQTX: desc and buffer writeback:\n"); |
Shannon Nelson | f905dd6 | 2014-07-10 07:58:20 +0000 | [diff] [blame] | 889 | i40e_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc, buff, buff_size); |
Kamil Krawczyk | 66d90e7 | 2014-06-04 00:57:12 +0000 | [diff] [blame] | 890 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 891 | /* update the error if time out occurred */ |
| 892 | if ((!cmd_completed) && |
| 893 | (!details->async && !details->postpone)) { |
| 894 | i40e_debug(hw, |
| 895 | I40E_DEBUG_AQ_MESSAGE, |
| 896 | "AQTX: Writeback timeout.\n"); |
| 897 | status = I40E_ERR_ADMIN_QUEUE_TIMEOUT; |
| 898 | } |
| 899 | |
| 900 | asq_send_command_error: |
| 901 | mutex_unlock(&hw->aq.asq_mutex); |
| 902 | asq_send_command_exit: |
| 903 | return status; |
| 904 | } |
| 905 | |
| 906 | /** |
| 907 | * i40e_fill_default_direct_cmd_desc - AQ descriptor helper function |
| 908 | * @desc: pointer to the temp descriptor (non DMA mem) |
| 909 | * @opcode: the opcode can be used to decide which flags to turn off or on |
| 910 | * |
| 911 | * Fill the desc with default values |
| 912 | **/ |
| 913 | void i40e_fill_default_direct_cmd_desc(struct i40e_aq_desc *desc, |
| 914 | u16 opcode) |
| 915 | { |
| 916 | /* zero out the desc */ |
| 917 | memset((void *)desc, 0, sizeof(struct i40e_aq_desc)); |
| 918 | desc->opcode = cpu_to_le16(opcode); |
Shannon Nelson | ab954cb | 2013-12-18 13:45:57 +0000 | [diff] [blame] | 919 | desc->flags = cpu_to_le16(I40E_AQ_FLAG_SI); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 920 | } |
| 921 | |
| 922 | /** |
| 923 | * i40e_clean_arq_element |
| 924 | * @hw: pointer to the hw struct |
| 925 | * @e: event info from the receive descriptor, includes any buffers |
| 926 | * @pending: number of events that could be left to process |
| 927 | * |
| 928 | * This function cleans one Admin Receive Queue element and returns |
| 929 | * the contents through e. It can also return how many events are |
| 930 | * left to process through 'pending' |
| 931 | **/ |
| 932 | i40e_status i40e_clean_arq_element(struct i40e_hw *hw, |
| 933 | struct i40e_arq_event_info *e, |
| 934 | u16 *pending) |
| 935 | { |
| 936 | i40e_status ret_code = 0; |
| 937 | u16 ntc = hw->aq.arq.next_to_clean; |
| 938 | struct i40e_aq_desc *desc; |
| 939 | struct i40e_dma_mem *bi; |
| 940 | u16 desc_idx; |
| 941 | u16 datalen; |
| 942 | u16 flags; |
| 943 | u16 ntu; |
| 944 | |
| 945 | /* take the lock before we start messing with the ring */ |
| 946 | mutex_lock(&hw->aq.arq_mutex); |
| 947 | |
| 948 | /* set next_to_use to head */ |
| 949 | ntu = (rd32(hw, hw->aq.arq.head) & I40E_PF_ARQH_ARQH_MASK); |
| 950 | if (ntu == ntc) { |
| 951 | /* nothing to do - shouldn't need to update ring's values */ |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 952 | ret_code = I40E_ERR_ADMIN_QUEUE_NO_WORK; |
| 953 | goto clean_arq_element_out; |
| 954 | } |
| 955 | |
| 956 | /* now clean the next descriptor */ |
| 957 | desc = I40E_ADMINQ_DESC(hw->aq.arq, ntc); |
| 958 | desc_idx = ntc; |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 959 | |
| 960 | flags = le16_to_cpu(desc->flags); |
| 961 | if (flags & I40E_AQ_FLAG_ERR) { |
| 962 | ret_code = I40E_ERR_ADMIN_QUEUE_ERROR; |
| 963 | hw->aq.arq_last_status = |
| 964 | (enum i40e_admin_queue_err)le16_to_cpu(desc->retval); |
| 965 | i40e_debug(hw, |
| 966 | I40E_DEBUG_AQ_MESSAGE, |
| 967 | "AQRX: Event received with error 0x%X.\n", |
| 968 | hw->aq.arq_last_status); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 969 | } |
| 970 | |
Kamil Krawczyk | 77813d0 | 2014-07-09 07:46:15 +0000 | [diff] [blame] | 971 | e->desc = *desc; |
| 972 | datalen = le16_to_cpu(desc->datalen); |
Mitch Williams | 1001dc3 | 2014-11-11 20:02:19 +0000 | [diff] [blame] | 973 | e->msg_len = min(datalen, e->buf_len); |
| 974 | if (e->msg_buf != NULL && (e->msg_len != 0)) |
Kamil Krawczyk | 77813d0 | 2014-07-09 07:46:15 +0000 | [diff] [blame] | 975 | memcpy(e->msg_buf, hw->aq.arq.r.arq_bi[desc_idx].va, |
Mitch Williams | 1001dc3 | 2014-11-11 20:02:19 +0000 | [diff] [blame] | 976 | e->msg_len); |
Kamil Krawczyk | 77813d0 | 2014-07-09 07:46:15 +0000 | [diff] [blame] | 977 | |
Kamil Krawczyk | 66d90e7 | 2014-06-04 00:57:12 +0000 | [diff] [blame] | 978 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, "AQRX: desc and buffer:\n"); |
Shannon Nelson | f905dd6 | 2014-07-10 07:58:20 +0000 | [diff] [blame] | 979 | i40e_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc, e->msg_buf, |
| 980 | hw->aq.arq_buf_size); |
Kamil Krawczyk | 66d90e7 | 2014-06-04 00:57:12 +0000 | [diff] [blame] | 981 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 982 | /* Restore the original datalen and buffer address in the desc, |
| 983 | * FW updates datalen to indicate the event message |
| 984 | * size |
| 985 | */ |
| 986 | bi = &hw->aq.arq.r.arq_bi[ntc]; |
Mitch Williams | 9007777 | 2013-12-18 13:45:48 +0000 | [diff] [blame] | 987 | memset((void *)desc, 0, sizeof(struct i40e_aq_desc)); |
| 988 | |
| 989 | desc->flags = cpu_to_le16(I40E_AQ_FLAG_BUF); |
| 990 | if (hw->aq.arq_buf_size > I40E_AQ_LARGE_BUF) |
| 991 | desc->flags |= cpu_to_le16(I40E_AQ_FLAG_LB); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 992 | desc->datalen = cpu_to_le16((u16)bi->size); |
| 993 | desc->params.external.addr_high = cpu_to_le32(upper_32_bits(bi->pa)); |
| 994 | desc->params.external.addr_low = cpu_to_le32(lower_32_bits(bi->pa)); |
| 995 | |
| 996 | /* set tail = the last cleaned desc index. */ |
| 997 | wr32(hw, hw->aq.arq.tail, ntc); |
| 998 | /* ntc is updated to tail + 1 */ |
| 999 | ntc++; |
| 1000 | if (ntc == hw->aq.num_arq_entries) |
| 1001 | ntc = 0; |
| 1002 | hw->aq.arq.next_to_clean = ntc; |
| 1003 | hw->aq.arq.next_to_use = ntu; |
| 1004 | |
| 1005 | clean_arq_element_out: |
| 1006 | /* Set pending if needed, unlock and return */ |
| 1007 | if (pending != NULL) |
| 1008 | *pending = (ntc > ntu ? hw->aq.arq.count : 0) + (ntu - ntc); |
| 1009 | mutex_unlock(&hw->aq.arq_mutex); |
| 1010 | |
Shannon Nelson | cd552cb | 2014-07-09 07:46:09 +0000 | [diff] [blame] | 1011 | if (i40e_is_nvm_update_op(&e->desc)) { |
Shannon Nelson | cd552cb | 2014-07-09 07:46:09 +0000 | [diff] [blame] | 1012 | if (hw->aq.nvm_release_on_done) { |
| 1013 | i40e_release_nvm(hw); |
| 1014 | hw->aq.nvm_release_on_done = false; |
| 1015 | } |
| 1016 | } |
| 1017 | |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 1018 | return ret_code; |
| 1019 | } |
| 1020 | |
Stephen Hemminger | af28eec | 2013-12-13 04:37:50 +0000 | [diff] [blame] | 1021 | static void i40e_resume_aq(struct i40e_hw *hw) |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 1022 | { |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 1023 | /* Registers are reset after PF reset */ |
| 1024 | hw->aq.asq.next_to_use = 0; |
| 1025 | hw->aq.asq.next_to_clean = 0; |
| 1026 | |
| 1027 | i40e_config_asq_regs(hw); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 1028 | |
| 1029 | hw->aq.arq.next_to_use = 0; |
| 1030 | hw->aq.arq.next_to_clean = 0; |
| 1031 | |
| 1032 | i40e_config_arq_regs(hw); |
Jesse Brandeburg | 56a62fc | 2013-09-11 08:40:12 +0000 | [diff] [blame] | 1033 | } |