blob: 52e08103f221f8647355f61882be1601d0a428c1 [file] [log] [blame]
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001/*
2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
3 *
Anish Bhattce100b8b2014-06-19 21:37:15 -07004 * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00005 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#ifndef __T4_MSG_H
36#define __T4_MSG_H
37
38#include <linux/types.h>
39
40enum {
41 CPL_PASS_OPEN_REQ = 0x1,
42 CPL_PASS_ACCEPT_RPL = 0x2,
43 CPL_ACT_OPEN_REQ = 0x3,
44 CPL_SET_TCB_FIELD = 0x5,
45 CPL_GET_TCB = 0x6,
46 CPL_CLOSE_CON_REQ = 0x8,
47 CPL_CLOSE_LISTSRV_REQ = 0x9,
48 CPL_ABORT_REQ = 0xA,
49 CPL_ABORT_RPL = 0xB,
50 CPL_RX_DATA_ACK = 0xD,
51 CPL_TX_PKT = 0xE,
52 CPL_L2T_WRITE_REQ = 0x12,
53 CPL_TID_RELEASE = 0x1A,
54
55 CPL_CLOSE_LISTSRV_RPL = 0x20,
56 CPL_L2T_WRITE_RPL = 0x23,
57 CPL_PASS_OPEN_RPL = 0x24,
58 CPL_ACT_OPEN_RPL = 0x25,
59 CPL_PEER_CLOSE = 0x26,
60 CPL_ABORT_REQ_RSS = 0x2B,
61 CPL_ABORT_RPL_RSS = 0x2D,
62
63 CPL_CLOSE_CON_RPL = 0x32,
64 CPL_ISCSI_HDR = 0x33,
65 CPL_RDMA_CQE = 0x35,
66 CPL_RDMA_CQE_READ_RSP = 0x36,
67 CPL_RDMA_CQE_ERR = 0x37,
68 CPL_RX_DATA = 0x39,
69 CPL_SET_TCB_RPL = 0x3A,
70 CPL_RX_PKT = 0x3B,
71 CPL_RX_DDP_COMPLETE = 0x3F,
72
73 CPL_ACT_ESTABLISH = 0x40,
74 CPL_PASS_ESTABLISH = 0x41,
75 CPL_RX_DATA_DDP = 0x42,
76 CPL_PASS_ACCEPT_REQ = 0x44,
Santosh Rastapur2422d9a2013-03-14 05:08:48 +000077 CPL_TRACE_PKT_T5 = 0x48,
Anish Bhatta2b81b32014-08-04 16:17:51 -070078 CPL_RX_ISCSI_DDP = 0x49,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +000079
80 CPL_RDMA_READ_REQ = 0x60,
81
82 CPL_PASS_OPEN_REQ6 = 0x81,
83 CPL_ACT_OPEN_REQ6 = 0x83,
84
85 CPL_RDMA_TERMINATE = 0xA2,
86 CPL_RDMA_WRITE = 0xA4,
87 CPL_SGE_EGR_UPDATE = 0xA5,
88
89 CPL_TRACE_PKT = 0xB0,
Anish Bhatta2b81b32014-08-04 16:17:51 -070090 CPL_ISCSI_DATA = 0xB2,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +000091
92 CPL_FW4_MSG = 0xC0,
93 CPL_FW4_PLD = 0xC1,
94 CPL_FW4_ACK = 0xC3,
95
96 CPL_FW6_MSG = 0xE0,
97 CPL_FW6_PLD = 0xE1,
98 CPL_TX_PKT_LSO = 0xED,
99 CPL_TX_PKT_XT = 0xEE,
100
101 NUM_CPL_CMDS
102};
103
104enum CPL_error {
105 CPL_ERR_NONE = 0,
106 CPL_ERR_TCAM_FULL = 3,
107 CPL_ERR_BAD_LENGTH = 15,
108 CPL_ERR_BAD_ROUTE = 18,
109 CPL_ERR_CONN_RESET = 20,
110 CPL_ERR_CONN_EXIST_SYNRECV = 21,
111 CPL_ERR_CONN_EXIST = 22,
112 CPL_ERR_ARP_MISS = 23,
113 CPL_ERR_BAD_SYN = 24,
114 CPL_ERR_CONN_TIMEDOUT = 30,
115 CPL_ERR_XMIT_TIMEDOUT = 31,
116 CPL_ERR_PERSIST_TIMEDOUT = 32,
117 CPL_ERR_FINWAIT2_TIMEDOUT = 33,
118 CPL_ERR_KEEPALIVE_TIMEDOUT = 34,
119 CPL_ERR_RTX_NEG_ADVICE = 35,
120 CPL_ERR_PERSIST_NEG_ADVICE = 36,
Steve Wise7a2cea22014-03-14 21:52:07 +0530121 CPL_ERR_KEEPALV_NEG_ADVICE = 37,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000122 CPL_ERR_ABORT_FAILED = 42,
123 CPL_ERR_IWARP_FLM = 50,
124};
125
126enum {
127 ULP_MODE_NONE = 0,
128 ULP_MODE_ISCSI = 2,
129 ULP_MODE_RDMA = 4,
Steve Wiseb48f3b92011-03-11 22:30:21 +0000130 ULP_MODE_TCPDDP = 5,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000131 ULP_MODE_FCOE = 6,
132};
133
134enum {
135 ULP_CRC_HEADER = 1 << 0,
136 ULP_CRC_DATA = 1 << 1
137};
138
139enum {
140 CPL_ABORT_SEND_RST = 0,
141 CPL_ABORT_NO_RST,
142};
143
144enum { /* TX_PKT_XT checksum types */
145 TX_CSUM_TCP = 0,
146 TX_CSUM_UDP = 1,
147 TX_CSUM_CRC16 = 4,
148 TX_CSUM_CRC32 = 5,
149 TX_CSUM_CRC32C = 6,
150 TX_CSUM_FCOE = 7,
151 TX_CSUM_TCPIP = 8,
152 TX_CSUM_UDPIP = 9,
153 TX_CSUM_TCPIP6 = 10,
154 TX_CSUM_UDPIP6 = 11,
155 TX_CSUM_IP = 12,
156};
157
158union opcode_tid {
159 __be32 opcode_tid;
160 u8 opcode;
161};
162
163#define CPL_OPCODE(x) ((x) << 24)
Vipul Pandya94dace12013-04-29 04:04:41 +0000164#define G_CPL_OPCODE(x) (((x) >> 24) & 0xFF)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000165#define MK_OPCODE_TID(opcode, tid) (CPL_OPCODE(opcode) | (tid))
166#define OPCODE_TID(cmd) ((cmd)->ot.opcode_tid)
167#define GET_TID(cmd) (ntohl(OPCODE_TID(cmd)) & 0xFFFFFF)
168
169/* partitioning of TID fields that also carry a queue id */
170#define GET_TID_TID(x) ((x) & 0x3fff)
171#define GET_TID_QID(x) (((x) >> 14) & 0x3ff)
172#define TID_QID(x) ((x) << 14)
173
174struct rss_header {
175 u8 opcode;
176#if defined(__LITTLE_ENDIAN_BITFIELD)
177 u8 channel:2;
178 u8 filter_hit:1;
179 u8 filter_tid:1;
180 u8 hash_type:2;
181 u8 ipv6:1;
182 u8 send2fw:1;
183#else
184 u8 send2fw:1;
185 u8 ipv6:1;
186 u8 hash_type:2;
187 u8 filter_tid:1;
188 u8 filter_hit:1;
189 u8 channel:2;
190#endif
191 __be16 qid;
192 __be32 hash_val;
193};
194
195struct work_request_hdr {
196 __be32 wr_hi;
197 __be32 wr_mid;
198 __be64 wr_lo;
199};
200
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000201/* wr_hi fields */
202#define S_WR_OP 24
203#define V_WR_OP(x) ((__u64)(x) << S_WR_OP)
204
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000205#define WR_HDR struct work_request_hdr wr
206
Vipul Pandya1cab7752012-12-10 09:30:55 +0000207/* option 0 fields */
208#define S_MSS_IDX 60
209#define M_MSS_IDX 0xF
210#define V_MSS_IDX(x) ((__u64)(x) << S_MSS_IDX)
211#define G_MSS_IDX(x) (((x) >> S_MSS_IDX) & M_MSS_IDX)
212
213/* option 2 fields */
214#define S_RSS_QUEUE 0
215#define M_RSS_QUEUE 0x3FF
216#define V_RSS_QUEUE(x) ((x) << S_RSS_QUEUE)
217#define G_RSS_QUEUE(x) (((x) >> S_RSS_QUEUE) & M_RSS_QUEUE)
218
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000219struct cpl_pass_open_req {
220 WR_HDR;
221 union opcode_tid ot;
222 __be16 local_port;
223 __be16 peer_port;
224 __be32 local_ip;
225 __be32 peer_ip;
226 __be64 opt0;
227#define TX_CHAN(x) ((x) << 2)
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000228#define NO_CONG(x) ((x) << 4)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000229#define DELACK(x) ((x) << 5)
230#define ULP_MODE(x) ((x) << 8)
231#define RCV_BUFSIZ(x) ((x) << 12)
Hariprasad Shenaib408ff22014-06-06 21:40:44 +0530232#define RCV_BUFSIZ_MASK 0x3FFU
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000233#define DSCP(x) ((x) << 22)
234#define SMAC_SEL(x) ((u64)(x) << 28)
235#define L2T_IDX(x) ((u64)(x) << 36)
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000236#define TCAM_BYPASS(x) ((u64)(x) << 48)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000237#define NAGLE(x) ((u64)(x) << 49)
238#define WND_SCALE(x) ((u64)(x) << 50)
239#define KEEP_ALIVE(x) ((u64)(x) << 54)
240#define MSS_IDX(x) ((u64)(x) << 60)
241 __be64 opt1;
242#define SYN_RSS_ENABLE (1 << 0)
243#define SYN_RSS_QUEUE(x) ((x) << 2)
244#define CONN_POLICY_ASK (1 << 22)
245};
246
247struct cpl_pass_open_req6 {
248 WR_HDR;
249 union opcode_tid ot;
250 __be16 local_port;
251 __be16 peer_port;
252 __be64 local_ip_hi;
253 __be64 local_ip_lo;
254 __be64 peer_ip_hi;
255 __be64 peer_ip_lo;
256 __be64 opt0;
257 __be64 opt1;
258};
259
260struct cpl_pass_open_rpl {
261 union opcode_tid ot;
262 u8 rsvd[3];
263 u8 status;
264};
265
266struct cpl_pass_accept_rpl {
267 WR_HDR;
268 union opcode_tid ot;
269 __be32 opt2;
270#define RSS_QUEUE(x) ((x) << 0)
271#define RSS_QUEUE_VALID (1 << 10)
272#define RX_COALESCE_VALID(x) ((x) << 11)
273#define RX_COALESCE(x) ((x) << 12)
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000274#define PACE(x) ((x) << 16)
Anish Bhatta3e3b282014-07-17 00:18:16 -0700275#define RX_FC_VALID ((1U) << 19)
276#define RX_FC_DISABLE ((1U) << 20)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000277#define TX_QUEUE(x) ((x) << 23)
278#define RX_CHANNEL(x) ((x) << 26)
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000279#define CCTRL_ECN(x) ((x) << 27)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000280#define WND_SCALE_EN(x) ((x) << 28)
281#define TSTAMPS_EN(x) ((x) << 29)
282#define SACK_EN(x) ((x) << 30)
Anish Bhatt3ded29a2014-07-17 00:18:15 -0700283#define T5_OPT_2_VALID ((1U) << 31)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000284 __be64 opt0;
285};
286
Hariprasad Shenai92e7ae72014-06-06 21:40:43 +0530287struct cpl_t5_pass_accept_rpl {
288 WR_HDR;
289 union opcode_tid ot;
290 __be32 opt2;
291 __be64 opt0;
292 __be32 iss;
293 __be32 rsvd;
294};
295
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000296struct cpl_act_open_req {
297 WR_HDR;
298 union opcode_tid ot;
299 __be16 local_port;
300 __be16 peer_port;
301 __be32 local_ip;
302 __be32 peer_ip;
303 __be64 opt0;
304 __be32 params;
305 __be32 opt2;
306};
307
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000308#define S_FILTER_TUPLE 24
309#define M_FILTER_TUPLE 0xFFFFFFFFFF
310#define V_FILTER_TUPLE(x) ((x) << S_FILTER_TUPLE)
311#define G_FILTER_TUPLE(x) (((x) >> S_FILTER_TUPLE) & M_FILTER_TUPLE)
312struct cpl_t5_act_open_req {
313 WR_HDR;
314 union opcode_tid ot;
315 __be16 local_port;
316 __be16 peer_port;
317 __be32 local_ip;
318 __be32 peer_ip;
319 __be64 opt0;
320 __be32 rsvd;
321 __be32 opt2;
322 __be64 params;
323};
324
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000325struct cpl_act_open_req6 {
326 WR_HDR;
327 union opcode_tid ot;
328 __be16 local_port;
329 __be16 peer_port;
330 __be64 local_ip_hi;
331 __be64 local_ip_lo;
332 __be64 peer_ip_hi;
333 __be64 peer_ip_lo;
334 __be64 opt0;
335 __be32 params;
336 __be32 opt2;
337};
338
Vipul Pandya80f40c12013-07-04 16:10:45 +0530339struct cpl_t5_act_open_req6 {
340 WR_HDR;
341 union opcode_tid ot;
342 __be16 local_port;
343 __be16 peer_port;
344 __be64 local_ip_hi;
345 __be64 local_ip_lo;
346 __be64 peer_ip_hi;
347 __be64 peer_ip_lo;
348 __be64 opt0;
349 __be32 rsvd;
350 __be32 opt2;
351 __be64 params;
352};
353
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000354struct cpl_act_open_rpl {
355 union opcode_tid ot;
356 __be32 atid_status;
357#define GET_AOPEN_STATUS(x) ((x) & 0xff)
358#define GET_AOPEN_ATID(x) (((x) >> 8) & 0xffffff)
359};
360
361struct cpl_pass_establish {
362 union opcode_tid ot;
363 __be32 rsvd;
364 __be32 tos_stid;
Vipul Pandya1cab7752012-12-10 09:30:55 +0000365#define PASS_OPEN_TID(x) ((x) << 0)
366#define PASS_OPEN_TOS(x) ((x) << 24)
367#define GET_PASS_OPEN_TID(x) (((x) >> 0) & 0xFFFFFF)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000368#define GET_POPEN_TID(x) ((x) & 0xffffff)
369#define GET_POPEN_TOS(x) (((x) >> 24) & 0xff)
370 __be16 mac_idx;
371 __be16 tcp_opt;
372#define GET_TCPOPT_WSCALE_OK(x) (((x) >> 5) & 1)
373#define GET_TCPOPT_SACK(x) (((x) >> 6) & 1)
374#define GET_TCPOPT_TSTAMP(x) (((x) >> 7) & 1)
375#define GET_TCPOPT_SND_WSCALE(x) (((x) >> 8) & 0xf)
376#define GET_TCPOPT_MSS(x) (((x) >> 12) & 0xf)
377 __be32 snd_isn;
378 __be32 rcv_isn;
379};
380
381struct cpl_act_establish {
382 union opcode_tid ot;
383 __be32 rsvd;
384 __be32 tos_atid;
385 __be16 mac_idx;
386 __be16 tcp_opt;
387 __be32 snd_isn;
388 __be32 rcv_isn;
389};
390
391struct cpl_get_tcb {
392 WR_HDR;
393 union opcode_tid ot;
394 __be16 reply_ctrl;
395#define QUEUENO(x) ((x) << 0)
396#define REPLY_CHAN(x) ((x) << 14)
397#define NO_REPLY(x) ((x) << 15)
398 __be16 cookie;
399};
400
401struct cpl_set_tcb_field {
402 WR_HDR;
403 union opcode_tid ot;
404 __be16 reply_ctrl;
405 __be16 word_cookie;
406#define TCB_WORD(x) ((x) << 0)
407#define TCB_COOKIE(x) ((x) << 5)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000408#define GET_TCB_COOKIE(x) (((x) >> 5) & 7)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000409 __be64 mask;
410 __be64 val;
411};
412
413struct cpl_set_tcb_rpl {
414 union opcode_tid ot;
415 __be16 rsvd;
416 u8 cookie;
417 u8 status;
418 __be64 oldval;
419};
420
421struct cpl_close_con_req {
422 WR_HDR;
423 union opcode_tid ot;
424 __be32 rsvd;
425};
426
427struct cpl_close_con_rpl {
428 union opcode_tid ot;
429 u8 rsvd[3];
430 u8 status;
431 __be32 snd_nxt;
432 __be32 rcv_nxt;
433};
434
435struct cpl_close_listsvr_req {
436 WR_HDR;
437 union opcode_tid ot;
438 __be16 reply_ctrl;
Vipul Pandya80f40c12013-07-04 16:10:45 +0530439#define LISTSVR_IPV6(x) ((x) << 14)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000440 __be16 rsvd;
441};
442
443struct cpl_close_listsvr_rpl {
444 union opcode_tid ot;
445 u8 rsvd[3];
446 u8 status;
447};
448
449struct cpl_abort_req_rss {
450 union opcode_tid ot;
451 u8 rsvd[3];
452 u8 status;
453};
454
455struct cpl_abort_req {
456 WR_HDR;
457 union opcode_tid ot;
458 __be32 rsvd0;
459 u8 rsvd1;
460 u8 cmd;
461 u8 rsvd2[6];
462};
463
464struct cpl_abort_rpl_rss {
465 union opcode_tid ot;
466 u8 rsvd[3];
467 u8 status;
468};
469
470struct cpl_abort_rpl {
471 WR_HDR;
472 union opcode_tid ot;
473 __be32 rsvd0;
474 u8 rsvd1;
475 u8 cmd;
476 u8 rsvd2[6];
477};
478
479struct cpl_peer_close {
480 union opcode_tid ot;
481 __be32 rcv_nxt;
482};
483
484struct cpl_tid_release {
485 WR_HDR;
486 union opcode_tid ot;
487 __be32 rsvd;
488};
489
490struct cpl_tx_pkt_core {
491 __be32 ctrl0;
492#define TXPKT_VF(x) ((x) << 0)
493#define TXPKT_PF(x) ((x) << 8)
494#define TXPKT_VF_VLD (1 << 11)
495#define TXPKT_OVLAN_IDX(x) ((x) << 12)
496#define TXPKT_INTF(x) ((x) << 16)
497#define TXPKT_INS_OVLAN (1 << 21)
498#define TXPKT_OPCODE(x) ((x) << 24)
499 __be16 pack;
500 __be16 len;
501 __be64 ctrl1;
502#define TXPKT_CSUM_END(x) ((x) << 12)
503#define TXPKT_CSUM_START(x) ((x) << 20)
504#define TXPKT_IPHDR_LEN(x) ((u64)(x) << 20)
505#define TXPKT_CSUM_LOC(x) ((u64)(x) << 30)
506#define TXPKT_ETHHDR_LEN(x) ((u64)(x) << 34)
507#define TXPKT_CSUM_TYPE(x) ((u64)(x) << 40)
508#define TXPKT_VLAN(x) ((u64)(x) << 44)
509#define TXPKT_VLAN_VLD (1ULL << 60)
510#define TXPKT_IPCSUM_DIS (1ULL << 62)
511#define TXPKT_L4CSUM_DIS (1ULL << 63)
512};
513
514struct cpl_tx_pkt {
515 WR_HDR;
516 struct cpl_tx_pkt_core c;
517};
518
519#define cpl_tx_pkt_xt cpl_tx_pkt
520
Casey Leedom1704d742010-06-25 12:09:38 +0000521struct cpl_tx_pkt_lso_core {
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000522 __be32 lso_ctrl;
523#define LSO_TCPHDR_LEN(x) ((x) << 0)
524#define LSO_IPHDR_LEN(x) ((x) << 4)
525#define LSO_ETHHDR_LEN(x) ((x) << 16)
526#define LSO_IPV6(x) ((x) << 20)
527#define LSO_LAST_SLICE (1 << 22)
528#define LSO_FIRST_SLICE (1 << 23)
529#define LSO_OPCODE(x) ((x) << 24)
530 __be16 ipid_ofst;
531 __be16 mss;
532 __be32 seqno_offset;
533 __be32 len;
534 /* encapsulated CPL (TX_PKT, TX_PKT_XT or TX_DATA) follows here */
535};
536
Casey Leedom1704d742010-06-25 12:09:38 +0000537struct cpl_tx_pkt_lso {
538 WR_HDR;
539 struct cpl_tx_pkt_lso_core c;
540 /* encapsulated CPL (TX_PKT, TX_PKT_XT or TX_DATA) follows here */
541};
542
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000543struct cpl_iscsi_hdr {
544 union opcode_tid ot;
545 __be16 pdu_len_ddp;
546#define ISCSI_PDU_LEN(x) ((x) & 0x7FFF)
547#define ISCSI_DDP (1 << 15)
548 __be16 len;
549 __be32 seq;
550 __be16 urg;
551 u8 rsvd;
552 u8 status;
553};
554
555struct cpl_rx_data {
556 union opcode_tid ot;
557 __be16 rsvd;
558 __be16 len;
559 __be32 seq;
560 __be16 urg;
561#if defined(__LITTLE_ENDIAN_BITFIELD)
562 u8 dack_mode:2;
563 u8 psh:1;
564 u8 heartbeat:1;
565 u8 ddp_off:1;
566 u8 :3;
567#else
568 u8 :3;
569 u8 ddp_off:1;
570 u8 heartbeat:1;
571 u8 psh:1;
572 u8 dack_mode:2;
573#endif
574 u8 status;
575};
576
577struct cpl_rx_data_ack {
578 WR_HDR;
579 union opcode_tid ot;
580 __be32 credit_dack;
581#define RX_CREDITS(x) ((x) << 0)
582#define RX_FORCE_ACK(x) ((x) << 28)
583};
584
585struct cpl_rx_pkt {
Dimitris Michailidis87b6cf52010-04-27 16:22:42 -0700586 struct rss_header rsshdr;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000587 u8 opcode;
588#if defined(__LITTLE_ENDIAN_BITFIELD)
589 u8 iff:4;
590 u8 csum_calc:1;
591 u8 ipmi_pkt:1;
592 u8 vlan_ex:1;
593 u8 ip_frag:1;
594#else
595 u8 ip_frag:1;
596 u8 vlan_ex:1;
597 u8 ipmi_pkt:1;
598 u8 csum_calc:1;
599 u8 iff:4;
600#endif
601 __be16 csum;
602 __be16 vlan;
603 __be16 len;
604 __be32 l2info;
605#define RXF_UDP (1 << 22)
606#define RXF_TCP (1 << 23)
Dimitris Michailidisba5d3c62010-08-02 13:19:17 +0000607#define RXF_IP (1 << 24)
608#define RXF_IP6 (1 << 25)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000609 __be16 hdr_len;
610 __be16 err_vec;
611};
612
Vipul Pandya1cab7752012-12-10 09:30:55 +0000613/* rx_pkt.l2info fields */
614#define S_RX_ETHHDR_LEN 0
615#define M_RX_ETHHDR_LEN 0x1F
616#define V_RX_ETHHDR_LEN(x) ((x) << S_RX_ETHHDR_LEN)
617#define G_RX_ETHHDR_LEN(x) (((x) >> S_RX_ETHHDR_LEN) & M_RX_ETHHDR_LEN)
618
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000619#define S_RX_T5_ETHHDR_LEN 0
620#define M_RX_T5_ETHHDR_LEN 0x3F
621#define V_RX_T5_ETHHDR_LEN(x) ((x) << S_RX_T5_ETHHDR_LEN)
622#define G_RX_T5_ETHHDR_LEN(x) (((x) >> S_RX_T5_ETHHDR_LEN) & M_RX_T5_ETHHDR_LEN)
623
Vipul Pandya1cab7752012-12-10 09:30:55 +0000624#define S_RX_MACIDX 8
625#define M_RX_MACIDX 0x1FF
626#define V_RX_MACIDX(x) ((x) << S_RX_MACIDX)
627#define G_RX_MACIDX(x) (((x) >> S_RX_MACIDX) & M_RX_MACIDX)
628
629#define S_RXF_SYN 21
630#define V_RXF_SYN(x) ((x) << S_RXF_SYN)
631#define F_RXF_SYN V_RXF_SYN(1U)
632
633#define S_RX_CHAN 28
634#define M_RX_CHAN 0xF
635#define V_RX_CHAN(x) ((x) << S_RX_CHAN)
636#define G_RX_CHAN(x) (((x) >> S_RX_CHAN) & M_RX_CHAN)
637
638/* rx_pkt.hdr_len fields */
639#define S_RX_TCPHDR_LEN 0
640#define M_RX_TCPHDR_LEN 0x3F
641#define V_RX_TCPHDR_LEN(x) ((x) << S_RX_TCPHDR_LEN)
642#define G_RX_TCPHDR_LEN(x) (((x) >> S_RX_TCPHDR_LEN) & M_RX_TCPHDR_LEN)
643
644#define S_RX_IPHDR_LEN 6
645#define M_RX_IPHDR_LEN 0x3FF
646#define V_RX_IPHDR_LEN(x) ((x) << S_RX_IPHDR_LEN)
647#define G_RX_IPHDR_LEN(x) (((x) >> S_RX_IPHDR_LEN) & M_RX_IPHDR_LEN)
648
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000649struct cpl_trace_pkt {
650 u8 opcode;
651 u8 intf;
652#if defined(__LITTLE_ENDIAN_BITFIELD)
653 u8 runt:4;
654 u8 filter_hit:4;
655 u8 :6;
656 u8 err:1;
657 u8 trunc:1;
658#else
659 u8 filter_hit:4;
660 u8 runt:4;
661 u8 trunc:1;
662 u8 err:1;
663 u8 :6;
664#endif
665 __be16 rsvd;
666 __be16 len;
667 __be64 tstamp;
668};
669
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000670struct cpl_t5_trace_pkt {
671 __u8 opcode;
672 __u8 intf;
673#if defined(__LITTLE_ENDIAN_BITFIELD)
674 __u8 runt:4;
675 __u8 filter_hit:4;
676 __u8:6;
677 __u8 err:1;
678 __u8 trunc:1;
679#else
680 __u8 filter_hit:4;
681 __u8 runt:4;
682 __u8 trunc:1;
683 __u8 err:1;
684 __u8:6;
685#endif
686 __be16 rsvd;
687 __be16 len;
688 __be64 tstamp;
689 __be64 rsvd1;
690};
691
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000692struct cpl_l2t_write_req {
693 WR_HDR;
694 union opcode_tid ot;
695 __be16 params;
696#define L2T_W_INFO(x) ((x) << 2)
697#define L2T_W_PORT(x) ((x) << 8)
698#define L2T_W_NOREPLY(x) ((x) << 15)
699 __be16 l2t_idx;
700 __be16 vlan;
701 u8 dst_mac[6];
702};
703
704struct cpl_l2t_write_rpl {
705 union opcode_tid ot;
706 u8 status;
707 u8 rsvd[3];
708};
709
710struct cpl_rdma_terminate {
711 union opcode_tid ot;
712 __be16 rsvd;
713 __be16 len;
714};
715
716struct cpl_sge_egr_update {
717 __be32 opcode_qid;
718#define EGR_QID(x) ((x) & 0x1FFFF)
719 __be16 cidx;
720 __be16 pidx;
721};
722
Vipul Pandyab407a4a2013-04-29 04:04:40 +0000723/* cpl_fw*.type values */
724enum {
725 FW_TYPE_CMD_RPL = 0,
726 FW_TYPE_WR_RPL = 1,
727 FW_TYPE_CQE = 2,
728 FW_TYPE_OFLD_CONNECTION_WR_RPL = 3,
729 FW_TYPE_RSSCPL = 4,
730};
731
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000732struct cpl_fw4_pld {
733 u8 opcode;
734 u8 rsvd0[3];
735 u8 type;
736 u8 rsvd1;
737 __be16 len;
738 __be64 data;
739 __be64 rsvd2;
740};
741
742struct cpl_fw6_pld {
743 u8 opcode;
744 u8 rsvd[5];
745 __be16 len;
746 __be64 data[4];
747};
748
749struct cpl_fw4_msg {
750 u8 opcode;
751 u8 type;
752 __be16 rsvd0;
753 __be32 rsvd1;
754 __be64 data[2];
755};
756
757struct cpl_fw4_ack {
758 union opcode_tid ot;
759 u8 credits;
760 u8 rsvd0[2];
761 u8 seq_vld;
762 __be32 snd_nxt;
763 __be32 snd_una;
764 __be64 rsvd1;
765};
766
767struct cpl_fw6_msg {
768 u8 opcode;
769 u8 type;
770 __be16 rsvd0;
771 __be32 rsvd1;
772 __be64 data[4];
773};
774
Casey Leedom1704d742010-06-25 12:09:38 +0000775/* cpl_fw6_msg.type values */
776enum {
777 FW6_TYPE_CMD_RPL = 0,
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000778 FW6_TYPE_WR_RPL = 1,
779 FW6_TYPE_CQE = 2,
780 FW6_TYPE_OFLD_CONNECTION_WR_RPL = 3,
Vipul Pandyab407a4a2013-04-29 04:04:40 +0000781 FW6_TYPE_RSSCPL = FW_TYPE_RSSCPL,
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000782};
783
784struct cpl_fw6_msg_ofld_connection_wr_rpl {
785 __u64 cookie;
786 __be32 tid; /* or atid in case of active failure */
787 __u8 t_state;
788 __u8 retval;
789 __u8 rsvd[2];
Casey Leedom1704d742010-06-25 12:09:38 +0000790};
791
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000792enum {
793 ULP_TX_MEM_READ = 2,
794 ULP_TX_MEM_WRITE = 3,
795 ULP_TX_PKT = 4
796};
797
798enum {
799 ULP_TX_SC_NOOP = 0x80,
800 ULP_TX_SC_IMM = 0x81,
801 ULP_TX_SC_DSGL = 0x82,
802 ULP_TX_SC_ISGL = 0x83
803};
804
805struct ulptx_sge_pair {
806 __be32 len[2];
807 __be64 addr[2];
808};
809
810struct ulptx_sgl {
811 __be32 cmd_nsge;
812#define ULPTX_CMD(x) ((x) << 24)
813#define ULPTX_NSGE(x) ((x) << 0)
Naresh Kumar Innace91a922012-11-15 22:41:17 +0530814#define ULPTX_MORE (1U << 23)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000815 __be32 len0;
816 __be64 addr0;
817 struct ulptx_sge_pair sge[0];
818};
819
820struct ulp_mem_io {
821 WR_HDR;
822 __be32 cmd;
823#define ULP_MEMIO_ORDER(x) ((x) << 23)
824 __be32 len16; /* command length */
825 __be32 dlen; /* data length in 32-byte units */
826#define ULP_MEMIO_DATA_LEN(x) ((x) << 0)
827 __be32 lock_addr;
828#define ULP_MEMIO_ADDR(x) ((x) << 0)
829#define ULP_MEMIO_LOCK(x) ((x) << 31)
830};
831
Vipul Pandya42b6a942013-03-14 05:09:01 +0000832#define S_T5_ULP_MEMIO_IMM 23
833#define V_T5_ULP_MEMIO_IMM(x) ((x) << S_T5_ULP_MEMIO_IMM)
834#define F_T5_ULP_MEMIO_IMM V_T5_ULP_MEMIO_IMM(1U)
835
836#define S_T5_ULP_MEMIO_ORDER 22
837#define V_T5_ULP_MEMIO_ORDER(x) ((x) << S_T5_ULP_MEMIO_ORDER)
838#define F_T5_ULP_MEMIO_ORDER V_T5_ULP_MEMIO_ORDER(1U)
839
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000840#endif /* __T4_MSG_H */