blob: 0259feeab1b3a70b4f09f9011c01625b36db6e70 [file] [log] [blame]
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001/*
2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
3 *
Anish Bhattce100b8b2014-06-19 21:37:15 -07004 * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00005 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#ifndef __T4_MSG_H
36#define __T4_MSG_H
37
38#include <linux/types.h>
39
40enum {
41 CPL_PASS_OPEN_REQ = 0x1,
42 CPL_PASS_ACCEPT_RPL = 0x2,
43 CPL_ACT_OPEN_REQ = 0x3,
44 CPL_SET_TCB_FIELD = 0x5,
45 CPL_GET_TCB = 0x6,
46 CPL_CLOSE_CON_REQ = 0x8,
47 CPL_CLOSE_LISTSRV_REQ = 0x9,
48 CPL_ABORT_REQ = 0xA,
49 CPL_ABORT_RPL = 0xB,
50 CPL_RX_DATA_ACK = 0xD,
51 CPL_TX_PKT = 0xE,
52 CPL_L2T_WRITE_REQ = 0x12,
53 CPL_TID_RELEASE = 0x1A,
54
55 CPL_CLOSE_LISTSRV_RPL = 0x20,
56 CPL_L2T_WRITE_RPL = 0x23,
57 CPL_PASS_OPEN_RPL = 0x24,
58 CPL_ACT_OPEN_RPL = 0x25,
59 CPL_PEER_CLOSE = 0x26,
60 CPL_ABORT_REQ_RSS = 0x2B,
61 CPL_ABORT_RPL_RSS = 0x2D,
62
63 CPL_CLOSE_CON_RPL = 0x32,
64 CPL_ISCSI_HDR = 0x33,
65 CPL_RDMA_CQE = 0x35,
66 CPL_RDMA_CQE_READ_RSP = 0x36,
67 CPL_RDMA_CQE_ERR = 0x37,
68 CPL_RX_DATA = 0x39,
69 CPL_SET_TCB_RPL = 0x3A,
70 CPL_RX_PKT = 0x3B,
71 CPL_RX_DDP_COMPLETE = 0x3F,
72
73 CPL_ACT_ESTABLISH = 0x40,
74 CPL_PASS_ESTABLISH = 0x41,
75 CPL_RX_DATA_DDP = 0x42,
76 CPL_PASS_ACCEPT_REQ = 0x44,
Santosh Rastapur2422d9a2013-03-14 05:08:48 +000077 CPL_TRACE_PKT_T5 = 0x48,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +000078
79 CPL_RDMA_READ_REQ = 0x60,
80
81 CPL_PASS_OPEN_REQ6 = 0x81,
82 CPL_ACT_OPEN_REQ6 = 0x83,
83
84 CPL_RDMA_TERMINATE = 0xA2,
85 CPL_RDMA_WRITE = 0xA4,
86 CPL_SGE_EGR_UPDATE = 0xA5,
87
88 CPL_TRACE_PKT = 0xB0,
89
90 CPL_FW4_MSG = 0xC0,
91 CPL_FW4_PLD = 0xC1,
92 CPL_FW4_ACK = 0xC3,
93
94 CPL_FW6_MSG = 0xE0,
95 CPL_FW6_PLD = 0xE1,
96 CPL_TX_PKT_LSO = 0xED,
97 CPL_TX_PKT_XT = 0xEE,
98
99 NUM_CPL_CMDS
100};
101
102enum CPL_error {
103 CPL_ERR_NONE = 0,
104 CPL_ERR_TCAM_FULL = 3,
105 CPL_ERR_BAD_LENGTH = 15,
106 CPL_ERR_BAD_ROUTE = 18,
107 CPL_ERR_CONN_RESET = 20,
108 CPL_ERR_CONN_EXIST_SYNRECV = 21,
109 CPL_ERR_CONN_EXIST = 22,
110 CPL_ERR_ARP_MISS = 23,
111 CPL_ERR_BAD_SYN = 24,
112 CPL_ERR_CONN_TIMEDOUT = 30,
113 CPL_ERR_XMIT_TIMEDOUT = 31,
114 CPL_ERR_PERSIST_TIMEDOUT = 32,
115 CPL_ERR_FINWAIT2_TIMEDOUT = 33,
116 CPL_ERR_KEEPALIVE_TIMEDOUT = 34,
117 CPL_ERR_RTX_NEG_ADVICE = 35,
118 CPL_ERR_PERSIST_NEG_ADVICE = 36,
Steve Wise7a2cea22014-03-14 21:52:07 +0530119 CPL_ERR_KEEPALV_NEG_ADVICE = 37,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000120 CPL_ERR_ABORT_FAILED = 42,
121 CPL_ERR_IWARP_FLM = 50,
122};
123
124enum {
125 ULP_MODE_NONE = 0,
126 ULP_MODE_ISCSI = 2,
127 ULP_MODE_RDMA = 4,
Steve Wiseb48f3b92011-03-11 22:30:21 +0000128 ULP_MODE_TCPDDP = 5,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000129 ULP_MODE_FCOE = 6,
130};
131
132enum {
133 ULP_CRC_HEADER = 1 << 0,
134 ULP_CRC_DATA = 1 << 1
135};
136
137enum {
138 CPL_ABORT_SEND_RST = 0,
139 CPL_ABORT_NO_RST,
140};
141
142enum { /* TX_PKT_XT checksum types */
143 TX_CSUM_TCP = 0,
144 TX_CSUM_UDP = 1,
145 TX_CSUM_CRC16 = 4,
146 TX_CSUM_CRC32 = 5,
147 TX_CSUM_CRC32C = 6,
148 TX_CSUM_FCOE = 7,
149 TX_CSUM_TCPIP = 8,
150 TX_CSUM_UDPIP = 9,
151 TX_CSUM_TCPIP6 = 10,
152 TX_CSUM_UDPIP6 = 11,
153 TX_CSUM_IP = 12,
154};
155
156union opcode_tid {
157 __be32 opcode_tid;
158 u8 opcode;
159};
160
161#define CPL_OPCODE(x) ((x) << 24)
Vipul Pandya94dace12013-04-29 04:04:41 +0000162#define G_CPL_OPCODE(x) (((x) >> 24) & 0xFF)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000163#define MK_OPCODE_TID(opcode, tid) (CPL_OPCODE(opcode) | (tid))
164#define OPCODE_TID(cmd) ((cmd)->ot.opcode_tid)
165#define GET_TID(cmd) (ntohl(OPCODE_TID(cmd)) & 0xFFFFFF)
166
167/* partitioning of TID fields that also carry a queue id */
168#define GET_TID_TID(x) ((x) & 0x3fff)
169#define GET_TID_QID(x) (((x) >> 14) & 0x3ff)
170#define TID_QID(x) ((x) << 14)
171
172struct rss_header {
173 u8 opcode;
174#if defined(__LITTLE_ENDIAN_BITFIELD)
175 u8 channel:2;
176 u8 filter_hit:1;
177 u8 filter_tid:1;
178 u8 hash_type:2;
179 u8 ipv6:1;
180 u8 send2fw:1;
181#else
182 u8 send2fw:1;
183 u8 ipv6:1;
184 u8 hash_type:2;
185 u8 filter_tid:1;
186 u8 filter_hit:1;
187 u8 channel:2;
188#endif
189 __be16 qid;
190 __be32 hash_val;
191};
192
193struct work_request_hdr {
194 __be32 wr_hi;
195 __be32 wr_mid;
196 __be64 wr_lo;
197};
198
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000199/* wr_hi fields */
200#define S_WR_OP 24
201#define V_WR_OP(x) ((__u64)(x) << S_WR_OP)
202
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000203#define WR_HDR struct work_request_hdr wr
204
Vipul Pandya1cab7752012-12-10 09:30:55 +0000205/* option 0 fields */
206#define S_MSS_IDX 60
207#define M_MSS_IDX 0xF
208#define V_MSS_IDX(x) ((__u64)(x) << S_MSS_IDX)
209#define G_MSS_IDX(x) (((x) >> S_MSS_IDX) & M_MSS_IDX)
210
211/* option 2 fields */
212#define S_RSS_QUEUE 0
213#define M_RSS_QUEUE 0x3FF
214#define V_RSS_QUEUE(x) ((x) << S_RSS_QUEUE)
215#define G_RSS_QUEUE(x) (((x) >> S_RSS_QUEUE) & M_RSS_QUEUE)
216
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000217struct cpl_pass_open_req {
218 WR_HDR;
219 union opcode_tid ot;
220 __be16 local_port;
221 __be16 peer_port;
222 __be32 local_ip;
223 __be32 peer_ip;
224 __be64 opt0;
225#define TX_CHAN(x) ((x) << 2)
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000226#define NO_CONG(x) ((x) << 4)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000227#define DELACK(x) ((x) << 5)
228#define ULP_MODE(x) ((x) << 8)
229#define RCV_BUFSIZ(x) ((x) << 12)
Hariprasad Shenaib408ff22014-06-06 21:40:44 +0530230#define RCV_BUFSIZ_MASK 0x3FFU
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000231#define DSCP(x) ((x) << 22)
232#define SMAC_SEL(x) ((u64)(x) << 28)
233#define L2T_IDX(x) ((u64)(x) << 36)
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000234#define TCAM_BYPASS(x) ((u64)(x) << 48)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000235#define NAGLE(x) ((u64)(x) << 49)
236#define WND_SCALE(x) ((u64)(x) << 50)
237#define KEEP_ALIVE(x) ((u64)(x) << 54)
238#define MSS_IDX(x) ((u64)(x) << 60)
239 __be64 opt1;
240#define SYN_RSS_ENABLE (1 << 0)
241#define SYN_RSS_QUEUE(x) ((x) << 2)
242#define CONN_POLICY_ASK (1 << 22)
243};
244
245struct cpl_pass_open_req6 {
246 WR_HDR;
247 union opcode_tid ot;
248 __be16 local_port;
249 __be16 peer_port;
250 __be64 local_ip_hi;
251 __be64 local_ip_lo;
252 __be64 peer_ip_hi;
253 __be64 peer_ip_lo;
254 __be64 opt0;
255 __be64 opt1;
256};
257
258struct cpl_pass_open_rpl {
259 union opcode_tid ot;
260 u8 rsvd[3];
261 u8 status;
262};
263
264struct cpl_pass_accept_rpl {
265 WR_HDR;
266 union opcode_tid ot;
267 __be32 opt2;
268#define RSS_QUEUE(x) ((x) << 0)
269#define RSS_QUEUE_VALID (1 << 10)
270#define RX_COALESCE_VALID(x) ((x) << 11)
271#define RX_COALESCE(x) ((x) << 12)
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000272#define PACE(x) ((x) << 16)
Anish Bhatta3e3b282014-07-17 00:18:16 -0700273#define RX_FC_VALID ((1U) << 19)
274#define RX_FC_DISABLE ((1U) << 20)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000275#define TX_QUEUE(x) ((x) << 23)
276#define RX_CHANNEL(x) ((x) << 26)
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000277#define CCTRL_ECN(x) ((x) << 27)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000278#define WND_SCALE_EN(x) ((x) << 28)
279#define TSTAMPS_EN(x) ((x) << 29)
280#define SACK_EN(x) ((x) << 30)
Anish Bhatt3ded29a2014-07-17 00:18:15 -0700281#define T5_OPT_2_VALID ((1U) << 31)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000282 __be64 opt0;
283};
284
Hariprasad Shenai92e7ae72014-06-06 21:40:43 +0530285struct cpl_t5_pass_accept_rpl {
286 WR_HDR;
287 union opcode_tid ot;
288 __be32 opt2;
289 __be64 opt0;
290 __be32 iss;
291 __be32 rsvd;
292};
293
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000294struct cpl_act_open_req {
295 WR_HDR;
296 union opcode_tid ot;
297 __be16 local_port;
298 __be16 peer_port;
299 __be32 local_ip;
300 __be32 peer_ip;
301 __be64 opt0;
302 __be32 params;
303 __be32 opt2;
304};
305
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000306#define S_FILTER_TUPLE 24
307#define M_FILTER_TUPLE 0xFFFFFFFFFF
308#define V_FILTER_TUPLE(x) ((x) << S_FILTER_TUPLE)
309#define G_FILTER_TUPLE(x) (((x) >> S_FILTER_TUPLE) & M_FILTER_TUPLE)
310struct cpl_t5_act_open_req {
311 WR_HDR;
312 union opcode_tid ot;
313 __be16 local_port;
314 __be16 peer_port;
315 __be32 local_ip;
316 __be32 peer_ip;
317 __be64 opt0;
318 __be32 rsvd;
319 __be32 opt2;
320 __be64 params;
321};
322
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000323struct cpl_act_open_req6 {
324 WR_HDR;
325 union opcode_tid ot;
326 __be16 local_port;
327 __be16 peer_port;
328 __be64 local_ip_hi;
329 __be64 local_ip_lo;
330 __be64 peer_ip_hi;
331 __be64 peer_ip_lo;
332 __be64 opt0;
333 __be32 params;
334 __be32 opt2;
335};
336
Vipul Pandya80f40c12013-07-04 16:10:45 +0530337struct cpl_t5_act_open_req6 {
338 WR_HDR;
339 union opcode_tid ot;
340 __be16 local_port;
341 __be16 peer_port;
342 __be64 local_ip_hi;
343 __be64 local_ip_lo;
344 __be64 peer_ip_hi;
345 __be64 peer_ip_lo;
346 __be64 opt0;
347 __be32 rsvd;
348 __be32 opt2;
349 __be64 params;
350};
351
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000352struct cpl_act_open_rpl {
353 union opcode_tid ot;
354 __be32 atid_status;
355#define GET_AOPEN_STATUS(x) ((x) & 0xff)
356#define GET_AOPEN_ATID(x) (((x) >> 8) & 0xffffff)
357};
358
359struct cpl_pass_establish {
360 union opcode_tid ot;
361 __be32 rsvd;
362 __be32 tos_stid;
Vipul Pandya1cab7752012-12-10 09:30:55 +0000363#define PASS_OPEN_TID(x) ((x) << 0)
364#define PASS_OPEN_TOS(x) ((x) << 24)
365#define GET_PASS_OPEN_TID(x) (((x) >> 0) & 0xFFFFFF)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000366#define GET_POPEN_TID(x) ((x) & 0xffffff)
367#define GET_POPEN_TOS(x) (((x) >> 24) & 0xff)
368 __be16 mac_idx;
369 __be16 tcp_opt;
370#define GET_TCPOPT_WSCALE_OK(x) (((x) >> 5) & 1)
371#define GET_TCPOPT_SACK(x) (((x) >> 6) & 1)
372#define GET_TCPOPT_TSTAMP(x) (((x) >> 7) & 1)
373#define GET_TCPOPT_SND_WSCALE(x) (((x) >> 8) & 0xf)
374#define GET_TCPOPT_MSS(x) (((x) >> 12) & 0xf)
375 __be32 snd_isn;
376 __be32 rcv_isn;
377};
378
379struct cpl_act_establish {
380 union opcode_tid ot;
381 __be32 rsvd;
382 __be32 tos_atid;
383 __be16 mac_idx;
384 __be16 tcp_opt;
385 __be32 snd_isn;
386 __be32 rcv_isn;
387};
388
389struct cpl_get_tcb {
390 WR_HDR;
391 union opcode_tid ot;
392 __be16 reply_ctrl;
393#define QUEUENO(x) ((x) << 0)
394#define REPLY_CHAN(x) ((x) << 14)
395#define NO_REPLY(x) ((x) << 15)
396 __be16 cookie;
397};
398
399struct cpl_set_tcb_field {
400 WR_HDR;
401 union opcode_tid ot;
402 __be16 reply_ctrl;
403 __be16 word_cookie;
404#define TCB_WORD(x) ((x) << 0)
405#define TCB_COOKIE(x) ((x) << 5)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000406#define GET_TCB_COOKIE(x) (((x) >> 5) & 7)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000407 __be64 mask;
408 __be64 val;
409};
410
411struct cpl_set_tcb_rpl {
412 union opcode_tid ot;
413 __be16 rsvd;
414 u8 cookie;
415 u8 status;
416 __be64 oldval;
417};
418
419struct cpl_close_con_req {
420 WR_HDR;
421 union opcode_tid ot;
422 __be32 rsvd;
423};
424
425struct cpl_close_con_rpl {
426 union opcode_tid ot;
427 u8 rsvd[3];
428 u8 status;
429 __be32 snd_nxt;
430 __be32 rcv_nxt;
431};
432
433struct cpl_close_listsvr_req {
434 WR_HDR;
435 union opcode_tid ot;
436 __be16 reply_ctrl;
Vipul Pandya80f40c12013-07-04 16:10:45 +0530437#define LISTSVR_IPV6(x) ((x) << 14)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000438 __be16 rsvd;
439};
440
441struct cpl_close_listsvr_rpl {
442 union opcode_tid ot;
443 u8 rsvd[3];
444 u8 status;
445};
446
447struct cpl_abort_req_rss {
448 union opcode_tid ot;
449 u8 rsvd[3];
450 u8 status;
451};
452
453struct cpl_abort_req {
454 WR_HDR;
455 union opcode_tid ot;
456 __be32 rsvd0;
457 u8 rsvd1;
458 u8 cmd;
459 u8 rsvd2[6];
460};
461
462struct cpl_abort_rpl_rss {
463 union opcode_tid ot;
464 u8 rsvd[3];
465 u8 status;
466};
467
468struct cpl_abort_rpl {
469 WR_HDR;
470 union opcode_tid ot;
471 __be32 rsvd0;
472 u8 rsvd1;
473 u8 cmd;
474 u8 rsvd2[6];
475};
476
477struct cpl_peer_close {
478 union opcode_tid ot;
479 __be32 rcv_nxt;
480};
481
482struct cpl_tid_release {
483 WR_HDR;
484 union opcode_tid ot;
485 __be32 rsvd;
486};
487
488struct cpl_tx_pkt_core {
489 __be32 ctrl0;
490#define TXPKT_VF(x) ((x) << 0)
491#define TXPKT_PF(x) ((x) << 8)
492#define TXPKT_VF_VLD (1 << 11)
493#define TXPKT_OVLAN_IDX(x) ((x) << 12)
494#define TXPKT_INTF(x) ((x) << 16)
495#define TXPKT_INS_OVLAN (1 << 21)
496#define TXPKT_OPCODE(x) ((x) << 24)
497 __be16 pack;
498 __be16 len;
499 __be64 ctrl1;
500#define TXPKT_CSUM_END(x) ((x) << 12)
501#define TXPKT_CSUM_START(x) ((x) << 20)
502#define TXPKT_IPHDR_LEN(x) ((u64)(x) << 20)
503#define TXPKT_CSUM_LOC(x) ((u64)(x) << 30)
504#define TXPKT_ETHHDR_LEN(x) ((u64)(x) << 34)
505#define TXPKT_CSUM_TYPE(x) ((u64)(x) << 40)
506#define TXPKT_VLAN(x) ((u64)(x) << 44)
507#define TXPKT_VLAN_VLD (1ULL << 60)
508#define TXPKT_IPCSUM_DIS (1ULL << 62)
509#define TXPKT_L4CSUM_DIS (1ULL << 63)
510};
511
512struct cpl_tx_pkt {
513 WR_HDR;
514 struct cpl_tx_pkt_core c;
515};
516
517#define cpl_tx_pkt_xt cpl_tx_pkt
518
Casey Leedom1704d742010-06-25 12:09:38 +0000519struct cpl_tx_pkt_lso_core {
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000520 __be32 lso_ctrl;
521#define LSO_TCPHDR_LEN(x) ((x) << 0)
522#define LSO_IPHDR_LEN(x) ((x) << 4)
523#define LSO_ETHHDR_LEN(x) ((x) << 16)
524#define LSO_IPV6(x) ((x) << 20)
525#define LSO_LAST_SLICE (1 << 22)
526#define LSO_FIRST_SLICE (1 << 23)
527#define LSO_OPCODE(x) ((x) << 24)
528 __be16 ipid_ofst;
529 __be16 mss;
530 __be32 seqno_offset;
531 __be32 len;
532 /* encapsulated CPL (TX_PKT, TX_PKT_XT or TX_DATA) follows here */
533};
534
Casey Leedom1704d742010-06-25 12:09:38 +0000535struct cpl_tx_pkt_lso {
536 WR_HDR;
537 struct cpl_tx_pkt_lso_core c;
538 /* encapsulated CPL (TX_PKT, TX_PKT_XT or TX_DATA) follows here */
539};
540
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000541struct cpl_iscsi_hdr {
542 union opcode_tid ot;
543 __be16 pdu_len_ddp;
544#define ISCSI_PDU_LEN(x) ((x) & 0x7FFF)
545#define ISCSI_DDP (1 << 15)
546 __be16 len;
547 __be32 seq;
548 __be16 urg;
549 u8 rsvd;
550 u8 status;
551};
552
553struct cpl_rx_data {
554 union opcode_tid ot;
555 __be16 rsvd;
556 __be16 len;
557 __be32 seq;
558 __be16 urg;
559#if defined(__LITTLE_ENDIAN_BITFIELD)
560 u8 dack_mode:2;
561 u8 psh:1;
562 u8 heartbeat:1;
563 u8 ddp_off:1;
564 u8 :3;
565#else
566 u8 :3;
567 u8 ddp_off:1;
568 u8 heartbeat:1;
569 u8 psh:1;
570 u8 dack_mode:2;
571#endif
572 u8 status;
573};
574
575struct cpl_rx_data_ack {
576 WR_HDR;
577 union opcode_tid ot;
578 __be32 credit_dack;
579#define RX_CREDITS(x) ((x) << 0)
580#define RX_FORCE_ACK(x) ((x) << 28)
581};
582
583struct cpl_rx_pkt {
Dimitris Michailidis87b6cf52010-04-27 16:22:42 -0700584 struct rss_header rsshdr;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000585 u8 opcode;
586#if defined(__LITTLE_ENDIAN_BITFIELD)
587 u8 iff:4;
588 u8 csum_calc:1;
589 u8 ipmi_pkt:1;
590 u8 vlan_ex:1;
591 u8 ip_frag:1;
592#else
593 u8 ip_frag:1;
594 u8 vlan_ex:1;
595 u8 ipmi_pkt:1;
596 u8 csum_calc:1;
597 u8 iff:4;
598#endif
599 __be16 csum;
600 __be16 vlan;
601 __be16 len;
602 __be32 l2info;
603#define RXF_UDP (1 << 22)
604#define RXF_TCP (1 << 23)
Dimitris Michailidisba5d3c62010-08-02 13:19:17 +0000605#define RXF_IP (1 << 24)
606#define RXF_IP6 (1 << 25)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000607 __be16 hdr_len;
608 __be16 err_vec;
609};
610
Vipul Pandya1cab7752012-12-10 09:30:55 +0000611/* rx_pkt.l2info fields */
612#define S_RX_ETHHDR_LEN 0
613#define M_RX_ETHHDR_LEN 0x1F
614#define V_RX_ETHHDR_LEN(x) ((x) << S_RX_ETHHDR_LEN)
615#define G_RX_ETHHDR_LEN(x) (((x) >> S_RX_ETHHDR_LEN) & M_RX_ETHHDR_LEN)
616
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000617#define S_RX_T5_ETHHDR_LEN 0
618#define M_RX_T5_ETHHDR_LEN 0x3F
619#define V_RX_T5_ETHHDR_LEN(x) ((x) << S_RX_T5_ETHHDR_LEN)
620#define G_RX_T5_ETHHDR_LEN(x) (((x) >> S_RX_T5_ETHHDR_LEN) & M_RX_T5_ETHHDR_LEN)
621
Vipul Pandya1cab7752012-12-10 09:30:55 +0000622#define S_RX_MACIDX 8
623#define M_RX_MACIDX 0x1FF
624#define V_RX_MACIDX(x) ((x) << S_RX_MACIDX)
625#define G_RX_MACIDX(x) (((x) >> S_RX_MACIDX) & M_RX_MACIDX)
626
627#define S_RXF_SYN 21
628#define V_RXF_SYN(x) ((x) << S_RXF_SYN)
629#define F_RXF_SYN V_RXF_SYN(1U)
630
631#define S_RX_CHAN 28
632#define M_RX_CHAN 0xF
633#define V_RX_CHAN(x) ((x) << S_RX_CHAN)
634#define G_RX_CHAN(x) (((x) >> S_RX_CHAN) & M_RX_CHAN)
635
636/* rx_pkt.hdr_len fields */
637#define S_RX_TCPHDR_LEN 0
638#define M_RX_TCPHDR_LEN 0x3F
639#define V_RX_TCPHDR_LEN(x) ((x) << S_RX_TCPHDR_LEN)
640#define G_RX_TCPHDR_LEN(x) (((x) >> S_RX_TCPHDR_LEN) & M_RX_TCPHDR_LEN)
641
642#define S_RX_IPHDR_LEN 6
643#define M_RX_IPHDR_LEN 0x3FF
644#define V_RX_IPHDR_LEN(x) ((x) << S_RX_IPHDR_LEN)
645#define G_RX_IPHDR_LEN(x) (((x) >> S_RX_IPHDR_LEN) & M_RX_IPHDR_LEN)
646
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000647struct cpl_trace_pkt {
648 u8 opcode;
649 u8 intf;
650#if defined(__LITTLE_ENDIAN_BITFIELD)
651 u8 runt:4;
652 u8 filter_hit:4;
653 u8 :6;
654 u8 err:1;
655 u8 trunc:1;
656#else
657 u8 filter_hit:4;
658 u8 runt:4;
659 u8 trunc:1;
660 u8 err:1;
661 u8 :6;
662#endif
663 __be16 rsvd;
664 __be16 len;
665 __be64 tstamp;
666};
667
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000668struct cpl_t5_trace_pkt {
669 __u8 opcode;
670 __u8 intf;
671#if defined(__LITTLE_ENDIAN_BITFIELD)
672 __u8 runt:4;
673 __u8 filter_hit:4;
674 __u8:6;
675 __u8 err:1;
676 __u8 trunc:1;
677#else
678 __u8 filter_hit:4;
679 __u8 runt:4;
680 __u8 trunc:1;
681 __u8 err:1;
682 __u8:6;
683#endif
684 __be16 rsvd;
685 __be16 len;
686 __be64 tstamp;
687 __be64 rsvd1;
688};
689
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000690struct cpl_l2t_write_req {
691 WR_HDR;
692 union opcode_tid ot;
693 __be16 params;
694#define L2T_W_INFO(x) ((x) << 2)
695#define L2T_W_PORT(x) ((x) << 8)
696#define L2T_W_NOREPLY(x) ((x) << 15)
697 __be16 l2t_idx;
698 __be16 vlan;
699 u8 dst_mac[6];
700};
701
702struct cpl_l2t_write_rpl {
703 union opcode_tid ot;
704 u8 status;
705 u8 rsvd[3];
706};
707
708struct cpl_rdma_terminate {
709 union opcode_tid ot;
710 __be16 rsvd;
711 __be16 len;
712};
713
714struct cpl_sge_egr_update {
715 __be32 opcode_qid;
716#define EGR_QID(x) ((x) & 0x1FFFF)
717 __be16 cidx;
718 __be16 pidx;
719};
720
Vipul Pandyab407a4a2013-04-29 04:04:40 +0000721/* cpl_fw*.type values */
722enum {
723 FW_TYPE_CMD_RPL = 0,
724 FW_TYPE_WR_RPL = 1,
725 FW_TYPE_CQE = 2,
726 FW_TYPE_OFLD_CONNECTION_WR_RPL = 3,
727 FW_TYPE_RSSCPL = 4,
728};
729
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000730struct cpl_fw4_pld {
731 u8 opcode;
732 u8 rsvd0[3];
733 u8 type;
734 u8 rsvd1;
735 __be16 len;
736 __be64 data;
737 __be64 rsvd2;
738};
739
740struct cpl_fw6_pld {
741 u8 opcode;
742 u8 rsvd[5];
743 __be16 len;
744 __be64 data[4];
745};
746
747struct cpl_fw4_msg {
748 u8 opcode;
749 u8 type;
750 __be16 rsvd0;
751 __be32 rsvd1;
752 __be64 data[2];
753};
754
755struct cpl_fw4_ack {
756 union opcode_tid ot;
757 u8 credits;
758 u8 rsvd0[2];
759 u8 seq_vld;
760 __be32 snd_nxt;
761 __be32 snd_una;
762 __be64 rsvd1;
763};
764
765struct cpl_fw6_msg {
766 u8 opcode;
767 u8 type;
768 __be16 rsvd0;
769 __be32 rsvd1;
770 __be64 data[4];
771};
772
Casey Leedom1704d742010-06-25 12:09:38 +0000773/* cpl_fw6_msg.type values */
774enum {
775 FW6_TYPE_CMD_RPL = 0,
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000776 FW6_TYPE_WR_RPL = 1,
777 FW6_TYPE_CQE = 2,
778 FW6_TYPE_OFLD_CONNECTION_WR_RPL = 3,
Vipul Pandyab407a4a2013-04-29 04:04:40 +0000779 FW6_TYPE_RSSCPL = FW_TYPE_RSSCPL,
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000780};
781
782struct cpl_fw6_msg_ofld_connection_wr_rpl {
783 __u64 cookie;
784 __be32 tid; /* or atid in case of active failure */
785 __u8 t_state;
786 __u8 retval;
787 __u8 rsvd[2];
Casey Leedom1704d742010-06-25 12:09:38 +0000788};
789
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000790enum {
791 ULP_TX_MEM_READ = 2,
792 ULP_TX_MEM_WRITE = 3,
793 ULP_TX_PKT = 4
794};
795
796enum {
797 ULP_TX_SC_NOOP = 0x80,
798 ULP_TX_SC_IMM = 0x81,
799 ULP_TX_SC_DSGL = 0x82,
800 ULP_TX_SC_ISGL = 0x83
801};
802
803struct ulptx_sge_pair {
804 __be32 len[2];
805 __be64 addr[2];
806};
807
808struct ulptx_sgl {
809 __be32 cmd_nsge;
810#define ULPTX_CMD(x) ((x) << 24)
811#define ULPTX_NSGE(x) ((x) << 0)
Naresh Kumar Innace91a922012-11-15 22:41:17 +0530812#define ULPTX_MORE (1U << 23)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000813 __be32 len0;
814 __be64 addr0;
815 struct ulptx_sge_pair sge[0];
816};
817
818struct ulp_mem_io {
819 WR_HDR;
820 __be32 cmd;
821#define ULP_MEMIO_ORDER(x) ((x) << 23)
822 __be32 len16; /* command length */
823 __be32 dlen; /* data length in 32-byte units */
824#define ULP_MEMIO_DATA_LEN(x) ((x) << 0)
825 __be32 lock_addr;
826#define ULP_MEMIO_ADDR(x) ((x) << 0)
827#define ULP_MEMIO_LOCK(x) ((x) << 31)
828};
829
Vipul Pandya42b6a942013-03-14 05:09:01 +0000830#define S_T5_ULP_MEMIO_IMM 23
831#define V_T5_ULP_MEMIO_IMM(x) ((x) << S_T5_ULP_MEMIO_IMM)
832#define F_T5_ULP_MEMIO_IMM V_T5_ULP_MEMIO_IMM(1U)
833
834#define S_T5_ULP_MEMIO_ORDER 22
835#define V_T5_ULP_MEMIO_ORDER(x) ((x) << S_T5_ULP_MEMIO_ORDER)
836#define F_T5_ULP_MEMIO_ORDER V_T5_ULP_MEMIO_ORDER(1U)
837
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000838#endif /* __T4_MSG_H */