blob: dde6cc109480d22102e6bfc427c368548ae8bc0b [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Tomi Valkeinen96e2e632012-10-10 15:55:19 +030026#include <linux/interrupt.h>
27
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053028#ifdef pr_fmt
29#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020030#endif
31
32#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053033#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020034#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053035#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036#endif
37
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053038#define DSSDBG(format, ...) \
39 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020040
41#ifdef DSS_SUBSYS_NAME
42#define DSSERR(format, ...) \
43 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
44 ## __VA_ARGS__)
45#else
46#define DSSERR(format, ...) \
47 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
48#endif
49
50#ifdef DSS_SUBSYS_NAME
51#define DSSINFO(format, ...) \
52 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
53 ## __VA_ARGS__)
54#else
55#define DSSINFO(format, ...) \
56 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
57#endif
58
59#ifdef DSS_SUBSYS_NAME
60#define DSSWARN(format, ...) \
61 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
62 ## __VA_ARGS__)
63#else
64#define DSSWARN(format, ...) \
65 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
66#endif
67
68/* OMAP TRM gives bitfields as start:end, where start is the higher bit
69 number. For example 7:0 */
70#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
71#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
72#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
73#define FLD_MOD(orig, val, start, end) \
74 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
75
Archit Taneja569969d2011-08-22 17:41:57 +053076enum dss_io_pad_mode {
77 DSS_IO_PAD_MODE_RESET,
78 DSS_IO_PAD_MODE_RFBI,
79 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020080};
81
Mythri P K7ed024a2011-03-09 16:31:38 +053082enum dss_hdmi_venc_clk_source_select {
83 DSS_VENC_TV_CLK = 0,
84 DSS_HDMI_M_PCLK = 1,
85};
86
Archit Taneja6ff8aa32011-08-25 18:35:58 +053087enum dss_dsi_content_type {
88 DSS_DSI_CONTENT_DCS,
89 DSS_DSI_CONTENT_GENERIC,
90};
91
Archit Tanejad9ac7732012-09-22 12:38:19 +053092enum dss_writeback_channel {
93 DSS_WB_LCD1_MGR = 0,
94 DSS_WB_LCD2_MGR = 1,
95 DSS_WB_TV_MGR = 2,
96 DSS_WB_OVL0 = 3,
97 DSS_WB_OVL1 = 4,
98 DSS_WB_OVL2 = 5,
99 DSS_WB_OVL3 = 6,
100 DSS_WB_LCD3_MGR = 7,
101};
102
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200103struct dss_clock_info {
104 /* rates that we get with dividers below */
105 unsigned long fck;
106
107 /* dividers */
108 u16 fck_div;
109};
110
111struct dispc_clock_info {
112 /* rates that we get with dividers below */
113 unsigned long lck;
114 unsigned long pck;
115
116 /* dividers */
117 u16 lck_div;
118 u16 pck_div;
119};
120
121struct dsi_clock_info {
122 /* rates that we get with dividers below */
123 unsigned long fint;
124 unsigned long clkin4ddr;
125 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600126 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
127 * OMAP4: PLLx_CLK1 */
128 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
129 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200130 unsigned long lp_clk;
131
132 /* dividers */
133 u16 regn;
134 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600135 u16 regm_dispc; /* OMAP3: REGM3
136 * OMAP4: REGM4 */
137 u16 regm_dsi; /* OMAP3: REGM4
138 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200139 u16 lp_clk_div;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200140};
141
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530142struct reg_field {
143 u16 reg;
144 u8 high;
145 u8 low;
146};
147
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530148struct dss_lcd_mgr_config {
149 enum dss_io_pad_mode io_pad_mode;
150
151 bool stallmode;
152 bool fifohandcheck;
153
154 struct dispc_clock_info clock_info;
155
156 int video_port_width;
157
158 int lcden_sig_polarity;
159};
160
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200161struct seq_file;
162struct platform_device;
163
164/* core */
Tomi Valkeinen8f46efa2012-10-10 10:46:06 +0300165struct platform_device *dss_get_core_pdev(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200166struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200167struct regulator *dss_get_vdds_dsi(void);
168struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200169int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
170void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200171int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200172int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200173
Tomi Valkeinen52744842012-09-10 13:58:29 +0300174struct omap_dss_device *dss_alloc_and_init_device(struct device *parent);
175int dss_add_device(struct omap_dss_device *dssdev);
176void dss_unregister_device(struct omap_dss_device *dssdev);
177void dss_unregister_child_devices(struct device *parent);
178void dss_put_device(struct omap_dss_device *dssdev);
179void dss_copy_device_pdata(struct omap_dss_device *dst,
180 const struct omap_dss_device *src);
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200181
Archit Taneja484dc402012-09-07 17:38:00 +0530182/* output */
183void dss_register_output(struct omap_dss_output *out);
184void dss_unregister_output(struct omap_dss_output *out);
185
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200186/* display */
187int dss_suspend_all_devices(void);
188int dss_resume_all_devices(void);
189void dss_disable_all_devices(void);
190
Tomi Valkeinen3f30b8c2012-11-08 13:13:02 +0200191int display_init_sysfs(struct platform_device *pdev,
192 struct omap_dss_device *dssdev);
193void display_uninit_sysfs(struct platform_device *pdev,
194 struct omap_dss_device *dssdev);
195
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200196/* manager */
197int dss_init_overlay_managers(struct platform_device *pdev);
198void dss_uninit_overlay_managers(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200199int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
200 const struct omap_overlay_manager_info *info);
Archit Tanejab917fa32012-04-27 01:07:28 +0530201int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
202 const struct omap_video_timings *timings);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200203int dss_mgr_check(struct omap_overlay_manager *mgr,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200204 struct omap_overlay_manager_info *info,
Archit Taneja228b2132012-04-27 01:22:28 +0530205 const struct omap_video_timings *mgr_timings,
Archit Taneja6e543592012-05-23 17:01:35 +0530206 const struct dss_lcd_mgr_config *config,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200207 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200208
Archit Tanejaf476ae92012-06-29 14:37:03 +0530209static inline bool dss_mgr_is_lcd(enum omap_channel id)
210{
211 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
212 id == OMAP_DSS_CHANNEL_LCD3)
213 return true;
214 else
215 return false;
216}
217
Tomi Valkeinenf6a04922012-08-06 14:44:09 +0300218int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
219 struct platform_device *pdev);
220void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
221
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200222/* overlay */
223void dss_init_overlays(struct platform_device *pdev);
224void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200225void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200226int dss_ovl_simple_check(struct omap_overlay *ovl,
227 const struct omap_overlay_info *info);
Archit Taneja228b2132012-04-27 01:22:28 +0530228int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
229 const struct omap_video_timings *mgr_timings);
Archit Taneja6c6f5102012-06-25 14:58:48 +0530230bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
231 enum omap_color_mode mode);
Tomi Valkeinen91691512012-08-06 14:40:00 +0300232int dss_overlay_kobj_init(struct omap_overlay *ovl,
233 struct platform_device *pdev);
234void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200235
236/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200237int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000238void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200239
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200240unsigned long dss_get_dispc_clk_rate(void);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300241int dss_dpi_select_source(enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530242void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300243enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530244const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000245void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200246
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530247#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000248void dss_debug_dump_clocks(struct seq_file *s);
249#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200250
Archit Tanejabdb736a2012-11-28 17:01:39 +0530251int dss_get_ctx_loss_count(void);
252
Archit Taneja889b4fd2012-07-20 17:18:49 +0530253void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200254int dss_sdi_enable(void);
255void dss_sdi_disable(void);
256
Archit Taneja5a8b5722011-05-12 17:26:29 +0530257void dss_select_dsi_clk_source(int dsi_module,
258 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600259void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530260 enum omap_dss_clk_source clk_src);
261enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530262enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530263enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200264
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200265void dss_set_venc_output(enum omap_dss_venc_type type);
266void dss_set_dac_pwrdn_bgz(bool enable);
267
268unsigned long dss_get_dpll4_rate(void);
Tomi Valkeinen930b0272012-10-15 13:27:04 +0300269int dss_calc_clock_rates(struct dss_clock_info *cinfo);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200270int dss_set_clock_div(struct dss_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530271int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200272 struct dispc_clock_info *dispc_cinfo);
273
Tomi Valkeinen43417822013-03-05 16:34:05 +0200274typedef bool (*dss_div_calc_func)(int fckd, unsigned long fck, void *data);
275bool dss_div_calc(unsigned long fck_min, dss_div_calc_func func, void *data);
276
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200277/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200278int sdi_init_platform_driver(void) __init;
279void sdi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200280
281/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200282#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530283
284struct dentry;
285struct file_operations;
286
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200287int dsi_init_platform_driver(void) __init;
288void dsi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200289
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300290int dsi_runtime_get(struct platform_device *dsidev);
291void dsi_runtime_put(struct platform_device *dsidev);
292
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200293void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200294
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200295void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530296u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
297
Tomi Valkeinen72658f02013-03-05 16:39:00 +0200298unsigned long dsi_get_pll_clkin(struct platform_device *dsidev);
299
300typedef bool (*dsi_pll_calc_func)(int regn, int regm, unsigned long fint,
301 unsigned long pll, void *data);
302typedef bool (*dsi_hsdiv_calc_func)(int regm_dispc, unsigned long dispc,
303 void *data);
304bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
305 unsigned long out_min, dsi_hsdiv_calc_func func, void *data);
306bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
307 unsigned long pll_min, unsigned long pll_max,
308 dsi_pll_calc_func func, void *data);
309
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530310unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
311int dsi_pll_set_clock_div(struct platform_device *dsidev,
312 struct dsi_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530313int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530314 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200315 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530316int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
317 bool enable_hsdiv);
318void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530319void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
320void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
321struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200322#else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300323static inline int dsi_runtime_get(struct platform_device *dsidev)
324{
325 return 0;
326}
327static inline void dsi_runtime_put(struct platform_device *dsidev)
328{
329}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530330static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
331{
332 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
333 return 0;
334}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530335static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600336{
337 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
338 return 0;
339}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300340static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
341 struct dsi_clock_info *cinfo)
342{
343 WARN("%s: DSI not compiled in\n", __func__);
344 return -ENODEV;
345}
346static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Taneja6d523e72012-06-21 09:33:55 +0530347 unsigned long req_pck,
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300348 struct dsi_clock_info *dsi_cinfo,
349 struct dispc_clock_info *dispc_cinfo)
350{
351 WARN("%s: DSI not compiled in\n", __func__);
352 return -ENODEV;
353}
354static inline int dsi_pll_init(struct platform_device *dsidev,
355 bool enable_hsclk, bool enable_hsdiv)
356{
357 WARN("%s: DSI not compiled in\n", __func__);
358 return -ENODEV;
359}
360static inline void dsi_pll_uninit(struct platform_device *dsidev,
361 bool disconnect_lanes)
362{
363}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530364static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300365{
366}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530367static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300368{
369}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530370static inline struct platform_device *dsi_get_dsidev_from_id(int module)
371{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530372 return NULL;
373}
Jani Nikula368a1482010-05-07 11:58:41 +0200374#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200375
376/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200377int dpi_init_platform_driver(void) __init;
378void dpi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200379
380/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200381int dispc_init_platform_driver(void) __init;
382void dispc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200383void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200384
385void dispc_enable_sidle(void);
386void dispc_disable_sidle(void);
387
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200388void dispc_lcd_enable_signal(bool enable);
389void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300390void dispc_enable_fifomerge(bool enable);
391void dispc_enable_gamma_table(bool enable);
392void dispc_set_loadmode(enum omap_dss_load_mode mode);
393
Tomi Valkeinen7c284e62013-03-05 16:32:08 +0200394typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
395 unsigned long pck, void *data);
396bool dispc_div_calc(unsigned long dispc,
397 unsigned long pck_min, unsigned long pck_max,
398 dispc_div_calc_func func, void *data);
399
Archit Taneja8f366162012-04-16 12:53:44 +0530400bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530401 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300402unsigned long dispc_fclk_rate(void);
Archit Taneja6d523e72012-06-21 09:33:55 +0530403void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300404 struct dispc_clock_info *cinfo);
405int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
406 struct dispc_clock_info *cinfo);
407
408
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200409void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200410void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300411 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
412 bool manual_update);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300413
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300414unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
415unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +0530416unsigned long dispc_core_clk_rate(void);
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530417void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200418 const struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300419int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000420 struct dispc_clock_info *cinfo);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200421
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530422u32 dispc_wb_get_framedone_irq(void);
423bool dispc_wb_go_busy(void);
424void dispc_wb_go(void);
425void dispc_wb_enable(bool enable);
426bool dispc_wb_is_enabled(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530427void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530428int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +0530429 bool mem_to_mem, const struct omap_video_timings *timings);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530430
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200431/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200432#ifdef CONFIG_OMAP2_DSS_VENC
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200433int venc_init_platform_driver(void) __init;
434void venc_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530435unsigned long venc_get_pixel_clock(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200436#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530437static inline unsigned long venc_get_pixel_clock(void)
438{
439 WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
440 return 0;
441}
Jani Nikula368a1482010-05-07 11:58:41 +0200442#endif
Archit Taneja156fd992012-07-06 20:52:37 +0530443int omapdss_venc_display_enable(struct omap_dss_device *dssdev);
444void omapdss_venc_display_disable(struct omap_dss_device *dssdev);
445void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
446 struct omap_video_timings *timings);
447int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
448 struct omap_video_timings *timings);
449u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev);
450int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss);
Archit Tanejafebe2902012-08-16 11:55:15 +0530451void omapdss_venc_set_type(struct omap_dss_device *dssdev,
452 enum omap_dss_venc_type type);
Archit Taneja89e71952012-08-16 11:56:31 +0530453void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
454 bool invert_polarity);
Archit Taneja156fd992012-07-06 20:52:37 +0530455int venc_panel_init(void);
456void venc_panel_exit(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200457
Mythri P Kc3198a52011-03-12 12:04:27 +0530458/* HDMI */
459#ifdef CONFIG_OMAP4_DSS_HDMI
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200460int hdmi_init_platform_driver(void) __init;
461void hdmi_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530462unsigned long hdmi_get_pixel_clock(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530463#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530464static inline unsigned long hdmi_get_pixel_clock(void)
465{
466 WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
467 return 0;
468}
Mythri P Kc3198a52011-03-12 12:04:27 +0530469#endif
470int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
471void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
Tomi Valkeinen44898232012-10-19 17:42:27 +0300472int omapdss_hdmi_core_enable(struct omap_dss_device *dssdev);
473void omapdss_hdmi_core_disable(struct omap_dss_device *dssdev);
Archit Taneja78493982012-08-08 16:50:42 +0530474void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
475 struct omap_video_timings *timings);
Mythri P Kc3198a52011-03-12 12:04:27 +0530476int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
477 struct omap_video_timings *timings);
Tomi Valkeinen47024562011-08-25 17:12:56 +0300478int omapdss_hdmi_read_edid(u8 *buf, int len);
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300479bool omapdss_hdmi_detect(void);
Mythri P K70be8322011-03-10 15:48:48 +0530480int hdmi_panel_init(void);
481void hdmi_panel_exit(void);
Ricardo Nerif3a974912012-05-09 21:09:50 -0500482#ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
483int hdmi_audio_enable(void);
484void hdmi_audio_disable(void);
485int hdmi_audio_start(void);
486void hdmi_audio_stop(void);
487bool hdmi_mode_has_audio(void);
488int hdmi_audio_config(struct omap_dss_audio *audio);
489#endif
Mythri P Kc3198a52011-03-12 12:04:27 +0530490
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200491/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200492int rfbi_init_platform_driver(void) __init;
493void rfbi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200494
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200495
496#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
497static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
498{
499 int b;
500 for (b = 0; b < 32; ++b) {
501 if (irqstatus & (1 << b))
502 irq_arr[b]++;
503 }
504}
505#endif
506
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200507#endif