Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Carsten Langgaard, carstenl@mips.com |
| 3 | * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved. |
| 4 | * |
| 5 | * This program is free software; you can distribute it and/or modify it |
| 6 | * under the terms of the GNU General Public License (Version 2) as |
| 7 | * published by the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
| 12 | * for more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along |
| 15 | * with this program; if not, write to the Free Software Foundation, Inc., |
| 16 | * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA. |
| 17 | * |
| 18 | * Setting up the clock on the MIPS boards. |
| 19 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | #include <linux/types.h> |
Ralf Baechle | 334955e | 2011-06-01 19:04:57 +0100 | [diff] [blame] | 21 | #include <linux/i8253.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | #include <linux/init.h> |
| 23 | #include <linux/kernel_stat.h> |
| 24 | #include <linux/sched.h> |
| 25 | #include <linux/spinlock.h> |
| 26 | #include <linux/interrupt.h> |
Andrew Bresticker | 4060bbe | 2014-10-20 12:03:53 -0700 | [diff] [blame] | 27 | #include <linux/irqchip/mips-gic.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | #include <linux/timex.h> |
| 29 | #include <linux/mc146818rtc.h> |
| 30 | |
Maciej W. Rozycki | 8ff374b | 2013-09-17 16:58:10 +0100 | [diff] [blame] | 31 | #include <asm/cpu.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 | #include <asm/mipsregs.h> |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 33 | #include <asm/mipsmtregs.h> |
Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 34 | #include <asm/hardirq.h> |
| 35 | #include <asm/irq.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | #include <asm/div64.h> |
David Howells | b81947c | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 37 | #include <asm/setup.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | #include <asm/time.h> |
| 39 | #include <asm/mc146818-time.h> |
Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 40 | #include <asm/msc01_ic.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | |
| 42 | #include <asm/mips-boards/generic.h> |
Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 43 | #include <asm/mips-boards/maltaint.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 | |
Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 45 | static int mips_cpu_timer_irq; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 46 | static int mips_cpu_perf_irq; |
Ralf Baechle | 3b1d4ed | 2007-06-20 22:27:10 +0100 | [diff] [blame] | 47 | extern int cp0_perfcount_irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | |
Andrew Bresticker | b0854514 | 2014-10-20 12:04:01 -0700 | [diff] [blame] | 49 | static unsigned int gic_frequency; |
| 50 | |
Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 51 | static void mips_timer_dispatch(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 | { |
Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 53 | do_IRQ(mips_cpu_timer_irq); |
Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 54 | } |
| 55 | |
Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 56 | static void mips_perf_dispatch(void) |
| 57 | { |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 58 | do_IRQ(mips_cpu_perf_irq); |
Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 59 | } |
| 60 | |
Steven J. Hill | 778eeb1 | 2012-12-07 03:51:04 +0000 | [diff] [blame] | 61 | static unsigned int freqround(unsigned int freq, unsigned int amount) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 | { |
Steven J. Hill | 778eeb1 | 2012-12-07 03:51:04 +0000 | [diff] [blame] | 63 | freq += amount; |
| 64 | freq -= freq % (amount*2); |
| 65 | return freq; |
| 66 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | |
Steven J. Hill | 778eeb1 | 2012-12-07 03:51:04 +0000 | [diff] [blame] | 68 | /* |
| 69 | * Estimate CPU and GIC frequencies. |
| 70 | */ |
| 71 | static void __init estimate_frequencies(void) |
| 72 | { |
Ralf Baechle | e79f55a | 2006-10-31 19:53:15 +0000 | [diff] [blame] | 73 | unsigned long flags; |
Steven J. Hill | 778eeb1 | 2012-12-07 03:51:04 +0000 | [diff] [blame] | 74 | unsigned int count, start; |
Andrew Bresticker | 7d9ad5d | 2014-10-20 12:03:48 -0700 | [diff] [blame] | 75 | cycle_t giccount = 0, gicstart = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 76 | |
James Hogan | eda3d33 | 2014-05-29 10:16:36 +0100 | [diff] [blame] | 77 | #if defined(CONFIG_KVM_GUEST) && CONFIG_KVM_GUEST_TIMER_FREQ |
| 78 | mips_hpt_frequency = CONFIG_KVM_GUEST_TIMER_FREQ * 1000000; |
Sanjay Lal | 9843b03 | 2012-11-21 18:34:03 -0800 | [diff] [blame] | 79 | return; |
| 80 | #endif |
| 81 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | local_irq_save(flags); |
| 83 | |
Steven J. Hill | 778eeb1 | 2012-12-07 03:51:04 +0000 | [diff] [blame] | 84 | /* Start counter exactly on falling edge of update flag. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | while (CMOS_READ(RTC_REG_A) & RTC_UIP); |
| 86 | while (!(CMOS_READ(RTC_REG_A) & RTC_UIP)); |
| 87 | |
Steven J. Hill | 778eeb1 | 2012-12-07 03:51:04 +0000 | [diff] [blame] | 88 | /* Initialize counters. */ |
Ralf Baechle | 70e46f4 | 2006-10-31 18:33:09 +0000 | [diff] [blame] | 89 | start = read_c0_count(); |
Markos Chandras | be37a99 | 2015-03-23 12:32:03 +0000 | [diff] [blame] | 90 | if (gic_present) { |
| 91 | gic_start_count(); |
Andrew Bresticker | 7d9ad5d | 2014-10-20 12:03:48 -0700 | [diff] [blame] | 92 | gicstart = gic_read_count(); |
Markos Chandras | be37a99 | 2015-03-23 12:32:03 +0000 | [diff] [blame] | 93 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | |
Steven J. Hill | 778eeb1 | 2012-12-07 03:51:04 +0000 | [diff] [blame] | 95 | /* Read counter exactly on falling edge of update flag. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | while (CMOS_READ(RTC_REG_A) & RTC_UIP); |
| 97 | while (!(CMOS_READ(RTC_REG_A) & RTC_UIP)); |
| 98 | |
Steven J. Hill | 778eeb1 | 2012-12-07 03:51:04 +0000 | [diff] [blame] | 99 | count = read_c0_count(); |
| 100 | if (gic_present) |
Andrew Bresticker | 7d9ad5d | 2014-10-20 12:03:48 -0700 | [diff] [blame] | 101 | giccount = gic_read_count(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 102 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 | local_irq_restore(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | |
Steven J. Hill | 778eeb1 | 2012-12-07 03:51:04 +0000 | [diff] [blame] | 105 | count -= start; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | mips_hpt_frequency = count; |
Steven J. Hill | dfa762e | 2013-04-10 16:28:36 -0500 | [diff] [blame] | 107 | |
Steven J. Hill | dfa762e | 2013-04-10 16:28:36 -0500 | [diff] [blame] | 108 | if (gic_present) { |
| 109 | giccount -= gicstart; |
Steven J. Hill | 778eeb1 | 2012-12-07 03:51:04 +0000 | [diff] [blame] | 110 | gic_frequency = giccount; |
Steven J. Hill | dfa762e | 2013-04-10 16:28:36 -0500 | [diff] [blame] | 111 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 | } |
| 113 | |
Martin Schwidefsky | d4f587c | 2009-08-14 15:47:31 +0200 | [diff] [blame] | 114 | void read_persistent_clock(struct timespec *ts) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 115 | { |
Martin Schwidefsky | d4f587c | 2009-08-14 15:47:31 +0200 | [diff] [blame] | 116 | ts->tv_sec = mc146818_get_cmos_time(); |
| 117 | ts->tv_nsec = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | } |
| 119 | |
James Hogan | 602e8a3 | 2015-01-29 11:14:10 +0000 | [diff] [blame] | 120 | int get_c0_fdc_int(void) |
| 121 | { |
James Hogan | 6249ecb | 2015-04-17 10:44:15 +0100 | [diff] [blame] | 122 | /* |
| 123 | * Some cores claim the FDC is routable through the GIC, but it doesn't |
| 124 | * actually seem to be connected for those Malta bitstreams. |
| 125 | */ |
| 126 | switch (current_cpu_type()) { |
| 127 | case CPU_INTERAPTIV: |
| 128 | case CPU_PROAPTIV: |
| 129 | return -1; |
| 130 | }; |
James Hogan | 602e8a3 | 2015-01-29 11:14:10 +0000 | [diff] [blame] | 131 | |
| 132 | if (cpu_has_veic) |
James Hogan | 6249ecb | 2015-04-17 10:44:15 +0100 | [diff] [blame] | 133 | return -1; |
James Hogan | 602e8a3 | 2015-01-29 11:14:10 +0000 | [diff] [blame] | 134 | else if (gic_present) |
James Hogan | 6249ecb | 2015-04-17 10:44:15 +0100 | [diff] [blame] | 135 | return gic_get_c0_fdc_int(); |
James Hogan | 602e8a3 | 2015-01-29 11:14:10 +0000 | [diff] [blame] | 136 | else if (cp0_fdc_irq >= 0) |
James Hogan | 6249ecb | 2015-04-17 10:44:15 +0100 | [diff] [blame] | 137 | return MIPS_CPU_IRQ_BASE + cp0_fdc_irq; |
James Hogan | 602e8a3 | 2015-01-29 11:14:10 +0000 | [diff] [blame] | 138 | else |
James Hogan | 6249ecb | 2015-04-17 10:44:15 +0100 | [diff] [blame] | 139 | return -1; |
James Hogan | 602e8a3 | 2015-01-29 11:14:10 +0000 | [diff] [blame] | 140 | } |
| 141 | |
Andrew Bresticker | a669efc | 2014-09-18 14:47:12 -0700 | [diff] [blame] | 142 | int get_c0_perfcount_int(void) |
Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 143 | { |
Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 144 | if (cpu_has_veic) { |
Ralf Baechle | 49a89ef | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 145 | set_vi_handler(MSC01E_INT_PERFCTR, mips_perf_dispatch); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 146 | mips_cpu_perf_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 147 | } else if (gic_present) { |
| 148 | mips_cpu_perf_irq = gic_get_c0_perfcount_int(); |
Andrew Bresticker | a669efc | 2014-09-18 14:47:12 -0700 | [diff] [blame] | 149 | } else if (cp0_perfcount_irq >= 0) { |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 150 | mips_cpu_perf_irq = MIPS_CPU_IRQ_BASE + cp0_perfcount_irq; |
Andrew Bresticker | a669efc | 2014-09-18 14:47:12 -0700 | [diff] [blame] | 151 | } else { |
| 152 | mips_cpu_perf_irq = -1; |
Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 153 | } |
Andrew Bresticker | a669efc | 2014-09-18 14:47:12 -0700 | [diff] [blame] | 154 | |
| 155 | return mips_cpu_perf_irq; |
Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 156 | } |
| 157 | |
Paul Gortmaker | 078a55f | 2013-06-18 13:38:59 +0000 | [diff] [blame] | 158 | unsigned int get_c0_compare_int(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 159 | { |
Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 160 | if (cpu_has_veic) { |
Ralf Baechle | 49a89ef | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 161 | set_vi_handler(MSC01E_INT_CPUCTR, mips_timer_dispatch); |
Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 162 | mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 163 | } else if (gic_present) { |
| 164 | mips_cpu_timer_irq = gic_get_c0_compare_int(); |
| 165 | } else { |
Ralf Baechle | 3b1d4ed | 2007-06-20 22:27:10 +0100 | [diff] [blame] | 166 | mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq; |
Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 167 | } |
Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 168 | |
Ralf Baechle | 38760d4 | 2007-10-29 14:23:43 +0000 | [diff] [blame] | 169 | return mips_cpu_timer_irq; |
| 170 | } |
| 171 | |
Paul Burton | a87ea88 | 2013-12-02 16:48:36 +0000 | [diff] [blame] | 172 | static void __init init_rtc(void) |
| 173 | { |
| 174 | /* stop the clock whilst setting it up */ |
| 175 | CMOS_WRITE(RTC_SET | RTC_24H, RTC_CONTROL); |
| 176 | |
| 177 | /* 32KHz time base */ |
| 178 | CMOS_WRITE(RTC_REF_CLCK_32KHZ, RTC_FREQ_SELECT); |
| 179 | |
| 180 | /* start the clock */ |
| 181 | CMOS_WRITE(RTC_24H, RTC_CONTROL); |
| 182 | } |
| 183 | |
Ralf Baechle | 38760d4 | 2007-10-29 14:23:43 +0000 | [diff] [blame] | 184 | void __init plat_time_init(void) |
| 185 | { |
Maciej W. Rozycki | 8ff374b | 2013-09-17 16:58:10 +0100 | [diff] [blame] | 186 | unsigned int prid = read_c0_prid() & (PRID_COMP_MASK | PRID_IMP_MASK); |
Steven J. Hill | 778eeb1 | 2012-12-07 03:51:04 +0000 | [diff] [blame] | 187 | unsigned int freq; |
Ralf Baechle | 38760d4 | 2007-10-29 14:23:43 +0000 | [diff] [blame] | 188 | |
Paul Burton | a87ea88 | 2013-12-02 16:48:36 +0000 | [diff] [blame] | 189 | init_rtc(); |
Steven J. Hill | 778eeb1 | 2012-12-07 03:51:04 +0000 | [diff] [blame] | 190 | estimate_frequencies(); |
Ralf Baechle | 38760d4 | 2007-10-29 14:23:43 +0000 | [diff] [blame] | 191 | |
Steven J. Hill | 778eeb1 | 2012-12-07 03:51:04 +0000 | [diff] [blame] | 192 | freq = mips_hpt_frequency; |
| 193 | if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) && |
| 194 | (prid != (PRID_COMP_MIPS | PRID_IMP_25KF))) |
| 195 | freq *= 2; |
| 196 | freq = freqround(freq, 5000); |
Steven J. Hill | dfa762e | 2013-04-10 16:28:36 -0500 | [diff] [blame] | 197 | printk("CPU frequency %d.%02d MHz\n", freq/1000000, |
Steven J. Hill | 778eeb1 | 2012-12-07 03:51:04 +0000 | [diff] [blame] | 198 | (freq%1000000)*100/1000000); |
Ralf Baechle | 38760d4 | 2007-10-29 14:23:43 +0000 | [diff] [blame] | 199 | |
Steven J. Hill | dfa762e | 2013-04-10 16:28:36 -0500 | [diff] [blame] | 200 | mips_scroll_message(); |
Ralf Baechle | 38760d4 | 2007-10-29 14:23:43 +0000 | [diff] [blame] | 201 | |
Steven J. Hill | 778eeb1 | 2012-12-07 03:51:04 +0000 | [diff] [blame] | 202 | #ifdef CONFIG_I8253 |
| 203 | /* Only Malta has a PIT. */ |
Ralf Baechle | 38760d4 | 2007-10-29 14:23:43 +0000 | [diff] [blame] | 204 | setup_pit_timer(); |
Ralf Baechle | 340ee4b | 2005-08-17 17:44:08 +0000 | [diff] [blame] | 205 | #endif |
Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 206 | |
Andrew Bresticker | 8a19b8f | 2014-09-18 14:47:19 -0700 | [diff] [blame] | 207 | #ifdef CONFIG_MIPS_GIC |
Steven J. Hill | dfa762e | 2013-04-10 16:28:36 -0500 | [diff] [blame] | 208 | if (gic_present) { |
| 209 | freq = freqround(gic_frequency, 5000); |
| 210 | printk("GIC frequency %d.%02d MHz\n", freq/1000000, |
| 211 | (freq%1000000)*100/1000000); |
Andrew Bresticker | fa5635a | 2014-10-20 12:03:58 -0700 | [diff] [blame] | 212 | #ifdef CONFIG_CLKSRC_MIPS_GIC |
Steven J. Hill | dfa762e | 2013-04-10 16:28:36 -0500 | [diff] [blame] | 213 | gic_clocksource_init(gic_frequency); |
| 214 | #endif |
| 215 | } |
| 216 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 217 | } |